## 8-Bit, 500MSPS A/ D Converter <br> I SLA118P50 <br> Features

The ISLA118P50 is a low-power, high-performance, 500MSPS analog-to-digital converter designed with Intersil's proprietary FemtoCharge ${ }^{\circledR}$ technology on a standard CMOS process. The ISLA118P50 is part of a pin-compatible portfolio of 8,10 and 12-bit A/Ds. This device an upgrade of the KAD551XP-50 product family and is pin similar.
The device utilizes two time-interleaved 250MSPS unit A/Ds to achieve the ultimate sample rate of 500MSPS. A single 500 MHz conversion clock is presented to the converter, and all interleave clocking is managed internally. The proprietary Intersil Interleave Engine (I2E) performs automatic fine correction of offset, gain, and sample time skew mismatches between the unit A/Ds to optimize performance. No external interleaving algorithm is required.
A serial peripheral interface (SPI) port allows for extensive configurability of the A/D. The SPI also controls the interleave correction circuitry, allowing the system to issue continuous calibration commands as well as configure many dynamic parameters.
Digital output data is presented in selectable LVDS or CMOS formats. The ISLA118P50 is available in a 72-contact QFN package with an exposed paddle. Performance is specified over the full industrial temperature range $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$.

- 1.15 GHz Analog Input Bandwidth
- 90fs Clock J itter
- Automatic Fine Interleave Correction Calibration
- Multiple Chip Time Alignment Support via the Synchronous Clock Divider Reset
- Programmable Gain, Offset and Skew control
- Over-Range Indicator
- Selectable Clock Divider: $\div 1$ or $\div 2$
- Clock Phase Selection
- Nap and Sleep Modes
- Two's Complement, Gray Code or Binary Data Format
- DDR LVDS-Compatible or LVCMOS Outputs
- Programmable Test Patterns and Internal Temperature Sensor


## Applications

- Radar and Electronic/Signal Intelligence
- Broadband Communications
- High-Performance Data Acquisition


## Block Diagram



## Pin-Compatible Family

| MODEL | RESOLUTI ON | SPEED <br> (MSPS) |
| :--- | :---: | :---: |
| ISLA112P50 | 12 | 500 |
| ISLA110P50 | 10 | 500 |
| ISLA118P50 | 8 | 500 |

## Key Specifications

- $\operatorname{SNR}=49.9 \mathrm{dBFS}$ for $\mathrm{f}_{\mathrm{IN}}=190 \mathrm{MHz}(-1 \mathrm{dBFS})$
- $\operatorname{SFDR}=68 \mathrm{dBc}$ for $\mathrm{f}_{\mathrm{IN}}=190 \mathrm{MHz}(-1 \mathrm{dBFS})$
- Total Power Consumption $=428 \mathrm{~mW}$


## Table of Contents

Pin Descriptions ..... 4
Absolute Maximum Ratings ..... 5
Thermal Information ..... 5
Recommended Operating Conditions ..... 5
Digital Specifications ..... 8
Timing Diagrams ..... 8
Switching Specifications ..... 9
Typical Performance Curves ..... 10
Theory of Operation ..... 14
Functional Description ..... 14
Power-On Calibration ..... 14
User Initiated Reset ..... 15
Analog Input ..... 15
Clock Input ..... 16
Jitter ..... 16
Voltage Reference ..... 17
Digital Outputs ..... 17
Over Range Indicator ..... 17
Power Dissipation ..... 17
Nap/Sleep ..... 17
Data Format ..... 18
I2E Requirements and Restrictions ..... 19
Overview ..... 19
Active Run State ..... 19
Power Meter ..... 19
FS/4 Filter ..... 19
Nyquist Zones ..... 19
Configurability and Communication ..... 20
Clock Divider Synchronous Reset ..... 20
Serial Peripheral Interface ..... 22
SPI Physical Interface ..... 22
SPI Configuration ..... 23
Device Information ..... 23
Indexed Device Configuration/Control ..... 23
AC RMS Power Threshold ..... 25
Address 0x60-0x64: I2E initialization ..... 26
Device Test ..... 27
SPI Memory Map ..... 29
Equivalent Circuits ..... 31
A/ D Evaluation Platform ..... 33
Layout Considerations. ..... 33
Split Ground and Power Planes ..... 33
Clock Input Considerations ..... 33
Exposed Paddle ..... 33
Bypass and Filtering ..... 33
LVDS Outputs ..... 33
LVCMOS Outputs ..... 33
Unused Inputs ..... 33
Definitions ..... 33
Revision History ..... 34
Products ..... 34
Package Outline Drawing ..... 35
L72.10×10C ..... 35

## Ordering Information

| PART NUMBER <br> (Notes 1, 2) | PART <br> MARKI NG | SPEED <br> (MSPS) | TEMP. RANGE <br> ( ${ }^{\circ}$ C) | PACKAGE <br> (Pb-Free) | PKG. <br> DWG. \# |
| :--- | :---: | :---: | :---: | :---: | :---: |
| ISLA118P50IRZ | ISLA118P50 IRZ | 500 | -40 to +85 | 72 Ld QFN | L72.10x10C |

NOTE:

1. These Intersil Pb -free plastic packaged products employ special Pb -free material sets, molding compounds/die attach materials, and $100 \%$ matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Intersil Pb -free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
2. For Moisture Sensitivity Level (MSL), please see device information page for ISLA118P50. For more information on MSL please see techbrief TB363.

## Pin Configuration



FIGURE 1. PIN CONFIGURATI ON

## Pin Descriptions

| PIN NUMBER | LVDS [LVCMOS] NAME | LVDS [LVCMOS] FUNCTION |
| :---: | :---: | :---: |
| 1, 6, 12, 19, 24, 71 | AVDD | 1.8V Analog Supply |
| $\begin{gathered} 2,5,13,14,17,18,30 \\ 31,32,33,34,35,37 \\ 38,39,40 \end{gathered}$ | DNC | Do Not Connect |
| 3, 4 | RES | Reserved. (4.7k $\Omega$ pull-up to OVDD is required for each of these pins) |
| 7, 8, 11, 72 | AVSS | Analog Ground |
| 9, 10 | VINN, VINP | Analog Input Negative, Positive |
| 15 | VCM | Common Mode Output |
| 16 | CLKDIV | Tri-Level Clock Divider Control |
| 20, 21 | CLKP, CLKN | Clock Input True, Complement |
| 22 | OUTMODE | Tri-Level Output Mode (LVDS, LVCMOS) |
| 23 | NAPSLP | Tri-Level Power Control (Nap, Sleep modes) |
| 25 | RESETN | Power On Reset (Active Low) |
| 26, 45, 55, 65 | OVSS | Output Ground |
| 27, 36, 56 | OVDD | 1.8V Output Supply |
| 28, 29 | CLKDIVRSTP, CLKDIVRSTN | Sample Clock Synchronous Divider Reset Positive, Negative |
| 41, 42 | DON, DOP [NC, D0] | LVDS Bit 0 Output Complement, True [NC, LVCMOS Bit 0] |
| 43, 44 | D1N, D1P [NC, D1] | LVDS Bit 1 Output Complement, True [NC, LVCMOS Bit 1] |
| 46 | RLVDS | LVDS Bias Resistor (connect to OVSS with a $10 \mathrm{k} \Omega, 1 \%$ resistor) |
| 47, 48 | CLKOUTN, CLKOUTP [NC, CLKOUT] | LVDS Clock Output Complement, True [NC, LVCMOS CLKOUT] |
| 49, 50 | D2N, D2P [NC, D2] | LVDS Bit 2 Output Complement, True [NC, LVCMOS Bit 2] |
| 51, 52 | D3N, D3P [NC, D3] | LVDS Bit 3 Output Complement, True [NC, LVCMOS Bit 3] |
| 53, 54 | D4N, D4P [NC, D4] | LVDS Bit 4 Output Complement, True [NC, LVCMOS Bit 4] |
| 57, 58 | D5N, D5P [NC, D5] | LVDS Bit 5 Output Complement, True [NC, LVCMOS Bit 5] |
| 59, 60 | D6N, D6P [NC, D6] | LVDS Bit 6 Output Complement, True [NC, LVCMOS Bit 6] |
| 61, 62 | D7N, D7P [NC, D7] | LVDS Bit 7 (MSB) Output Complement, True [NC, LVCMOS Bit 7] |
| 63, 64 | ORN, ORP [NC, OR] | LVDS Over Range Complement, True [NC, LVCMOS Over Range] |
| 66 | SDO | SPI Serial Data Output ( $4.7 \mathrm{k} \Omega$ pull-up to OVDD is required) |
| 67 | CSB | SPI Chip Select (active low) |
| 68 | SCLK | SPI Clock |
| 69 | SDIO | SPI Serial Data Input/Output |
| 70 | OUTFMT | Tri-Level Output Data Format (Two's Comp., Gray Code, Offset Binary) |
| PD | AVSS | Exposed Paddle - Analog Ground |

NOTE: LVCMOS Output Mode Functionality is shown in brackets ( $N C=$ No Connection)

## Absolute Maximum Ratings

AVDD to AVSS . . . . . . . . . . . . . . . . . . . . . . . $-0.4 V$ to $2.1 V$
OVDD to OVSS. . . . . . . . . . . . . . . . . . . . . . . - 0.4 V to 2.1 V
AVSS to OVSS . . . . . . . . . . . . . . . . . . . . . . . -0.3 V to 0.3 V
Analog Inputs to AVSS . . . . . . . . . . - 0.4 V to AVDD +0.3 V
Clock Inputs to AVSS . . . . . . . . . . . . - 0.4 V to AVDD +0.3 V
Logic Input to AVSS . . . . . . . . . . . . - 0.4 V to OVDD + 0.3V
Logic Inputs to OVSS . . . . . . . . . . . - 0.4 V to OVDD +0.3 V

## Thermal Information

| Thermal Resistance (Typical) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right) \theta_{\mathrm{J}} \mathrm{C}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: |
| 72 Ld QFN (Notes 3, 4, 5) | $23 \quad 0.75$ |
| Storage Temperature. | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $+150^{\circ} \mathrm{C}$ |
| Pb-Free Reflow Profile http://www.intersil.com/p | . . . . . . .see link below reeReflow.asp |

## Recommended Operating Conditions

Operating Temperature $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

NOTES:
3. $\theta_{\mathrm{JA}}$ is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379 for details.
4. For $\theta_{\mathrm{J}} \mathrm{C}$, the "case temp" location is the center of the exposed metal pad on the package underside.
5. For solder stencil layout and reflow guidelines, please see Tech Brief TB389.

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

Electrical Specifications All specifications apply under the following conditions unless otherwise noted: AVDD $=1.8 \mathrm{~V}$, OVDD $=1.8 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ (typical specifications at $+25^{\circ} \mathrm{C}$ ), $\mathrm{A}_{I \mathrm{~N}}=-1 \mathrm{dBFS}$, $\mathrm{F}_{\mathrm{IN}}=105 \mathrm{MHz}, \mathrm{f}_{\mathrm{SAMPLE}}=500 \mathrm{MSPS}$, after completion of I2E calibration.

| PARAMETER | SYMBOL | CONDI TI ONS | $\begin{aligned} & \text { I SLA118P50 } \\ & \text { (Note 6) } \end{aligned}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MI N | TYP | MAX |  |
| DC SPECI FICATI ONS ( Note 6) |  |  |  |  |  |  |
| Analog Input |  |  |  |  |  |  |
| Full-Scale Analog Input Range | $\mathrm{V}_{\mathrm{FS}}$ | Differential | 1.41 | 1.45 | 1.52 | $\mathrm{V}_{\mathrm{P}-\mathrm{P}}$ |
| Input Resistance | $\mathrm{R}_{\text {IN }}$ | Differential |  | 500 |  | $\Omega$ |
| Input Capacitance | $\mathrm{CIN}_{\text {N }}$ | Differential |  | 1.9 |  | pF |
| Full Scale Range Temp. Drift | AVtc | Full Temp |  | 325 |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Voltage | $\mathrm{V}_{\mathrm{OS}}$ |  | -10 | $\pm 2.0$ | 10 | mV |
| Gain Error | $\mathrm{E}_{\mathrm{G}}$ |  |  | $\pm 2.0$ |  | \% |
| Common-Mode Output Voltage | $\mathrm{V}_{\mathrm{CM}}$ |  | 435 | 535 | 635 | mV |
| Clock Inputs |  |  |  |  |  |  |
| Inputs Common Mode Voltage |  |  |  | 0.9 |  | V |
| CLKP, CLKN Input Swing |  |  | 0.2 | 1.8 |  | V |
| Power Requirements |  |  |  |  |  |  |
| 1.8V Analog Supply Voltage | AVDD |  | 1.7 | 1.8 | 1.9 | V |
| 1.8V Digital Supply Voltage | OVDD |  | 1.7 | 1.8 | 1.9 | V |
| 1.8V Analog Supply Current | IAVDD |  |  | 173 | 186 | mA |
| 1.8V Digital Supply Current ( Note 7) | I OVDD | 3mA LVDS, I2E powered down, FS/4 Filter powered down |  | 72 | 79 | mA |
|  |  | 3mA LVDS, I2E On, FS/4 Filter On |  | 117 |  | mA |
| Power Supply Rejection Ratio | PSRR | $30 \mathrm{MHz}, 200 \mathrm{mV} \mathrm{P}_{\text {- }}$ |  | -36 |  | dB |
| Total Power Dissipation |  |  |  |  |  |  |
| Normal Mode | $\mathrm{P}_{\mathrm{D}}$ | 2mA LVDS, I2E powered down, Fs/4 Filter powered down |  | 428 |  | mW |
|  |  | 3mA LVDS, I2E powered down, FS/4 Filter powered down |  | 441 | 477 | mW |
|  |  | 3mA LVDS, I2E On, FS/4 Filter powered down |  | 508 |  | mW |
|  |  | 3mA LVDS, I2E On, FS/4 Filter On |  | 522 |  | mW |


|  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PARAMETER | SYMBOL | CONDI TI ONS | $\begin{aligned} & \text { I SLA118P50 } \\ & \text { (Note 6) } \end{aligned}$ |  |  | UNITS |
|  |  |  | MI N | TYP | MAX |  |
| Nap Mode | $\mathrm{P}_{\mathrm{D}}$ |  |  | 164 | 179 | mW |
| Sleep Mode | $\mathrm{P}_{\mathrm{D}}$ |  |  | 28 | 34 | mW |
| Nap Mode Wakeup Time (Note 8) |  | Sample Clock Running |  | 2.75 |  | $\mu \mathrm{s}$ |
| Sleep Mode Wakeup Time (Note 8) |  | Sample Clock Running |  | 1 |  | ms |
| AC SPECI FICATI ONS ( Note 9) |  |  |  |  |  |  |
| Differential Nonlinearity | DNL |  | -0.1 | $\pm 0.02$ | 0.1 | LSB |
| Integral Nonlinearity | INL |  | -0.15 | $\pm 0.03$ | 0.15 | LSB |
| Minimum Conversion Rate ( Note 10) | fs MIN |  |  |  | 80 | MSPS |
| Maximum Conversion Rate | $\mathrm{f}_{S}$ MAX |  | 500 |  |  | MSPS |
| Signal-to-Noise Ratio (Notes 11, 12) | SNR | $\mathrm{fIN}^{\text {I }}=10 \mathrm{MHz}$ |  | 49.9 |  | dBFS |
|  |  | $\mathrm{fI}_{\mathrm{IN}}=105 \mathrm{MHz}$ | 49.4 | 49.9 |  | dBFS |
|  |  | $\mathrm{fin}_{\mathrm{IN}}=190 \mathrm{MHz}$ |  | 49.9 |  | dBFS |
|  |  | $\mathrm{fin}_{\mathrm{IN}}=364 \mathrm{MHz}$ |  | 49.8 |  | dBFS |
|  |  | $\mathrm{f}_{\mathrm{IN}}=495 \mathrm{MHz}$ |  | 49.8 |  | dBFS |
|  |  | $\mathrm{f}_{\mathrm{IN}}=605 \mathrm{MHz}$ |  | 49.8 |  | dBFS |
|  |  | $\mathrm{fin}_{\mathrm{IN}}=995 \mathrm{MHz}$ |  | 49.6 |  | dBFS |
| Signal-to-Noise and Distortion (Notes 11, 12) | SINAD | $\mathrm{fIN}^{\mathrm{IN}}=10 \mathrm{MHz}$ |  | 49.9 |  | dBFS |
|  |  | $\mathrm{f}_{\mathrm{IN}}=105 \mathrm{MHz}$ | 49.3 | 49.9 |  | dBFS |
|  |  | $\mathrm{fI}_{\mathrm{IN}}=190 \mathrm{MHz}$ |  | 49.9 |  | dBFS |
|  |  | $\mathrm{f}_{\mathrm{IN}}=364 \mathrm{MHz}$ |  | 49.8 |  | dBFS |
|  |  | $\mathrm{f}_{\mathrm{IN}}=495 \mathrm{MHz}$ |  | 49.7 |  | dBFS |
|  |  | $\mathrm{f}_{\mathrm{IN}}=605 \mathrm{MHz}$ |  | 49.5 |  | dBFS |
|  |  | $\mathrm{fin}^{\text {IN }}=995 \mathrm{MHz}$ |  | 49.1 |  | dBFS |
| Effective Number of Bits (Notes 11, 12) | ENOB | $\mathrm{fIN}^{\mathrm{IN}}=10 \mathrm{MHz}$ |  | 7.99 |  | Bits |
|  |  | $\mathrm{f}_{\mathrm{IN}}=105 \mathrm{MHz}$ | 7.90 | 7.99 |  | Bits |
|  |  | $\mathrm{f}_{\mathrm{IN}}=190 \mathrm{MHz}$ |  | 7.99 |  | Bits |
|  |  | $\mathrm{fIN}_{\mathrm{IN}}=364 \mathrm{MHz}$ |  | 7.97 |  | Bits |
|  |  | $\mathrm{f}_{\mathrm{IN}}=495 \mathrm{MHz}$ |  | 7.97 |  | Bits |
|  |  | $\mathrm{f}_{\mathrm{IN}}=605 \mathrm{MHz}$ |  | 7.93 |  | Bits |
|  |  | $\mathrm{fin}^{\text {IN }}=995 \mathrm{MHz}$ |  | 7.36 |  | Bits |
| Spurious-Free Dynamic Range (Notes 11, 12) | SFDR | $\mathrm{f}_{\mathrm{IN}}=10 \mathrm{MHz}$ |  | 68 |  | dBc |
|  |  | $\mathrm{f}_{\mathrm{IN}}=105 \mathrm{MHz}$ | 63.5 | 68 |  | dBc |
|  |  | $\mathrm{f}_{\mathrm{IN}}=190 \mathrm{MHz}$ |  | 68 |  | dBc |
|  |  | $\mathrm{f}_{\mathrm{IN}}=364 \mathrm{MHz}$ |  | 67 |  | dBc |
|  |  | $\mathrm{f}_{\mathrm{IN}}=495 \mathrm{MHz}$ |  | 67 |  | dBc |
|  |  | $\mathrm{f}_{\mathrm{IN}}=605 \mathrm{MHz}$ |  | 63 |  | dBc |
|  |  | $\mathrm{f}_{\mathrm{IN}}=995 \mathrm{MHz}$ |  | 48 |  | dBc |
| Intermodulation Distortion | IMD | $\mathrm{fIN}^{\mathrm{IN}}=70 \mathrm{MHz}$ |  | 80 |  | dBc |
|  |  | $\mathrm{fin}^{\text {IN }}=170 \mathrm{MHz}$ |  | 80 |  | dBc |
| Word Error Rate | WER |  |  | $10^{-12}$ |  |  |
| Full Power Bandwidth | FPBW |  |  | 1.15 |  | GHz |

Electrical Specifications All specifications apply under the following conditions unless otherwise noted: AVDD $=1.8 \mathrm{~V}$, OVDD $=1.8 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ (typical specifications at $+25^{\circ} \mathrm{C}$ ), $\mathrm{A}_{I \mathrm{~N}}=-1 \mathrm{dBFS}$, $\mathrm{F}_{\mathrm{IN}}=105 \mathrm{MHz}, \mathrm{f}_{\text {SAMPLE }}=500 \mathrm{MSPS}$, after completion of I2E calibration. $($ Continued $)$

| PARAMETER | SYMBOL | CONDI TI ONS | $\begin{aligned} & \text { I SLA118P50 } \\ & \text { (Note 6) } \end{aligned}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MI N | TYP | MAX |  |
| I2E Specifications |  |  |  |  |  |  |
| Offset mismatch-induced spurious power |  | No I2E Calibration performed |  | -70 |  | dBFS |
|  |  | Active Run state enabled |  | -81 |  | dBFS |
| 12E Settling Times | 12Epost_t | Calibration settling time for Active Run state |  |  | 1000 | ms |
| Minimum Duration of Valid Analog Input (Note 13) | ${ }^{\text {TE }}$ | Allow one I2E iteration of Offset, Gain and Phase correction |  |  | 500 | $\mu \mathrm{s}$ |
| Largest Interleave Spur |  | $\mathrm{f}_{\mathrm{IN}}=10 \mathrm{MHz}$ to 240 MHz , Active Run State enabled, in Track Mode |  | -94 |  | dBc |
|  |  | $\mathrm{f}_{\mathrm{IN}}=10 \mathrm{MHz}$ to 240 MHz , Active Run State enabled and previously settled, in Hold Mode |  | -82 |  | dBc |
|  |  | $\mathrm{f}_{\mathrm{IN}}=260 \mathrm{MHz}$ to 490 MHz , Active Run State enabled, in Track Mode |  | -89 |  | dBc |
|  |  | $\mathrm{f}_{\mathrm{IN}}=260 \mathrm{MHz}$ to 490 MHz , Active Run State enabled and previously settled, in Hold Mode |  | -79 |  | dBc |
| Total Interleave Spurious Power |  | Active Run State enabled, in Track Mode, $\mathrm{f}_{\mathrm{IN}}$ is a broadband signal in the $1^{\text {st }}$ Nyquist zone |  | -90 |  | dBc |
|  |  | Active Run State enabled, in Track Mode, $f_{I N}$ is a broadband signal in the $2^{\text {nd }}$ Nyquist zone |  | -85 |  | dBc |
| Sample Time Mismatch Between Unit A/Ds |  | Active Run State enabled, in Track Mode |  | 30 |  | fs |
| Gain Mismatch Between Unit A/Ds |  |  |  | 0.01 |  | \% |
| Offset Mismatch Between Unit A/Ds |  |  |  | 1 |  | mV |

## NOTES:

6. Unless otherwise noted, parameters with Min and/or MAX limits are $100 \%$ production tested at their worst case temperature extreme ( $+85^{\circ} \mathrm{C}$ ).
7. Digital Supply Current is dependent upon the capacitive loading of the digital outputs. I IOVDD specifications apply for 10 pF load on each digital output.
8. See "Nap/Sleep" for more detail.
9. AC Specifications apply after internal calibration of the A/D is invoked at the given sample rate and temperature. Refer to "Power-On Calibration" and "User Initiated Reset" for more detail.
10. The DLL Range setting must be changed for low speed operation.
11. The offset mismatch-induced spur energy, which occurs at $\mathrm{f}_{\mathrm{SAMPLE}} / 2$, is not included in any specification unless otherwise noted.
12. This specification only applies when I2E is in Active Run state, and in Track Mode.
13. Limits are specified over the full operating temperature and voltage range and are established by characterization and not production tested.

Digital Specifications

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CMOS I NPUTS |  |  |  |  |  |  |
| Input Current High (SDIO,RESETN) | $\mathrm{IIH}^{\text {H }}$ | $\mathrm{V}_{\text {IN }}=1.8 \mathrm{~V}$ | 0 | 1 | 10 | $\mu \mathrm{A}$ |
| Input Current Low (SDIO,RESETN) | $I_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ | -25 | -12 | -5 | $\mu \mathrm{A}$ |
| Input Voltage High (SDIO, RESETN) | $\mathrm{V}_{\mathrm{IH}}$ |  | 1.17 |  |  | V |
| Input Voltage Low (SDIO, RESETN) | $\mathrm{V}_{\text {IL }}$ |  |  |  | 0.63 | V |
| Input Current High (OUTMODE, NAPSLP, CLKDIV, OUTFMT) (Note 14) | ${ }_{1} \mathrm{H}$ |  | 15 | 25 | 40 | $\mu \mathrm{A}$ |
| Input Current Low (OUTMODE, NAPSLP, CLKDIV, OUTFMT) | $I_{\text {IL }}$ |  | -40 | 25 | -15 | $\mu \mathrm{A}$ |
| Input Capacitance | $C_{\text {DI }}$ |  |  | 3 |  | pF |
| LVDS I NPUTS ( CIkdivrstP, CIkdivrstN) |  |  |  |  |  |  |
| Input Common Mode Range | $V_{\text {ICM }}$ |  | 825 |  | 1575 | mV |
| Input Differential Swing (peak to peak, single ended) | $V_{\text {ID }}$ |  | 250 |  | 450 | mV |
| Input Pull-up and Pull-down Resistance | $\mathrm{R}_{\text {Ipu }}$ |  |  | 1 |  | $\mathrm{M} \Omega$ |
| LVDS OUTPUTS |  |  |  |  |  |  |
| Differential Output Voltage (Note 15) | $\mathrm{V}_{\mathrm{T}}$ | 3mA Mode |  | 620 |  | $\mathrm{mV} \mathrm{P}^{\text {P }}$ |
| Output Offset Voltage | VOS_LVDS | 3mA Mode | 950 | 965 | 980 | mV |
| Output Rise Time | $t_{R}$ |  |  | 625 |  | ps |
| Output Fall Time | $\mathrm{t}_{\mathrm{F}}$ |  |  | 625 |  | ps |
| CMOS OUTPUTS |  |  |  |  |  |  |
| Voltage Output High | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{I}_{\mathrm{OH}}=-500 \mu \mathrm{~A}$ | OVDD - 0.3 | OVDD - 0.1 |  | V |
| Voltage Output Low | $\mathrm{V}_{\mathrm{OL}}$ | $\mathrm{IOL}^{\text {a }} 1 \mathrm{~mA}$ |  | 0.1 | 0.3 | V |
| Output Rise Time | $\mathrm{t}_{\mathrm{R}}$ |  |  | 2 |  | ns |
| Output Fall Time | $\mathrm{t}_{\mathrm{F}}$ |  |  | 2 |  | ns |

## Timing Diagrams



FIGURE 2. LVDS TIMING DI AGRAM


FI GURE 3. CMOS TI MI NG DI AGRAM

## Switching Specifications

| PARAMETER | CONDITI ON | SYMBOL | MI N | TYP | MAX | UNI TS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A/ D OUTPUT |  |  |  |  |  |  |
| Aperture Delay |  | $\mathrm{t}_{\mathrm{A}}$ |  | 375 |  | ps |
| RMS Aperture Jitter |  | $\mathrm{j}_{\text {A }}$ |  | 90 |  | fs |
| Input Clock to Output Clock Propagation Delay | AVDD, OVDD $=1.8 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | ${ }^{\text {t }}$ CPD | 2.6 | 2.9 | 3.3 | ns |
|  | $\begin{aligned} & \text { AVDD, OVDD }=1.7 \mathrm{~V} \text { to } 1.9 \mathrm{~V}, \\ & \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ | ${ }^{\text {t }}$ CPD | 2.0 | 2.6 | 3.6 | ns |
| Relative Input Clock to Output Clock Propagation Delay Matching (Note 16) | $\begin{aligned} & \text { AVDD, OVDD }=1.7 \mathrm{~V} \text { to } 1.9 \mathrm{~V}, \\ & \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ | $\mathrm{dt}_{\text {CPD }}$ | -450 |  | 450 | ps |
| Input Clock to Data Propagation Delay, LVDS Mode |  | $\mathrm{t}_{\text {PD }}$ | 1.74 | 2.6 | 3.83 | ns |
| Output Clock to Data Propagation Delay (Note 13) | LVDS or CMOS Mode | ${ }^{\text {b }}$ C | -250 | 0 | 250 | ps |
| Synchronous Clock Divider Reset Setup Time (with respect to the positive edge of CLKP) |  | $\mathrm{t}_{\text {RSTS }}$ | 300 | 75 |  | ps |
| Synchronous Clock Divider Reset Hold Time (with respect to the positive edge of CLKP) |  | $\mathrm{t}_{\text {RSTH }}$ | 450 | 150 |  | ps |
| Synchronous Clock Divider Reset Recovery Time | DLL recovery time after Synchronous Reset | $\mathrm{t}_{\text {RSTRT }}$ |  |  | 52 | $\mu \mathrm{s}$ |
| Latency (Pipeline Delay) (Note 17) |  | L | 17 |  |  | cycles |
| Overvoltage Recovery |  | tovR |  | 1 |  | cycles |
| SPI I NTERFACE ( Notes 18, 19) |  |  |  |  |  |  |
| SCLK Period | Write Operation | ${ }^{\text {t }}$ CLK | 32 |  |  | cycles (Note 18) |
|  | Read Operation | ${ }^{\text {chLK }}$ | 132 |  |  | cycles |
| CSB $\downarrow$ to SCLK^ Setup Time | Read or Write | ts | 2 |  |  | cycles |
| CSB $\uparrow$ after SCLK^ Hold Time | Read or Write | $\mathrm{t}_{\mathrm{H}}$ | 11 |  |  | cycles |
| Data Valid to SCLK^ Setup Time | Write | $\mathrm{t}_{\text {DSW }}$ | 2 |  |  | cycles |
| Data Valid after SCLK^ Hold Time | Write | $\mathrm{t}_{\text {DHW }}$ | 8 |  |  | cycles |
| Data Valid after SCLK $\downarrow$ Time | Read | $\mathrm{t}_{\text {DVR }}$ |  |  | 33 | cycles |
| Data Invalid after SCLK $\uparrow$ Time | Read | $\mathrm{t}_{\text {DHR }}$ | 6 |  |  | cycles |
| Sleep Mode CSB $\downarrow$ to SCLK $\uparrow$ Setup Time (Note 20) | Read or Write in Sleep Mode | $\mathrm{t}_{5}$ | 150 |  |  | $\mu \mathrm{s}$ |

## NOTES:

14. The Tri-Level Inputs internal switching thresholds are approximately 0.43 V and 1.34 V . It is advised to float the inputs, tie to ground or AVDD depending on desired function.
15. The voltage is expressed in peak-to-peak differential swing. The peak-to-peak singled-ended swing is $1 / 2$ of the differential swing.
16. The relative propagation delay is the timing of the output clock of any A/D with respect to the nominal timing of any other $A / D$, given that all devices are clocked at the same time and are matched in temperature and voltage. It is specified over the full operating temperature and voltage range, and is established by characterizaton and not production tested.
17. The pipeline latency of this converter is fixed.
18. SPI Interface timing is directly proportional to the A/D sample period (tSAMPLE).
19. The SPI may operate asynchronously with respect to the A/D sample clock.
20. The CSB setup time increases in sleep mode due to the reduced power state, CSB setup time in Nap mode is equal to normal mode CSB setup time ( 4 ns min ).

## Typical Performance Curves

All Typical Performance Characteristics apply under the following conditions unless otherwise noted: $\mathrm{AVDD}=\mathrm{OVDD}=1.8 \mathrm{~V}$, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{A}_{I \mathrm{~N}}=-1 \mathrm{dBFS}, \mathrm{f}_{\mathrm{IN}}=105 \mathrm{MHz}, \mathrm{f}_{\mathrm{SAMPLE}}=500 \mathrm{MSPS}$.


FIGURE 4. SNR AND SFDR vs $\mathrm{f}_{\mathrm{I}} \mathrm{N}$


FIGURE 6. SNR AND SFDR vs $A_{I N}$


FIGURE 8. SNR AND SFDR vs fisAMPLE


FIGURE 5. HD2 AND HD3 vs $f_{i n}$


FIGURE 7. HD2 AND HD3 vs $A_{I N}$


FIGURE 9. HD2 AND HD3 vs fSAMPLE

## Typical Performance Curves

All Typical Performance Characteristics apply under the following conditions unless otherwise noted: AVDD $=$ OVDD $=1.8 \mathrm{~V}$, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{A}_{I \mathrm{~N}}=-1 \mathrm{dBFS}, \mathrm{f}_{\mathrm{IN}}=105 \mathrm{MHz}, \mathrm{f}_{\mathrm{SAMPLE}}=500 \mathrm{MSPS}$. (Continued)


FIGURE 10. POWER vs fSAMPLE IN 3mA LVDS MODE


FI GURE 12. I NTEGRAL NONLI NEARITY


FIGURE 14. NOISE HISTOGRAM


FIGURE 11. DI FFERENTI AL NONLI NEARI TY


FIGURE 13. SNR AND SFDR vs VCM


FIGURE 15. SI NGLE-TONE SPECTRUM @ 105MHz

## Typical Performance Curves

All Typical Performance Characteristics apply under the following conditions unless otherwise noted: AVDD $=$ OVDD $=1.8 \mathrm{~V}$, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{A}_{I \mathrm{~N}}=-1 \mathrm{dBFS}, \mathrm{f}_{\mathrm{IN}}=105 \mathrm{MHz}, \mathrm{f}_{\mathrm{SAMPLE}}=500 \mathrm{MSPS}$. $($ Continued $)$


FI GURE 16. SI NGLE-TONE SPECTRUM @ 190MHz


FI GURE 18. SI NGLE-TONE SPECTRUM @ 995MHz


FI GURE 20. TWO-TONE SPECTRUM @ 170 MHz (1 MHz SPACI NG)


FI GURE 17. SI NGLE-TONE SPECTRUM @ 495MHz


FI GURE 19. TWO-TONE SPECTRUM @ 70 MHz ( $1 \mathrm{MHz} \mathrm{SPACI} \mathrm{NG)}$


FI GURE 21. I NPUT FREQUENCY SWEEP WITH I 2E FROZEN, I 2E PREVI OUSLY CALI BRATED @ 105 MHz

## Typical Performance Curves

All Typical Performance Characteristics apply under the following conditions unless otherwise noted: AVDD $=$ OVDD $=1.8 \mathrm{~V}$, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}, \mathrm{f}_{\mathrm{IN}}=105 \mathrm{MHz}, \mathrm{f}_{\mathrm{SAMPLE}}=500 \mathrm{MSPS}$. (Continued)


FI GURE 22. I NPUT FREQUENCY SWEEP WITH I2E FROZEN, I2E PREVI OUSLY CALI BRATED @ 330 MHz


FIGURE 23. TEMPERATURE SWEEP WITH I 2E FROZEN, I2E PREVI OUSLY CALI BRATED


FIGURE 24. ANALOG SUPPLY VOLTAGE SWEEP WITH I2E FROZEN, I 2E PREVIOUSLY CALI BRATED

## Theory of Operation

## Functional Description

The ISLA118P50 is based upon an 8-bit, 250MSPS A/D converter core that utilizes a pipelined successive approximation architecture (Figure 25). The input voltage is captured by a Sample-Hold Amplifier (SHA) and converted to a unit of charge. Proprietary charge-domain techniques are used to successively compare the input to a series of reference charges. Decisions made during the successive approximation operations determine the digital code for each input value. The converter pipeline requires twelve samples to produce a result. Digital error correction is also applied, resulting in a total latency of 17 clock cycles. This is evident to the user as a latency between the start of a conversion and the data being available on the digital outputs.
The device contains two core A/D converters with carefully matched transfer characteristics. The cores are clocked on alternate clock edges, resulting in a doubling of the sample rate.

Time-interleaved A/D systems can exhibit non-ideal artifacts in the frequency domain if the individual core A/D characteristics are not well matched. Gain, offset and timing skew mismatches are of primary concern.
The Intersil Interleave Engine (I2E) performs automatic interleave calibration for the offset, gain, and sample time skew mismatch between the core A/Ds. The I2E circuitry also adjusts in real-time for temperature and voltage variations.
Residual gain and sample time skew mismatch result in fundamental image spurs at $f_{\text {NYQUIST }} \pm f_{I N}$. Offset
mismatches create spurs at DC and multiples of $f_{\text {NYQUIST }}$.

## Power-On Calibration

As mentioned previously, the cores perform a self-calibration at start-up. An internal power-on-reset (POR) circuit detects the supply voltage ramps and initiates the calibration when the analog and digital supply voltages are above a threshold. The following conditions must be adhered to for the power-on calibration to execute successfully:

- A frequency-stable conversion clock must be applied to the CLKP/CLKN pins
- DNC pins must not be connected
- SDO (pin 66) must be high
- RESETN (pin 25) must begin low
- SPI communications must not be attempted

A user-initiated reset can subsequently be invoked in the event that the above conditions cannot be met at power-up.

Pins 3, 4, and SDO require an external $4.7 \mathrm{k} \Omega$ pull-up to OVDD. If these pins are pulled low externally during power-up, calibration will not be executed properly.
After the power supply has stabilized the internal POR releases RESETN and an internal pull-up pulls it high, which starts the calibration sequence. If a subsequent user-initiated reset is desired, the RESETN pin should be connected to an open-drain driver with a drive strength in its high impedance state of less than 0.5 mA .

The calibration sequence is initiated on the rising edge of RESETN, as shown in Figure 26. The over-range output


FIGURE 25. A/ D CORE BLOCK DIAGRAM
(OR) is set high once RESETN is pulled low, and remains in that state until calibration is complete. The OR output returns to normal operation at that time, so it is important that the analog input be within the converter's full-scale range to observe the transition. If the input is in an over-range condition the OR pin will stay high, and it will not be possible to detect the end of the calibration cycle.
While RESETN is low, the output clock
(CLKOUTP/CLKOUTN) is set low. Normal operation of the output clock resumes at the next input clock edge (CLKP/CLKN) after RESETN is deasserted. At 500MSPS the nominal calibration time is 200 ms , while the maximum calibration time is 550 ms .


## FI GURE 26. CALI BRATI ON TI MI NG

## User I nitiated Reset

Recalibration of the A/D can be initiated at any time by driving the RESETN pin low for a minimum of one clock cycle. An open-drain driver with a drive strength in its high impedance state of less than 0.5 mA is recommended, as RESETN has an internal high impedance pull-up to OVDD. As is the case during power-on reset, the SDO, RESETN and DNC pins must be in the proper state for the calibration to successfully execute.

The performance of the ISLA118P50 changes with variations in temperature, supply voltage or sample rate. The extent of these changes may necessitate recalibration, depending on system performance requirements. Best performance will be achieved by recalibrating the A/D under the environmental conditions at which it will operate.

A supply voltage variation of less than 100 mV will generally result in an SNR change of less than 0.5 dBFS and SFDR change of less than 3dBc.

In situations where the sample rate is not constant, best results will be obtained if the device is calibrated at the highest sample rate. Reducing the sample rate by less than 80MSPS will typically result in an SNR change of less than 0.5 dBFS and an SFDR change of less than 3dBc.

Figures 27 and 28 show the effect of temperature on SNR and SFDR performance with power on calibration performed at $-40^{\circ} \mathrm{C},+25^{\circ} \mathrm{C}$, and $+85^{\circ} \mathrm{C}$. Each plot shows
the variation of SNR/SFDR across temperature after a single power on calibration at $-40^{\circ} \mathrm{C},+25^{\circ} \mathrm{C}$ and $+85^{\circ} \mathrm{C}$. Best performance is typically achieved by a user-initiated power on calibration at the operating conditions, as stated earlier. However, it can be seen that performance drift with temperature is not a very strong function of the temperature at which the power on calibration is performed. To achieve the performance demonstrated in the SFDR plot, I2E must be in Track mode.


FI GURE 27. SNR PERFORMANCE vs TEMPERATURE AFTER $+25^{\circ} \mathrm{C}$ CALI BRATI ON


FI GURE 28. SFDR PERFORMANCE vs TEMPERATURE AFTER $+25^{\circ} \mathrm{C}$ CALI BRATION

## Analog Input

A single fully differential input (VINP/VINN) connects to the sample and hold amplifier (SHA) of each unit A/D. The ideal full-scale input voltage is 1.45 V , centered at the VCM voltage of 0.535 V as shown in Figure 29.


FIGURE 29. ANALOG I NPUT RANGE

Best performance is obtained when the analog inputs are driven differentially. The common-mode output voltage, VCM, should be used to properly bias the inputs as shown in Figures 30 through 32. An RF transformer will give the best noise and distortion performance for wideband and/or high intermediate frequency (IF) inputs. Two different transformer input schemes are shown in Figures 30 and 31.


FI GURE 30. TRANSFORMER I NPUT FOR GENERAL PURPOSE APPLICATIONS


FI GURE 31. TRANSMI SSI ON-LI NE TRANSFORMER INPUT FOR HIGH IF APPLICATIONS

This dual transformer scheme is used to improve common-mode rejection, which keeps the common-mode level of the input matched to VCM. The value of the shunt resistor should be determined based on the desired load impedance. The differential input resistance of the ISLA118P50 is $500 \Omega$

The SHA design uses a switched capacitor input stage (see Figure 47), which creates current spikes when the sampling capacitance is reconnected to the input voltage. This causes a disturbance at the input which must settle before the next sampling point. Lower source impedance will result in faster settling and improved performance. Therefore a 1:1 transformer and low shunt resistance are recommended for optimal performance.


FIGURE 32. DIFFERENTI AL AMPLIFIER INPUT

A differential amplifier, as shown in Figure 32, can be used in applications that require DC-coupling. In this configuration, the amplifier will typically dominate the achievable SNR and distortion performance.

## Clock Input

The clock input circuit is a differential pair (see
Figure 48). Driving these inputs with a high level (up to $1.8 \mathrm{~V}_{\mathrm{P}-\mathrm{p}}$ on each input) sine or square wave will provide the lowest jitter performance. A transformer with 4:1 impedance ratio will provide increased drive levels. The clock input is functional with AC-coupled LVDS, LVPECL, and CML drive levels. To maintain the lowest possible aperture jitter, it is recommended to have high slew rate at the zero crossing of the differential clock input signal.
The recommended drive circuit is shown in Figure 33. A duty range of $40 \%$ to $60 \%$ is acceptable. The clock can be driven single-ended, but this will reduce the edge rate and may impact SNR performance. The clock inputs are internally self-biased to AVDD/2 to facilitate AC coupling.


FIGURE 33. RECOMMENDED CLOCK DRIVE
A selectable $2 x$ frequency divider is provided in series with the clock input. The divider can be used in the 2 X mode with a sample clock equal to twice the desired sample rate. This allows the use of the Phase Slip feature, which enables synchronization of multiple A/Ds.

TABLE 1. CLKDIV PIN SETTI NGS

| CLKDIV PI N | DI VI DE RATI O |
| :---: | :---: |
| AVSS | 2 |
| Float | 1 |
| AVDD | Not Allowed |

The clock divider can also be controlled through the SPI port, which overrides the CLKDIV pin setting. Details on this are contained in "Serial Peripheral Interface" on page 22.

## J itter

In a sampled data system, clock jitter directly impacts the achievable SNR performance. The theoretical relationship between clock jitter ( $\mathrm{t}_{\mathrm{j}}$ ) and SNR is shown in Equation 1 and is illustrated in Figure 34.

$$
\begin{equation*}
\mathrm{SNR}=20 \log _{10}\left(\frac{1}{2 \pi \mathrm{f}_{\mathrm{IN}} \mathrm{t}_{\mathrm{J}}}\right) \tag{EQ.1}
\end{equation*}
$$



This relationship shows the SNR that would be achieved if clock jitter were the only non-ideal factor. In reality, achievable SNR is limited by internal factors such as linearity, aperture jitter and thermal noise. Internal aperture jitter is the uncertainty in the sampling instant shown in Figure 2. The internal aperture jitter combines with the input clock jitter in a root-sum-square fashion, since they are not statistically correlated, and this determines the total jitter in the system. The total jitter, combined with other noise sources, then determines the achievable SNR.

## Voltage Reference

A temperature compensated voltage reference provides the reference charges used in the successive approximation operations. The full-scale range of each A/D is proportional to the reference voltage. The nominal value of the voltage reference is 1.25 V .

## Digital Outputs

Output data is available as a parallel bus in LVDS-compatible or CMOS modes. In either case, the data is presented in double data rate (DDR) format. Figures 2 and 3 show the timing relationships for LVDS and CMOS modes, respectively.
Additionally, the drive current for LVDS mode can be set to a nominal 3 mA or a power-saving 2 mA . The lower current setting can be used in designs where the receiver is in close physical proximity to the A/D. The applicability of this setting is dependent upon the PCB layout, therefore the user should experiment to determine if performance degradation is observed.

The output mode and LVDS drive current are selected via the OUTMODE pin as shown in Table 2.

TABLE 2. OUTMODE PIN SETTI NGS

| OUTMODE PI N | MODE |
| :---: | :---: |
| AVSS | LVCMOS |
| Float | LVDS, 3mA |
| AVDD | LVDS, 2 mA |

The output mode can also be controlled through the SPI port, which overrides the OUTMODE pin setting. Details
on this are contained in "Serial Peripheral Interface" on page 22.
An external resistor creates the bias for the LVDS drivers. A $10 \mathrm{k} \Omega 1 \%$ resistor must be connected from the RLVDS pin to OVSS.

## Over Range Indicator

The over range (OR) bit is asserted when the output code reaches positive full-scale (e.g. OxFFF in offset binary mode). The output code does not wrap around during an over-range condition. The OR bit is updated at the sample rate.

## Power Dissipation

The power dissipated by the ISLA118P50 is primarily dependent on the sample rate and the output modes: LVDS vs. CMOS and DDR vs. SDR. There is a static bias in the analog supply, while the remaining power dissipation is linearly related to the sample rate. The output supply dissipation changes to a lesser degree in LVDS mode, but is more strongly related to the clock frequency in CMOS mode.

## Nap/ Sleep

Portions of the device may be shut down to save power during times when operation of the A/D is not required. Two power saving modes are available: Nap, and Sleep. Nap mode reduces power dissipation to less than 164 mW and recovers to normal operation in approximately $2.75 \mu \mathrm{~s}$. Sleep mode reduces power dissipation to less than 6 mW but requires approximately 1 ms to recover from a sleep command.

Wake-up time from sleep mode is dependent on the state of CSB; in a typical application CSB would be held high during sleep, requiring a user to wait $150 \mu$ s max after CSB is asserted (brought low) prior to writing ' $001 x^{\prime}$ to SPI Register 25. The device would be fully powered up, in normal mode 1 ms after this command is written.
Wake-up from Sleep Mode Sequence (CSB high)

- Pull CSB Low
- Wait $150 \mu \mathrm{~s}$
- Write '001x' to Register 25
- Wait 1 ms until A/D fully powered on

In an application where CSB was kept low in sleep mode, the $150 \mu \mathrm{~s}$ CSB setup time is not required as the SPI registers are powered on when CSB is low, the chip power dissipation increases by $\sim 15 \mathrm{~mW}$ in this case. The 1 ms wake-up time after the write of a ' 001 x ' to register 25 still applies. It is generally recommended to keep CSB high in sleep mode to avoid any unintentional SPI activity on the A/D.
All digital outputs (Data, CLKOUT and OR) are placed in a high impedance state during Nap or Sleep. The input clock should remain running and at a fixed frequency during Nap or Sleep, and CSB should be high. Recovery time from Nap mode will increase if the clock is stopped,
since the internal DLL can take up to $52 \mu$ s to regain lock at 250MSPS.

By default after the device is powered on, the operational state is controlled by the NAPSLP pin as shown in Table 3.

TABLE 3. NAPSLP PIN SETTINGS

| NAPSLP PI N | MODE |
| :---: | :---: |
| AVSS | Normal |
| Float | Sleep |
| AVDD | Nap |

The power-down mode can also be controlled through the SPI port, which overrides the NAPSLP pin setting. Details on this are contained in "Serial Peripheral Interface" on page 22. This is an indexed function when controlled from the SPI, but a global function when driven from the pin.

## Data Format

Output data can be presented in three formats: two's complement, Gray code and offset binary. The data format is selected via the OUTFMT pin as shown in Table 4.

TABLE 4. OUTFMT PIN SETTINGS

| OUTFMT PI N | MODE |
| :---: | :---: |
| AVSS | Offset Binary |
| Float | Two's Complement |
| AVDD | Gray Code |

The data format can also be controlled through the SPI port, which overrides the OUTFMT pin setting. Details on this are contained in "Serial Peripheral Interface" on page 22.
Offset binary coding maps the most negative input voltage to code $0 \times 000$ (all zeros) and the most positive input to 0xFFF (all ones). Two's complement coding simply complements the MSB of the offset binary representation.
When calculating Gray code the MSB is unchanged. The remaining bits are computed as the XOR of the current bit position and the next most significant bit. Figure 35 shows this operation.


FIGURE 35. BI NARY TO GRAY CODE CONVERSION

Converting back to offset binary from Gray code must be done recursively, using the result of each bit for the next lower bit as shown in Figure 36.


FI GURE 36. GRAY CODE TO BI NARY CONVERSI ON
Mapping of the input voltage to the various data formats is shown in Table 5.

TABLE 5. INPUT VOLTAGE TO OUTPUT CODE MAPPING

| INPUT <br> vOLTAGE | OFFSET <br> BI NARY | TWO'S <br> COMPLEMENT | GRAY CODE |
| :---: | :---: | :---: | :---: |
| -Full <br> Scale | 000000000000 | 100000000000 | 000000000000 |
| -Full <br> Scale + <br> 1LSB | 000000000001 | 100000000001 | 000000000001 |
| Mid-Scale | 100000000000 | 000000000000 | 110000000000 |
| +Full <br> Scale - <br> 1LSB | 111111111110 | 011111111110 | 100000000001 |
| +Full <br> Scale | 111111111111 | 011111111111 | 100000000000 |

## I 2E Requirements and Restrictions

## Overview

I2E is a blind and background capable algorithm, designed to transparently eliminate interleaving artifacts. This circuitry eliminates interleave artifacts due to offset, gain, and sample time mismatches between unit A/Ds, and across supply voltage and temperature variations in real-time.
Differences in the offset, gain, and sample times of time-interleaved A/Ds create artifacts in the digital outputs. Each of these artifacts creates a unique signature that may be detectable in the captured samples. The I2E algorithm optimizes performance by detecting error signatures and adjusting each unit A/D using minimal additional power.
The I2E algorithm can be put in Active Run state via SPI. When the I2E algorithm is in Active Run state, it detects and corrects for offset, gain, and sample time mismatches in real time (see Track Mode description). However, certain analog input characteristics can obscure the estimation of these mismatches. The I2E algorithm is capable of detecting these obscuring analog input characteristics, and as long as they are present I2E will stop updating the correction in real time. Effectively, this freezes the current correction circuitry to the last known-good state (see Hold Mode description). Once the analog input signal stops obscuring the interleaved artifacts, the I2E algorithm will automatically start correcting for mismatch in real time again.

## Active Run State

During the Active Run state the I2E algorithm actively suppresses artifacts due to interleaving based on statistics in the digitized data. I2E has two modes of operation in this state (described below), dynamically chosen in real-time by the algorithm based on the statistics of the analog input signal.
Track Mode refers to the default state of the algorithm, when all artifacts due to interleaving are actively being eliminated. To be in Track Mode the analog input signal to the device must adhere to the following requirements:

- Posses total power greater than -20dBFS, integrated from 1 MHz to Nyquist but excluding signal energy in a 100 kHz band centered at $\mathrm{f}_{\mathrm{S}} / 4$
The criteria above assumes 500MSPS operation; the frequency bands should be scaled proportionally for lower sample rates. Note that the effect of excluding energy in the 100 kHz band around of $\mathrm{f}_{\mathrm{S}} / 4$ exists in every Nyquist zone. This band generalizes to the form ( $\mathrm{N} * \mathrm{f}_{\mathrm{S}} / 4-50 \mathrm{kHz}$ ) to ( $\mathrm{N} * \mathrm{f}_{\mathrm{S}} / 4+50 \mathrm{kHz}$ ), where N is any odd integer. An input signal that violates these criteria briefly (approximately $10 \mu \mathrm{~s}$ ), before and after which it meets this criteria, will not impact system performance.

The algorithm must be in Track Mode for approximately one second (defined as I2Epost_t in the specification table on page 7) after power-up before the specifications apply. Once this requirement has been met, the specifications of the device will continue to be met while I2E remains in Track Mode, even in the presence of temperature and supply voltage changes.
Hold Mode refers to the state of the I2E algorithm when the analog input signal does not meet the requirements specified above. If the algorithm detects that the signal no longer meets the criteria, it automatically enters Hold Mode. In Hold Mode, the I2E circuitry freezes the adjustment values based on the most recent set of valid input conditions. However, in Hold Mode, the I2E circuitry will not correct for new changes in interleave artifacts induced by supply voltage and temperature changes. The I2E circuitry will remain in Hold Mode until such time as the analog input signal meets the requirements for Track Mode.

## Power Meter

The power meter calculates the average power of the analog input, and determines if it's within range to allow operation in Track Mode. Both AC RMS and total RMS power are calculated, and there are separate SPI programmable thresholds and hysteresis values for each.

## FS/ 4 Filter

A digital filter removes the signal energy in a 100 kHz band around $\mathrm{f}_{\mathrm{S}} / 4$ before the I2E circuitry uses these samples for estimating offset, gain, and sample time mismatches (data samples produced by the A/D are unaffected by this filtering). This allows the I2E algorithm to continue in Active Run state while in the presence of a large amount of input energy near the $\mathrm{f}_{\mathrm{S}} / 4$ frequency. This filter can be powered down if it's known that the signal characteristics won't violate the restrictions. Powering down the FS/4 filter will reduce power consumption by approximately 70 mW .

## Nyquist Zones

The I2E circuitry allows the use of any one Nyquist zone without configuration, but requires the use of only one Nyquist zone. Inputs that switch dynamically between Nyquist zones will cause poor performance for the I2E circuitry. For example, I2E will function properly for a particular application that has $\mathrm{f}_{\mathrm{S}}=500 \mathrm{MSPS}$ and uses the $1^{\text {st }}$ Nyquist zone ( 0 MHz to 250 MHz ). I2E will also function properly for an application that uses $\mathrm{f}_{\mathrm{S}}=500 \mathrm{MSPS}$ and the $2^{\text {nd }}$ Nyquist zone ( 250 MHz to 500 MHz ). I2E will not function properly for an application that uses $\mathrm{f}_{\mathrm{S}}=500 \mathrm{MSPS}$, and input frequency bands from 150 MHz to 210 MHz and 250 MHz to 290 MHz simultaneously. There is no need to configure the I2E algorithm to use a particular Nyquist zone, but no dynamic switching between Nyquist zones is permitted while I2E is running.

## Configurability and Communication

I2E can respond to status queries, be turned on and turned off, and generally configured via SPI programmable registers. Configuring of I2E is generally unnecessary unless the application cannot meet the requirements of Track Mode on or after power up. Parameters that can be adjusted and read back include FS/4 filter threshold and status, Power Meter threshold and status, and initial values for the offset, gain, and sample time values to use when I2E starts.

## Clock Divider Synchronous Reset

An output clock (CLKOUTP, CLKOUTN) is provided to facilitate latching of the sampled data. This clock is at half the frequency of the sample clock, and the absolute phase of the output clocks for multiple A/Ds is indeterminate. This feature allows the phase of multiple A/Ds to be synchronized (refer to Figure 37), which greatly simplifies data capture in systems employing multiple A/Ds.
The reset signal must be well-timed with respect to the sample clock (See "Switching Specifications" on page 9). Figure 38 details the suggested method for synchronizing four ISLA118P50 devices to create a 2GSPS system.


FIGURE 37. SYNCHRONOUS RESET OPERATION


FI GURE 38. SYNCHRONI ZATI ON SCHEME
 FIGURE 40. LSB-FIRST ADDRESSING


SPI WRITE
FI GURE 41. SPI WRITE


SPI READ
FIGURE 42. SPI READ


FIGURE 43. 2-BYTE TRANSFER


## Serial Peripheral I nterface

A serial peripheral interface (SPI) bus is used to facilitate configuration of the device and to optimize performance. The SPI bus consists of chip select (CSB), serial clock (SCLK) serial data output (SDO), and serial data input/output (SDIO). The maximum SCLK rate is equal to the A/D sample rate (fSAMPLE) divided by 32 for write operations and fSAMPLE divided by 132 for reads. At $f_{S A M P L E}=250 \mathrm{MHz}$, maximum SCLK is 15.63 MHz for writing and 3.79 MHz for read operations. There is no minimum SCLK rate.

The following sections describe various registers that are used to configure the SPI or adjust performance or functional parameters. Many registers in the available address space ( $0 \times 00$ to $0 x F F$ ) are not defined in this document. Additionally, within a defined register there may be certain bits or bit combinations that are reserved. Undefined registers and undefined values within defined registers are reserved and should not be selected. Setting any reserved register or value may produce indeterminate results.

## SPI Physical Interface

The serial clock pin (SCLK) provides synchronization for the data transfer. By default, all data is presented on the serial data input/output (SDIO) pin in three-wire mode. The state of the SDIO pin is set automatically in the communication protocol (described in the following). A dedicated serial data output pin (SDO) can be activated by setting $0 \times 00[7]$ high to allow operation in four-wire mode.

The SPI port operates in a half duplex master/slave configuration, with the ISLA118P50 functioning as a slave. Multiple slave devices can interface to a single master in three-wire mode only, since the SDO output of an unaddressed device is asserted in four wire mode.
The chip-select bar (CSB) pin determines when a slave device is being addressed. Multiple slave devices can be written to concurrently, but only one slave device can be read from at a given time (again, only in three-wire mode). If multiple slave devices are selected for reading at the same time, the results will be indeterminate.

The communication protocol begins with an instruction/address phase. The first rising SCLK edge following a high to low transition on CSB determines the beginning of the two-byte instruction/address command; SCLK must be static low before the CSB transition. Data can be presented in MSB-first order or LSB-first order. The default is MSB-first, but this can be changed by setting $0 \times 00$ [6] high. Figures 39 and 40 show the appropriate bit ordering for the MSB-first and LSB-first modes, respectively. In MSB-first mode, the address is incremented for multi-byte transfers, while in LSB-first mode it's decremented.

In the default mode, the MSB is R/W, which determines if the data is to be read (active high) or written. The next two bits, W1 and W0, determine the number of data bytes to be read or written (see Table 6). The lower 13 bits contain the first address for the data transfer. This relationship is illustrated in Figure 41, and timing values are given in "Switching Specifications" on page 9.
After the instruction/address bytes have been read, the appropriate number of data bytes are written to or read from the A/D (based on the R/W bit status). The data transfer will continue as long as CSB remains low and SCLK is active. Stalling of the CSB pin is allowed at any byte boundary (instruction/address or data) if the number of bytes being transferred is three or less. For transfers of four bytes or more, CSB is allowed to stall in the middle of the instruction/address bytes or before the first data byte. If CSB transitions to a high state after that point the state machine will reset and terminate the data transfer.

TABLE 6. BYTE TRANSFER SELECTION

| [W1:W0] | BYTES TRANSFERRED |
| :---: | :---: |
| 00 | 1 |
| 01 | 2 |
| 10 | 3 |
| 11 | 4 or more |

Figures 43 and 44 illustrate the timing relationships for 2-byte and N -byte transfers, respectively. The operation for a 3-byte transfer can be inferred from these diagrams.

## SPI Configuration

## ADDRESS 0X00: CHIP_PORT_CONFIG

Bit ordering and SPI reset are controlled by this register. Bit order can be selected as MSB to LSB (MSB first) or LSB to MSB (LSB first) to accommodate various micro controllers.

## Bit 7 SDO Active

Bit 6 LSB First
Setting this bit high configures the SPI to interpret serial data as arriving in LSB to MSB order.

## Bit 5 Soft Reset

Setting this bit high resets all SPI registers to default values.

## Bit 4 Reserved

This bit should always be set high.
Bits 3:0 These bits should always mirror bits 4:7 to avoid ambiguity in bit ordering.

## ADDRESS 0X02: BURST_END

If a series of sequential registers are to be set, burst mode can improve throughput by eliminating redundant addressing. In 3 -wire SPI mode, the burst is ended by pulling the CSB pin high. If the device is operated in 2-wire mode the CSB pin is not available. In that case, setting the burst_end address determines the end of the transfer. During a write operation, the user must be cautious to transmit the correct number of bytes based on the starting and ending addresses.

## Bits 7:0 Burst End Address

This register value determines the ending address of the burst data.

## Device I nformation

ADDRESS 0X08: CHIP_ID
ADDRESS 0X09: CHI P_VERSI ON
The generic die identifier and a revision number, respectively, can be read from these two registers.

## Indexed Device Configuration/ Control ADDRESS 0X10: DEVI CE_I NDEX_A <br> Bits 1:0 ADC01, ADC00

Determines which A/D is addressed. Valid states for this register are $0 \times 01$ or $0 \times 10$. The two A/D cores cannot be adjusted concurrently.
A common SPI map, which can accommodate single-channel or multi-channel devices, is used for all Intersil A/D products. Certain configuration commands (identified as Indexed in the SPI map) can be executed on a per-converter basis. This register determines which converter is being addressed for an Indexed command. It is important to note that only a single converter can be addressed at a time.

This register defaults to 00h, indicating that no A/D is addressed. Error code 'AD' is returned if any indexed register is read from without properly setting device_index_A.

## ADDRESS 0X20: OFFSET_COARSE

## ADDRESS 0X21: OFFSET_FI NE

The input offset of the A/D core can be adjusted in fine and coarse steps. Both adjustments are made via an 8 -bit word as detailed in Table 7. The data format is twos complement.

The default value of each register will be the result of the self-calibration after initial power-up. If a register is to be incremented or decremented, the user should first read the register value then write the incremented or decremented value back to the same register.

TABLE 7. OFFSET ADJ USTMENTS

| PARAMETER | 0x20[7:0] <br> COARSE OFFSET | 0x21[7:0] <br> FINE OFFSET |
| :---: | :---: | :---: |
| Steps | 255 | 255 |
| - Full Scale $(0 \times 00)$ | $-133 \mathrm{LSB}(-47 \mathrm{mV})$ | $-5 \mathrm{LSB}(-1.75 \mathrm{mV})$ |
| Mid-Scale $(0 \times 80)$ | $0.0 \mathrm{LSB}(0.0 \mathrm{mV})$ | 0.0 LSB |
| +Full Scale $(0 \times F F)$ | $+133 \mathrm{LSB}(+47 \mathrm{mV})$ | $+5 \mathrm{LSB}(+1.75 \mathrm{mV})$ |
| Nominal Step Size | $1.04 \mathrm{LSB}(0.37 \mathrm{mV})$ | $0.04 \mathrm{LSB}(0.014 \mathrm{mV})$ |

## ADDRESS 0X22: GAI N_COARSE

## ADDRESS 0X23: GAI N_MEDI UM

## ADDRESS 0X24: GAI N_FINE

Gain of the A/D core can be adjusted in coarse, medium and fine steps. Coarse gain is a 4-bit adjustment while medium and fine are 8-bit. Multiple Coarse Gain Bits can be set for a total adjustment range of $\pm 4.2 \%$. ( ${ }^{\prime} 0011$ ' $\cong-4.2 \%$ and ' 1100 ' $\cong+4.2 \%$ ) It is recommended to use one of the coarse gain settings (-4.2\%, $-2.8 \%,-1.4 \%, 0,1.4 \%, 2.8 \%, 4.2 \%$ ) and fine-tune the gain using the registers at 23 h and 24 h .
The default value of each register will be the result of the self-calibration after initial power-up. If a register is to be incremented or decremented, the user should first read the register value then write the incremented or decremented value back to the same register.

TABLE 8. COARSE GAIN ADJ USTMENT

| $\mathbf{0 x 2 2 [ 3 : 0 ]}$ | NOMI NAL COARSE GAI N ADJ UST <br> $(\%)$ |
| :---: | :---: |
| Bit 3 | +2.8 |
| Bit 2 | +1.4 |
| Bit 1 | -2.8 |
| Bit 0 | -1.4 |

TABLE 9. MEDI UM AND FINE GAI N ADJ USTMENTS

| PARAMETER | 0x23[7:0] <br> MEDI UM GAI N | $\mathbf{0 x 2 4 [ 7 : 0 ]}$ <br> FI NE GAI N |
| :---: | :---: | :---: |
| Steps | 256 | 256 |
| - Full Scale (0x00) | $-2 \%$ | $-0.20 \%$ |
| Mid-Scale (0x80) | $0.00 \%$ | $0.00 \%$ |
| +Full Scale (0xFF) | $+2 \%$ | $+0.2 \%$ |
| Nominal Step Size | $0.016 \%$ | $0.0016 \%$ |

## ADDRESS 0X25: MODES

Two distinct reduced power modes can be selected. By default, the tri-level NAPSLP pin can select normal
operation, nap or sleep modes (refer to"Nap/Sleep" on page 17). This functionality can be overridden and controlled through the SPI. This is an indexed function when controlled from the SPI, but a global function when driven from the pin. This register is not changed by a Soft Reset.

TABLE 10. POWER-DOWN CONTROL

| VALUE | 0x25[2:0] <br> POWER DOWN MODE |
| :---: | :---: |
| 000 | Pin Control |
| 001 | Normal Operation |
| 010 | Nap Mode |
| 100 | Sleep Mode |

## ADDRESS 0X30: I2E STATUS

The I2E general status register.
Bits 0 and 1 indicate if the I2E circuitry is in Active Run or Hold state. The state of the I2E circuitry is dependent on the analog input signal itself. If the input signal obscures the interleave mismatched artifacts such that I2E cannot estimate the mismatch, the algorithm will dynamically enter the Hold state. For example, a DC mid-scale input to the A/D does not contain sufficient information to estimate the gain and sample time skew mismatches, and thus the I2E algorithm will enter the Hold state. In the Hold state, the analog adjustments for interleave correction will be frozen and mismatch estimate calculations will cease until such time as the analog input achieves sufficient quality to allow the I2E algorithm to make mismatch estimates again.

Bit 0: $0=12 \mathrm{E}$ has not detected a low power condition. $1=12 E$ has detected a low power condition, and the analog adjustments for interleave correction are frozen.

Bit 1: $0=12 \mathrm{E}$ has not detected a low AC power condition. $1=12 \mathrm{E}$ has detected a low AC power condition, and I2E will continue to correct with best known information but will not update its interleave correction adjustments until the input signal achieves sufficient AC RMS power.
Bit 2: When first started, the I2E algorithm can take a significant amount of time to settle ( $\sim 1 \mathrm{~s}$ ), dependent on the characteristics of the analog input signal. $0=I 2 E$ is still settling, $1=12 \mathrm{E}$ has completed settling.

## ADDRESS 0X31: I2E CONTROL

The I2E general control register. This register can be written while I2E is running to control various parameters.
Bit 0: $0=$ turn I2E off, $1=$ turn I2E on
Bit 1: $0=$ no action, $1=$ freeze $I 2 E$, leaving all settings in the current state. Subsequently writing a 0 to this bit will allow I2E to continue from the state it was left in.

Bit 2-4: Disable any of the interleave adjustments of offset, gain, or sample time skew.

Bit 5: $0=$ bypass notch filter, $1=$ use notch filter on incoming data before estimating interleave mismatch terms.

## ADDRESS 0X32: I2E STATIC CONTROL

The I2E general static control register. This register must be written prior to turning I2E on for the settings to take effect.

Bit 1-4: Reserved, always set to 0
Bit 5: $0=$ normal operation, $1=$ skip coarse adjustment of the offset, gain, and sample time skew analog controls when I2E is first turned on. This bit would typically be used if optimal analog adjustment values for offset, gain, and sample time skew have been preloaded in order to have the I2E algorithm converge more quickly.
The system gain of the pair of interleaved core A/Ds can be set by programming the medium and fine gain of the reference A/D before turning I2E on. In this case, I2E will adjust the non-reference A/D's gain to match the reference A/D's gain.
Bit 7: Reserved, always set to 0

## ADDRESS 0X4A: I 2E POWER DOWN

This register provides the capability to completely power down the I2E algorithm and the Notch filter. This would typically be done to conserve power.
BIT 0: Power down the I2E Algorithm
BIT 1: Power down the Notch Filter

## ADDRESS 0X50-0X55: I 2E FREEZE THRESHOLDS

This group of registers provides programming access to configure I2E's dynamic freeze control. As with any interleave mismatch correction algorithm making estimates of the interleave mismatch errors using the digitized application input signal, there are certain characteristics of the input signal that can obscure the mismatch estimates. For example, a DC input to the A/D contains no information about the sample time skew mismatch between the core A/Ds, and thus should not be used by the I2E algorithm to update its sample time skew estimate. Under such circumstances, I2E enters Hold state. In the Hold state, the analog adjustments will be frozen and mismatch estimate calculations will cease until such time as the analog input achieves sufficient quality to allow the I2E algorithm to make mismatch estimates again.

These registers allow the programming of the thresholds of the meters used to determine the quality of the input signal. This can be used by the application to optimize I2E's behavior based on knowledge of the input signal. For example, if a specific application had an input signal that was typically 30 dB down from full scale, and was primarily concerned about analog performance of the A/D at this input power, lowering the RMS power threshold would allow I2E to continue tracking with this input power level, thus allowing it to track over voltage and temperature changes.
$0 \times 50$ (LSBs), $0 \times 51$ (MSBs) RMS Power Threshold
This 16-bit quantity is the RMS power threshold at which I2E will enter Hold state. The RMS power of the analog input is calculated continuously by 12E on incoming data.

A 12-bit number squared produces a 24 -bit result (for A/D resolutions under 12 -bits, the A/D samples are MSB-aligned to 12-bit data). A dynamic number of these 24-bit results are averaged to compare with this threshold approximately every $1 \mu$ s to decide whether or not to freeze I2E. The 24-bit threshold is constructed with bits 23 through 20 (MSBs) assigned to 0, bits 19 through 4 assigned to this 16-bit quantity, and bits 3 through 0 (LSBs) assigned to 0 . As an example, if the application wanted to set this threshold to trigger near the RMS analog input of a -20 dBFS sinusoidal input, the calculation to determine this register's value would be
$\mathrm{RMS}_{\text {codes }}=\frac{\sqrt{2}}{2} \times 10^{\left(\frac{-20}{20}\right)} \times 2^{12} \cong 290$ codes
hex $\left(290^{2}\right)=0 \times 014884_{\text {TruncateMSBandLSBhexdigit }}=0 \times 1488$
(EQ. 3)
Therefore, programming 0x1488 into these two registers will cause I2E to freeze when the signal being digitized has less RMS power than a -20dBFS sinusoid.

The default value of this register is $0 \times 1000$, causing I2E to freeze when the input amplitude is less than -21.2 dBFS.

The freezing of I2E by the RMS power meter threshold affects the gain and sample time skew interleave mismatch estimates, but not the offset mismatch estimate.

## 0x52 RMS Power Hysteresis

In order to prevent I2E from constantly oscillating between the Hold and Track state, there is hysteresis in the comparison described above. After I2E enters a frozen state, the RMS input power must achieve $\geq$ threshold value + hysteresis to again enter the old. The hysteresis quantity is a 24 -bit value, constructed with bits 23 through 12 (MSBs) being assigned to 0 , bits 11 through 4 assigned to this register's value, and bits 3 through 0 (LSBs) assigned to 0 .

## AC RMS Power Threshold

Similar to RMS power threshold, there must be sufficient AC RMS power (or $\mathrm{dV} / \mathrm{dt}$ ) of the input signal to measure sample time skew mismatch for an arbitrary input. This is clear from observing the effect when a high voltage (and therefore large RMS value) DC input is applied to the A/D input. Without sufficient $\mathrm{dV} / \mathrm{dt}$ in the input signal, no information about the sample time skew between the core A/Ds can be determined from the digitized samples. The AC RMS Power Meter is implemented as a high-passed (via DSP) RMS power meter.
The writing of the AC RMS Power Threshold is different than other SPI registers, and these registers are not
listed in the SPI memory map table. The required algorithm is documented below.

1. Write the value $0 \times 80$ to the Index Register (SPI address $0 \times 10$ )
2. Write the MSBs of the 16 -bit quantity to SPI Address $0 \times 150$
3. Write the LSBs of the 16 -bit quantity to SPI Address $0 \times 14 \mathrm{~F}$
A 12-bit number squared produces a 24 -bit result (for A/D resolutions under 12 -bits, the A/D samples are MSB-aligned to 12-bit data). A dynamic number of these 24-bit results are averaged to compare with this threshold approximately every $1 \mu \mathrm{~s}$ to decide whether or not to freeze I2E. The 24-bit threshold is constructed with bits 23 through 20 (MSBs) assigned to 0, bits 19 through 4 assigned to this 16-bit quantity, and bits 3 through 0 (LSBs) assigned to 0 . The calculation methodology to set this register is identical to the description in the RMS power threshold description.

The freezing of I2E when the AC RMS power meter threshold is not met affects the sample time skew interleave mismatch estimate, but not the offset or gain mismatch estimates.

## 0x55 AC RMS Power Hysteresis

In order to prevent I2E from constantly oscillating between the Hold and Track state, there is hysteresis in the comparison described above. After I2E enters a frozen state, the AC RMS input power must achieve $\geq$ threshold value + hysteresis to again enter the Track state. The hysteresis quantity is a 24 -bit value, constructed with bits 23 through 12 (MSBs) being assigned to 0 , bits 11 through 4 assigned to this register's value, and bits 3 through 0 (LSBs) assigned to 0 .

## ADDRESS 0X60-0X64: I 2E INI TI ALI ZATI ON

These registers provide access to the initialization values for each of offset, gain, and sample time skew that I2E programs into the target core A/D before adjusting to minimize interleave mismatch. They can be used by the system to, for example, reduce the convergence time of the I2E algorithm by programming in the optimal values before turning I2E on. In this case, I2E only needs to adjust for temperature and voltage-induced changes since the optimal values were recorded.

## Global Device Configuration/ Control

ADDRESS 0X70: SKEW_DIFF
The value in the skew_diff register adjusts the timing skew between the two A/D cores. The nominal range and resolution of this adjustment are given in Table 11. The default value of this register after power-up is 80 h .

TABLE 11. DIFFERENTI AL SKEW ADJ USTMENT

| PARAMETER | $\mathbf{0 x 7 0 [ 7 : 0 ]}$ <br> DIFFERENTIAL SKEW |
| :---: | :---: |
| Steps | 256 |
| -Full Scale (0x00) | -6.5 ps |
| Mid-Scale (0x80) | 0.0 ps |
| +Full Scale (0xFF) | +6.5 ps |
| Nominal Step Size | 51 fs |

## ADDRESS 0X71: PHASE_SLIP

When using the clock divider, it's not possible to determine the synchronization of the incoming and divided clock phases. This is particularly important when multiple A/Ds are used in a time-interleaved system. The phase slip feature allows the rising edge of the divided clock to be advanced by one input clock cycle when in CLK/2 mode, as shown in Figure 45. Execution of a phase_slip command is accomplished by first writing a ' 0 ' to bit $\overline{0}$ at address 71 h followed by writing a ' 1 ' to bit 0 at address 71h (32 sclk cycles).


FIGURE 45. PHASE SLI P: CLK $\div 2$ MODE, $\mathbf{f}_{\text {CLOCK }}=1000 \mathrm{MHz}$

## ADDRESS 0X72: CLOCK_DIVIDE

The ISLA118P50 has a selectable clock divider that can be set to divide by two or one (no division). By default, the tri-level CLKDIV pin selects the divisor (refer to "Clock Input" on page 16). This functionality can be overridden and controlled through the SPI, as shown in Table 12. This register is not changed by a Soft Reset.

TABLE 12. CLOCK DI VI DER SELECTI ON

| VALUE | 0x72[2:0] <br> CLOCK DIVIDER |
| :---: | :---: |
| 000 | Pin Control |
| 001 | Divide by 1 |
| 010 | Divide by 2 |
| 100 | Not Allowed |

## ADDRESS 0X73: OUTPUT_MODE_A

The output_mode_A register controls the physical output format of the data, as well as the logical coding. The ISLA118P50 can present output data in two physical formats: LVDS or LVCMOS. Additionally, the drive strength in LVDS mode can be set high ( 3 mA ) or low ( 2 mA ). By default, the tri-level OUTMODE pin selects the mode and drive level (refer to "Digital Outputs" on page 17). This functionality can be overridden and controlled through the SPI, as shown in Table 13.
Data can be coded in three possible formats: two's complement, Gray code or offset binary. By default, the tri-level OUTFMT pin selects the data format (refer to "Data Format" on page 18). This functionality can be overridden and controlled through the SPI, as shown in Table 14.

This register is not changed by a Soft Reset.
TABLE 13. OUTPUT MODE CONTROL

| VALUE | 0x93[7:5] <br> OUTPUT MODE |
| :---: | :---: |
| 000 | Pin Control |
| 001 | LVDS 2 mA |
| 010 | LVDS 3 mA |
| 100 | LVCMOS |

TABLE 14. OUTPUT FORMAT CONTROL

| VALUE | 0x93[2:0] <br> OUTPUT FORMAT |
| :---: | :---: |
| 000 | Pin Control |
| 001 | Two's Complement |
| 010 | Gray Code |
| 100 | Offset Binary |

ADDRESS 0X74: OUTPUT_MODE_B
ADDRESS 0X75: CONFIG_STATUS
Bit 6 DLL Range
This bit sets the DLL operating range to fast (default) or slow.

Internal clock signals are generated by a delay-locked loop (DLL), which has a finite operating range. Table 15 shows the allowable sample rate ranges for the slow and fast settings.

TABLE 15. DLL RANGES

| DLL RANGE | MI N | MAX | UNIT |
| :---: | :---: | :---: | :---: |
| Slow | 80 | 200 | MSPS |
| Fast | 160 | 500 | MSPS |

The output_mode_B and config_status registers are used in conjunction to enable DDR mode and select the frequency range of the DLL clock generator. The method of setting these options is different from the other registers.


FI GURE 46. SETTI NG OUTPUT_MODE_B REGISTER
The procedure for setting output_mode_B is shown in Figure 46. Read the contents of output_mode_B and config_status and XOR them. Then XOR this result with the desired value for output_mode_B and write that XOR result to the register.

## Device Test

The ISLA118P50 can produce preset or user defined patterns on the digital outputs to facilitate in-situ testing. A static word can be placed on the output bus, or two different words can alternate. In the alternate mode, the values defined as Word 1 and Word 2 (as shown in Table 16) are set on the output bus on alternating clock phases. The test mode is enabled asynchronously to the sample clock, therefore several sample clock cycles may elapse before the data is present on the output bus.

## ADDRESS 0XC0: TEST_I 0

Bits 7:6 User Test Mode
These bits set the test mode to static $(0 \times 00)$ or alternate ( $0 \times 01$ ) mode. Other values are reserved.

The four LSBs in this register (Output Test Mode) determine the test pattern in combination with registers $0 \times C 2$ through $0 \times C 5$. Refer to "SPI Memory Map" on page 29.

TABLE 16. OUTPUT TEST MODES

| VALUE | OxCO[3:0] <br> OUTPUT TEST MODE | WORD 1 | WORD 2 |
| :---: | :---: | :---: | :---: |
| 0000 | Off |  |  |
| 0001 | Midscale | $0 \times 8000$ | N/A |
| 0010 | Positive Full-Scale | $0 \times F F F F$ | N/A |
| 0011 | Negative Full-Scale | $0 \times 0000$ | N/A |
| 0100 | Checkerboard | 0xAAAA | $0 \times 5555$ |
| 0101 | Reserved | N/A | N/A |
| 0110 | Reserved | N/A | N/A |
| 0111 | One/Zero | 0xFFFF | 0x0000 |
| 1000 | User Pattern | user_patt1 | user_patt2 |

## ADDRESS 0XC2: USER_PATT1_LSB <br> ADDRESS 0XC3: USER_PATT1_MSB

These registers define the lower and upper eight bits, respectively, of the first user-defined test word.

## ADDRESS 0XC4: USER_PATT2_LSB <br> ADDRESS 0XC5: USER_PATT2_MSB

These registers define the lower and upper eight bits, respectively, of the second user-defined test word.

## Digital Temperature Sensor

This set of registers provides digital access to an IPTAT-based temperature sensor, allowing the system to estimate the temperature of the die. This information is of particular interest for applications that do not keep I2E in Active Run state when in normal use, allowing easy access to information that can be used to decide when to recalibrate the A/D as needed. This set of registers is not included in the SPI memory map table.

The most accurate usage of this information requires knowledge of the temperature at which the digital value is first read (time $=0, \mathrm{~T}(0)=$ degrees C at time $=0$, and register_value( 0 ) = the digital value of the temperature registers at time $=0$ ). Any future reading of the registers indicates temperature change according to Equation 4:

$$
\Delta \mathrm{T}=\mathrm{T}(1)-\mathrm{T}(0)=\frac{[\text { register_value }(1)]-[\text { register_value }(0)]}{[(\mathrm{T}(0)-216) / 256]}
$$

(EQ. 4)
A less accurate method for evaluating the temperature change does not require knowledge of the temperature at time $=0$, and is given by Equation 5:

$$
\begin{equation*}
\Delta \mathrm{T}=\mathrm{T}(1)-\mathrm{T}(0)=\frac{[\text { register_value }(1)]-[\text { register_value }(0)]}{(-0.72)} \tag{EQ.5}
\end{equation*}
$$

The digital temperature sensor is a weak function of the AVDD supply voltage, so to achieve best accuracy the AVDD supply voltage should be held fairly constant across the operating temperature range.

The algorithm to access this set of registers is as follows:

1. Write the value $0 \times 80$ to the Index Register (SPI address $0 \times 10$ ).
2. Write the value $0 \times 88$ to SPI address $0 \times 120$ to turn the temperature sensor on.
3. Read the register_value LSBs at SPI register $0 \times 11 \mathrm{E}$.
4. Read the register_value MSBs at SPI register 0x11F.
5. Write the value $0 \times 60$ to SPI address $0 \times 120$ to turn the temperature sensor off.

## SPI Memory Map

TABLE 17. SPI MEMORY MAP

|  | ADDR <br> (Hex) | PARAMETER NAME | $\begin{aligned} & \text { BIT } 7 \\ & \text { (MSB) } \end{aligned}$ | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | $\begin{aligned} & \text { BIT } 0 \\ & \text { (LSB) } \end{aligned}$ | DEF. VALUE (Hex) | I NDEXED / GLOBAL |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| - | 00 | port_config | $\begin{aligned} & \text { SDO } \\ & \text { Active } \end{aligned}$ | LSB <br> First | Soft Reset |  |  | Mirror (bit5) | Mirror (bit6) | Mirror (bit7) | 00h | G |
|  | 01 | reserved | Reserved |  |  |  |  |  |  |  |  |  |
|  | 02 | burst_end | Burst end address [7:0] |  |  |  |  |  |  |  | 00h | G |
|  | 03-07 | reserved | Reserved |  |  |  |  |  |  |  |  |  |
| $\bigcirc$ | 08 | chip_id | Chip ID \# |  |  |  |  |  |  |  | Read only | G |
|  | 09 | chip_version | Chip Version \# |  |  |  |  |  |  |  | Read only | G |
|  | 10 | device_index_A | Reserved |  |  |  |  |  | ADC01 | ADC00 | 00h | 1 |
|  | 11-1F | reserved | Reserved |  |  |  |  |  |  |  |  |  |
| $\overline{0}$ | 20 | offset_coarse | Coarse Offset |  |  |  |  |  |  |  | cal. value | 1 |
| O | 21 | offset_fine | Fine Offset |  |  |  |  |  |  |  | cal. value | 1 |
| 응 | 22 | gain_coarse | Reserved |  |  |  | Coarse Gain |  |  |  | cal. value | 1 |
| 0 | 23 | gain_medium | Medium Gain |  |  |  |  |  |  |  | cal. value | 1 |
| 0 | 24 | gain_fine | Fine Gain |  |  |  |  |  |  |  | cal. value | 1 |
| I ndexed Devi | 25 | modes | Reserved |  |  |  |  | $\begin{gathered} \text { Power-Down Mode } \\ \text { [2:0] } \\ 000=\text { Pin Control } \\ 001=\text { Normal Operation } \\ 010=\text { Nap } \\ 100=\text { Sleep } \\ \text { Other codes = Reserved } \end{gathered}$ |  |  |  | 1 |
|  | 26-2F | reserved | Reserved |  |  |  |  |  |  |  |  | 1 |
| 2E Control and Status | 30 | 12E Status | Reserved |  |  |  |  | I2E Settled | $\begin{aligned} & \text { Low AC } \\ & \text { RMS } \\ & \text { Power } \end{aligned}$ | $\begin{gathered} \text { Low } \\ \text { RMS } \\ \text { Power } \end{gathered}$ | Read only | G |
|  | 31 | 12E Control |  |  | Enable notch filter | Disable Offset | Disable Gain | Disable Skew | Freeze | Run | 20h | G |
|  | 32 | I2E Static Control | Reserved must be set to 0 |  | Skip coarse adjustment | Reserved, must be set to 0 |  |  |  |  | 00h | G |
|  | 33-49 | reserved | Reserved |  |  |  |  |  |  |  |  | G |
|  | 4A | I2E Power Down |  |  |  |  |  |  | Notch <br> Filter Power Down | I2E <br> Power Down | 00h | G |
|  | 4B-4F | reserved | Reserved |  |  |  |  |  |  |  |  | G |
|  | 50 | 12E RMS Power Threshold LSBs | RMS Power Threshold, LSBs |  |  |  |  |  |  |  | 00h | G |
|  | 51 | I2E RMS Power Threshold MSBs | RMS Power Threshold, MSBs |  |  |  |  |  |  |  | 10h | G |
|  | 52 | I2E RMS Hysteresis | RMS Power Hysteresis |  |  |  |  |  |  |  | FFh | G |
|  | 53-54 | reserved | Reserved |  |  |  |  |  |  |  |  | G |

I SLA118P50

TABLE 17. SPI MEMORY MAP (Continued)

|  | $\begin{aligned} & \text { ADDR } \\ & \text { (Hex) } \end{aligned}$ | PARAMETER NAME | BIT 7 (MSB) | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | $\begin{aligned} & \text { BIT O } \\ & \text { (LSB) } \end{aligned}$ | DEF. VALUE (Hex) | I NDEXED / GLOBAL |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\stackrel{\overline{0}}{\mathrm{e}} \mid$ | 55 | I2E AC RMS Hysteresis | AC RMS Power Hysteresis |  |  |  |  |  |  |  | 10h | G |
|  | 56-5F | reserved | Reserved |  |  |  |  |  |  |  |  | G |
| $\left\|\begin{array}{c} \overline{0} \\ u \end{array}\right\|$ | 60 | Coarse Offset Init | Coarse Offset Initialization value |  |  |  |  |  |  |  | 80h | G |
| $0$ | 61 | Fine Offset Init | Fine Offset Initialization value |  |  |  |  |  |  |  | 80h | G |
| $\left\|\begin{array}{l} 0 \\ \vec{n} \end{array}\right\|$ | 62 | Medium Gain Init | Medium Gain Initialization value |  |  |  |  |  |  |  | 80h | G |
| $\overline{0}$ | 63 | Fine Gain Init | Fine Gain Initialization value |  |  |  |  |  |  |  | 80h | G |
| $\left\|\begin{array}{l} \overrightarrow{0} \\ 0 \end{array}\right\|$ | 64 | Sample Time Skew Init | Sample Time Skew Initialization value |  |  |  |  |  |  |  | 80h | G |
| $\stackrel{\sim}{\sim}$ | 65-6F | reserved | Reserved |  |  |  |  |  |  |  |  | G |
|  | 70 | skew_diff | Differential Skew |  |  |  |  |  |  |  | 80h | G |
|  | 71 | phase_slip | Reserved |  |  |  |  |  |  | Next Clock Edge | 00h | G |
| $\left\|\begin{array}{c} \overline{0} \\ \vdots \\ \vdots \\ 0 \\ 0 \end{array}\right\|$ | 72 | clock_divide |  |  |  |  |  | Clock Divide [2:0] <br> $000=$ Pin Control <br> $001=$ divide by 1 <br> $010=$ divide by 2 <br> $100=$ divide by 4 <br> Other codes $=$ Reserved |  |  | 00h <br> NOT affected by Soft Reset | G |
| 0 <br> 0 <br> 0 <br> 0 <br> 0 <br> 0 <br> 0 <br> 0 <br> 0 <br> 0 <br> 0 | 73 | output_mode_A | $\begin{gathered} \text { Output Mode [2:0] } \\ 000=\text { Pin Control } \\ 001=\text { LVDS } 2 \mathrm{~mA} \\ 010=\text { LVDS } 3 \mathrm{~mA} \\ 100=\text { LVCMOS } \\ \text { other codes = reserved } \end{gathered}$ |  |  |  |  | Output Format [2:0] <br> $000=$ Pin Control 001 = Twos Complement 010 = Gray Code 100 = Offset Binary Other codes $=$ Reserved |  |  | 00h <br> NOT affected by Soft Reset | G |
|  | 74 | output_mode_B |  | DLL <br> Range <br> 0 = fast <br> 1 = slow |  |  |  |  |  |  | 00h <br> NOT affected by Soft Reset | G |
|  | 75 | config_status |  | XOR Result |  |  |  |  |  |  | Read Only | G |
|  | 76-BF | reserved | Reserved |  |  |  |  |  |  |  |  |  |

I SLA118P50

TABLE 17. SPI MEMORY MAP (Continued)

|  | ADDR <br> (Hex) | PARAMETER NAME | $\begin{aligned} & \text { BIT } 7 \\ & \text { (MSB) } \end{aligned}$ | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | $\begin{aligned} & \text { BIT } 0 \\ & \text { (LSB) } \end{aligned}$ | DEF. VALUE (Hex) | I NDEXED / GLOBAL |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | C0 | test_io | $\begin{gathered} \text { User Test Mode } \\ \text { [1:0] } \\ 00=\text { Single } \\ 01=\text { Alternate } \\ 10=\text { Reserved } \\ 11=\text { Reserved } \end{gathered}$ |  |  |  | Output Test Mode [3:0] |  |  |  | 00h | G |
|  |  |  |  |  |  |  | $0=$ Off <br> 1 = Midscale Short <br> $2=+$ FS Short <br> 3 = -FS Short <br> 4 = Checker <br> Board <br> $5=$ reserved <br> $6=$ reserved |  | 7 = One/Zero Word Toggle 8 = User Input 9-15 = reserved |  |  |  |
|  | C1 | Reserved | Reserved |  |  |  |  |  |  |  | 00h | G |
|  | C2 | user_patt 1_Isb | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | 00h | G |
|  | C3 | user_patt1_msb | B15 | B14 | B13 | B12 | B11 | B10 | B9 | B8 | 00h | G |
|  | C4 | user_patt 2_Isb | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | 00h | G |
|  | C5 | user_patt2_msb | B15 | B14 | B13 | B12 | B11 | B10 | B9 | B8 | 00h | G |
|  | C6-FF | reserved | Reserved |  |  |  |  |  |  |  |  |  |

## Equivalent Circuits



FIGURE 47. ANALOG INPUTS


FIGURE 48. CLOCK INPUTS

## Equivalent Circuits (Continued)



FI GURE 49. TRI-LEVEL DI GITAL INPUTS


FI GURE 50. DI GITAL I NPUTS


FIGURE 51. LVDS OUTPUTS


FIGURE 52. CMOS OUTPUTS


FIGURE 53. VCM_OUT OUTPUT

## A/ D Evaluation Platform

Intersil offers an A/D Evaluation platform which can be used to evaluate any of Intersil's high speed A/D products. The platform consists of a FPGA based data capture motherboard and a family of A/D daughtercards. This USB based platform allows a user to quickly evaluate the A/D's performance at a user's specific application frequency requirements. More information is available at
http://www.intersil.com/converters/adc_eval_platform/

## Layout Considerations

## Split Ground and Power Planes

Data converters operating at high sampling frequencies require extra care in PC board layout. Many complex board designs benefit from isolating the analog and digital sections. Analog supply and ground planes should be laid out under signal and clock inputs. Locate the digital planes under outputs and logic pins. Grounds should be joined under the chip.

## Clock Input Considerations

Use matched transmission lines to the transformer inputs for the analog input and clock signals. Locate transformers and terminations as close to the chip as possible.

## Exposed Paddle

The exposed paddle must be electrically connected to analog ground (AVSS) and should be connected to a large copper plane using numerous vias for optimal thermal performance.

## Bypass and Filtering

Bulk capacitors should have low equivalent series resistance. Tantalum is a good choice. For best performance, keep ceramic bypass capacitors very close to device pins. Longer traces will increase inductance, resulting in diminished dynamic performance and accuracy. Make sure that connections to ground are direct and low impedance. Avoid forming ground loops.

## LVDS Outputs

Output traces and connections must be designed for $50 \Omega$ ( $100 \Omega$ differential) characteristic impedance. Keep traces direct and minimize bends where possible. Avoid crossing ground and power-plane breaks with signal traces.

## LVCMOS Outputs

Output traces and connections must be designed for $50 \Omega$ characteristic impedance.

## Unused I nputs

Standard logic inputs (RESETN, CSB, SCLK, SDIO, SDO) which will not be operated do not require connection to ensure optimal A/D performance. These inputs can be left floating if they are not used. Tri-level inputs (NAPSLP, OUTMODE, OUTFMT, CLKDIV) accept a floating input as a valid state, and therefore should be biased according to the desired functionality.

## Definitions

Analog Input Bandwidth is the analog input frequency at which the spectral output power at the fundamental frequency (as determined by FFT analysis) is reduced by 3dB from its full-scale low-frequency value. This is also referred to as Full Power Bandwidth.

Aperture Delay or Sampling Delay is the time required after the rise of the clock input for the sampling switch to open, at which time the signal is held for conversion.

Aperture $J$ itter is the RMS variation in aperture delay for a set of samples.

Clock Duty Cycle is the ratio of the time the clock wave is at logic high to the total time of one clock period.

Differential Non-Linearity (DNL) is the deviation of any code width from an ideal 1 LSB step.

Effective Number of Bits (ENOB) is an alternate method of specifying Signal to Noise-and-Distortion Ratio (SINAD). In dB, it is calculated as: ENOB = (SINAD 1.76)/6.02

Gain Error is the ratio of the difference between the voltages that cause the lowest and highest code transitions to the full-scale voltage less 2 LSB. It is typically expressed in percent.

I 2E The Intersil Interleave Engine. This highly configurable circuitry performs estimates of offset, gain, and sample time skew mismatches between the core converters, and updates analog adjustments for each to minimize interleave spurs.

I ntegral Non-Linearity ( I NL) is the maximum deviation of the A/D's transfer function from a best fit line determined by a least squares curve fit of that transfer function, measured in units of LSBs.

Least Significant Bit (LSB) is the bit that has the smallest value or weight in a digital word. Its value in terms of input voltage is $\mathrm{V}_{\mathrm{FS}} /\left(2^{\mathrm{N}}-1\right)$ where N is the resolution in bits.

Missing Codes are output codes that are skipped and will never appear at the A/D output. These codes cannot be reached with any input value.
Most Significant Bit (MSB) is the bit that has the largest value or weight.

Pipeline Delay is the number of clock cycles between the initiation of a conversion and the appearance at the output pins of the data.

Power Supply Rejection Ratio (PSRR) is the ratio of the observed magnitude of a spur in the A/D FFT, caused by an AC signal superimposed on the power supply voltage.

Signal to Noise-and-Distortion (SI NAD) is the ratio of the RMS signal amplitude to the RMS sum of all other spectral components below one half the clock frequency, including harmonics but excluding DC.

Signal-to-Noise Ratio (without Harmonics) is the ratio of the RMS signal amplitude to the RMS sum of all other spectral components below one-half the sampling frequency, excluding harmonics and DC.

SNR and SINAD are either given in units of $d B$ when the power of the fundamental is used as the reference, or
dBFS (dB to full scale) when the converter's full-scale input power is used as the reference.

Spurious-Free-Dynamic Range (SFDR) is the ratio of the RMS signal amplitude to the RMS value of the largest spurious spectral component. The largest spurious spectral component may or may not be a harmonic.

## Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest Rev.

| DATE | REVISION |  |
| :---: | :---: | :--- |
| $3 / 30 / 10$ | FN7565.0 | Initial Release of Production Datasheet |

## Products

Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to www.intersil.com/products for a complete list of Intersil product families.
*For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information page on intersil.com: ISLA118P50

To report errors or suggestions for this datasheet, please go to www. intersil.com/askourstaff
FITs are available from our website at http://rel.intersil.com/reports/search.php

For additional products, see www.intersil.com/product_tree
Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted in the quality certifications found at www.intersil.com/design/quality

[^0]For information regarding Intersil Corporation and its products, see www.intersil.com

## Package Outline Drawing

## L72.10x10C

72 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE (PUNCH QFN)
Rev 0, 7/07


NOTES:

1. Dimensions are in millimeters.

Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to JESD-MO220.
3. Unless otherwise specified, tolerance : Decimal $\pm 0.05$; body tolerance: $\pm 0.1 \mathrm{~mm}$
4. Dimension $b$ applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.
5. Tiebar shown (if present) is a non-functional feature.
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

