# **µP-PROGRAMMABLE PRECISION CLOCK MULTIPLIER** ## **Description** The Si5325 is a low jitter, precision clock multiplier for applications requiring clock multiplication without jitter attenuation. The Si5325 accepts dual clock inputs ranging from 10 to 710 MHz and generates two clock outputs ranging from 10 to 945 MHz and select frequencies to 1.4 GHz. The two outputs are divided down separately from a common source. The device provides virtually any frequency translation combination across this operating range. The Si5325 input clock frequency and clock multiplication ratio are programmable through an I2C or SPI interface. The Si5325 is based on Silicon Laboratories' 3rd-generation DSPLL® technology, which provides any-rate frequency synthesis in a highly integrated PLL solution that eliminates the need for external VCXO and loop filter components. The DSPLL loop bandwidth is digitally programmable, providing jitter performance optimization at the application level. Operating from a single 1.8, 2.5, or 3.3 V supply, the Si5325 is ideal for providing clock multiplication in high performance timing applications. ## **Applications** - SONET/SDH OC-48/STM-16 and OC-192/STM-64 line cards - GbE/10GbE, 1/2/4/8/10GFC line cards - ITU G.709 and custom FEC line cards - Optical modules - Wireless basestations - Data converter clocking - xDSI - SONET/SDH + PDH clock synthesis - Test and measurement #### **Features** - Generates any frequency from 10 to 945 MHz and select frequencies to 1.4 GHz from an input frequency of 10 to 710 MHz - Low jitter clock outputs w/jitter generation as low as 0.6 ps rms (30 kHz-1.3 MHz) - Integrated loop filter with selectable loop bandwidth (150 kHz to 2 MHz) - Dual clock inputs w/manual or automatically controlled switching - Dual clock outputs with selectable signal format (LVPECL, LVDS, CML, CMOS) - Support for ITU G.709 and custom FEC ratios (255/238, 255/237, 255/236) - LOS, FOS alarm outputs - Digitally-controlled output phase adjust - I<sup>2</sup>C or SPI programmable - On-chip voltage regulator for 1.8 ±5%, 2.5 or 3.3 V ±10% operation - Small size: 6 x 6 mm 36-lead QFN - Pb-free, ROHS compliant Preliminary Rev. 0.3 2/08 Copyright © 2008 by Silicon Laboratories Si5325 This information applies to a product under development. Its characteristics and specifications are subject to change without notice. **Table 1. Performance Specifications** $(V_{DD} = 1.8 \pm 5\%, 2.5 \pm 10\%, \text{ or } 3.3 \text{ V} \pm 10\%, T_A = -40 \text{ to } 85 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------|--------------------|-------------------------------------------------------------------|------------------------|-----|------------------------|----------| | Temperature Range | T <sub>A</sub> | | -40 | 25 | 85 | °C | | Supply Voltage | $V_{DD}$ | | 2.97 | 3.3 | 3.63 | V | | | | | 2.25 | 2.5 | 2.75 | V | | | | | 1.71 | 1.8 | 1.89 | V | | Supply Current | I <sub>DD</sub> | f <sub>OUT</sub> = 622.08 MHz | _ | 251 | 279 | mA | | | | Both CKOUTs enabled | | | | | | | | LVPECL format output | | | | | | | | CKOUT2 disabled | _ | 217 | 243 | mA | | | | f <sub>OUT</sub> = 19.44 MHz | _ | 204 | 234 | mA | | | | Both CKOUTs enabled | | | | | | | | CMOS format output | | | | | | | | CKOUT2 disabled | _ | 194 | 220 | mA | | | | Tristate/Sleep Mode | _ | 165 | TBD | mA | | Input Clock Frequency (CKIN1, CKIN2) | CK <sub>F</sub> | Input frequency and clock multi-<br>plication ratio determined by | 10 | _ | 710 | MHz | | Output Clock Frequency | CK <sub>OF</sub> | programming device PLL divid- | 10 | _ | 945 | MHz | | (CKOUT1, CKOUT2) | | ers. Consult Silicon Laboratories | 970 | _ | 1134 | | | | | configuration software DSPLL- | 1213 | _ | 1400 | | | | | sim at www.silabs.com/timing | | | | | | | | (click on Documentation) to determine PLL divider settings | | | | | | | | for a given input frequency/clock | | | | | | | | multiplication ratio combination. | | | | | | Input Clocks (CKIN1, CK | IN2) | | | | | | | Differential Voltage Swing | CKN <sub>DPP</sub> | | 0.25 | | 1.9 | $V_{PP}$ | | Common Mode Voltage | CKN <sub>VCM</sub> | 1.8 V ±5% | 0.9 | _ | 1.4 | V | | | | 2.5 V ±10% | 1.0 | _ | 1.7 | V | | | | 3.3 V ±10% | 1.1 | _ | 1.95 | V | | Rise/Fall Time | CKN <sub>TRF</sub> | 20–80% | | _ | 11 | ns | | Duty Cycle | CKN <sub>DC</sub> | Whichever is smaller | 40 | _ | 60 | % | | (Minimum Pulse Width) | | | 2 | _ | _ | ns | | Output Clocks (CKOUT1, | CKOUT2) | 1 | | | | | | Common Mode | V <sub>OCM</sub> | LVPECL | V <sub>DD</sub> – 1.42 | _ | V <sub>DD</sub> – 1.25 | V | | Differential Output Swing | V <sub>OD</sub> | 100 Ω load | 1.1 | _ | 1.9 | V | | Single Ended Output | V <sub>SE</sub> | line-to-line | 0.5 | | 0.93 | V | | Swing | | | | | | | | Rise/Fall Time | CKO <sub>TRF</sub> | 20–80% | _ | 230 | 350 | ps | | Duty Cycle Uncertainty | CKO <sub>DC</sub> | LVPECL | -40 | _ | 40 | ps | | | - | Differential 100 $\Omega$ | | | | | | | | Line-to-Line Measured at 50% | | | | | | | | point | | | <u> </u> | | **Note:** For a more comprehensive listing of device specifications, please consult the Silicon Laboratories Any-Rate Precision Clock Family Reference Manual. This document can be downloaded from <a href="https://www.silabs.com/timing">www.silabs.com/timing</a> (click on Documentation). **Table 1. Performance Specifications (Continued)** $(V_{DD} = 1.8 \pm 5\%, 2.5 \pm 10\%, \text{ or } 3.3 \text{ V} \pm 10\%, T_A = -40 \text{ to } 85 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------|--------------------|-----------------------------------------------------------------------------|-----|------|-----|--------| | PLL Performance | | | • | • | | • | | Jitter Generation | J <sub>GEN</sub> | $f_{IN}$ = $f_{OUT}$ = 622.08 MHz,<br>LVPECL output format<br>50 kHz–80 MHz | _ | 0.6 | TBD | ps rms | | | | 12 kHz–20 MHz | _ | 0.6 | TBD | ps rms | | Jitter Transfer | $J_PK$ | | _ | 0.05 | 0.1 | dB | | Phase Noise | CKO <sub>PN</sub> | f <sub>IN</sub> = f <sub>OUT</sub> = 622.08 MHz<br>100 Hz offset | _ | TBD | TBD | dBc/Hz | | | | 1 kHz offset | _ | TBD | TBD | dBc/Hz | | | | 10 kHz offset | _ | TBD | TBD | dBc/Hz | | | | 100 kHz offset | _ | TBD | TBD | dBc/Hz | | | | 1 MHz offset | _ | TBD | TBD | dBc/Hz | | Subharmonic Noise | SP <sub>SUBH</sub> | Phase Noise @ 100 kHz<br>Offset | _ | TBD | TBD | dBc | | Spurious Noise | SP <sub>SPUR</sub> | Max spur @ n x F3<br>(n ≥ 1, n x F3 < 100 MHz) | _ | TBD | TBD | dBc | | Package | | | • | • | | • | | Thermal Resistance<br>Junction to Ambient | $\theta_{\sf JA}$ | Still Air | _ | 38 | _ | °C/W | **Note:** For a more comprehensive listing of device specifications, please consult the Silicon Laboratories Any-Rate Precision Clock Family Reference Manual. This document can be downloaded from <a href="https://www.silabs.com/timing">www.silabs.com/timing</a> (click on Documentation). **Table 2. Absolute Maximum Ratings** | Parameter | Symbol | Value | Unit | |--------------------------------------------------------------------------|------------------|---------------------------------|------| | DC Supply Voltage | $V_{DD}$ | -0.5 to 3.6 | V | | LVCMOS Input Voltage | $V_{DIG}$ | –0.3 to (V <sub>DD</sub> + 0.3) | V | | Operating Junction Temperature | T <sub>JCT</sub> | –55 to 150 | С | | Storage Temperature Range | T <sub>STG</sub> | –55 to 150 | С | | ESD HBM Tolerance (100 pF, 1.5 k $\Omega$ ); All pins except CKIN+/CKIN– | | 2 | kV | | ESD MM Tolerance; All pins except CKIN+/CKIN- | | 200 | V | | ESD HBM Tolerance (100 pF, 1.5 kΩ); CKIN+/CKIN– | | 700 | V | | ESD MM Tolerance; CKIN+/CKIN- | | 150 | V | | Latch-Up Tolerance | | JESD78 Compliar | nt | **Note:** Permanent device damage may occur if the Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operation sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. **Figure 1. Typical Phase Noise Plot** | Jitter Bandwidth | RMS Jitter (fs) | |-----------------------------|-----------------| | OC-48, 12 kHz to 20 MHz | 374 | | OC-192, 20 kHz to 80 MHz | 388 | | OC-192, 4 MHz to 80 MHz | 181 | | OC-192, 50 kHz to 80 MHz | 377 | | Broadband, 800 Hz to 80 MHz | 420 | Figure 2. Si5325 Typical Application Circuit (I<sup>2</sup>C Control Mode) Figure 3. Si5325 Typical Application Circuit (SPI Control Mode) ## 1. Functional Description The Si5325 is a low jitter, precision clock multiplier for applications requiring clock multiplication without jitter attenuation. The Si5325 accepts dual clock inputs ranging from 10 to 710 MHz and generates two synchronous clock outputs ranging from 10 to 945 MHz and select frequencies to 1.4 GHz. The device provides virtually any frequency translation combination across this operating range. Independent dividers are available for each input clock and output clock, so the Si5325 can accept input clocks at different frequencies and it can generate output clocks at different frequencies. The Si5325 input clock frequency and clock multiplication ratio are programmable through an I<sup>2</sup>C or SPI interface. Silicon Laboratories offers a PC-based software utility, DSPLLsim, that can be used to determine the optimum PLL divider settings for a given input frequency/clock multiplication ratio combination that minimizes phase noise and power consumption. This utility can be downloaded from http://www.silabs.com/timing (click on Documentation). The Si5325 is based on Silicon Laboratories' 3rd-generation DSPLL® technology, which provides anyrate frequency synthesis in a highly integrated PLL solution that eliminates the need for external VCXO and loop filter components. The Si5325 PLL loop bandwidth is digitally programmable and supports a range from 30 kHz to 1.3 MHz. The DSPLLsim software utility can be used to calculate valid loop bandwidth settings for a given input clock frequency/clock multiplication ratio. In the case when the input clocks enter alarm conditions, the PLL will freeze the DCO output frequency near its last value to maintain operation with an internal state close to the last valid operating state. The Si5325 has two differential clock outputs. The electrical format of each clock output is independently programmable to support LVPECL, LVDS, CML, or CMOS loads. If not required, the second clock output can be powered down to minimize power consumption. In addition, the phase of one output clock may be adjusted in relation to the phase of the other output clock. The resolution varies from 800 ps to 2.2 ns depending on the PLL divider settings. Consult the DSPLLsim configuration software to determine the phase offset resolution for a given input clock/clock multiplication ratio combination. For system-level debugging, a bypass mode is available which drives the output clock directly from the input clock, bypassing the internal DSPLL. The device is powered by a single 1.8, 2.5, or 3.3 V supply. #### 1.1. Further Documentation Consult the Silicon Laboratories Any-Rate Precision Clock Family Reference Manual (FRM) for detailed information about the Si5325. Additional design support is available from Silicon Laboratories through your distributor. Silicon Laboratories has developed a PC-based software utility called DSPLLsim to simplify device configuration, including frequency planning and loop bandwidth selection. The FRM and this utility can be downloaded from <a href="http://www.silabs.com/timing">http://www.silabs.com/timing</a>; click on Documentation. # 2. Pin Descriptions: Si5325 Pin numbers are preliminary and subject to change. Table 3. Si5325 Pin Descriptions | ardware reset of | |-----------------------------------------| | wn state and forces | | e. Clock outputs are | | orogrammed after a<br>See Family Refer- | | See Fairilly Relei- | | | | | | rmal operation. | | | | output or an alarm | | output, <u>INT_PIN</u> | | maskable interrupt | | ne <u>INT_POL</u> register | | ons as a LOS (and | | 1. Set | | | | | | | | AD_POL. If no func- | | ар. | | | Table 3. Si5325 Pin Descriptions (Continued) | Pin# | Pin Name | I/O | Signal Level | Description | |--------------|----------------------|-----------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | C2B | 0 | LVCMOS | CKIN2 Invalid Indicator. | | | | | | This pin functions as a LOS (and optionally FOS) alarm indicator for CKIN2 if $\underline{CK2\_BAD\_PIN} = 1$ . | | | | | | 0 = CKIN2 present. | | | | | | 1 = LOS (FOS) on CKIN2. | | | | | | The active polarity can be changed by <u>CK_BAD_POL</u> . If <u>CK2_BAD_PIN</u> = 0, the pin tristates. | | 5, 10, 11, | $V_{DD}$ | $V_{DD}$ | Supply | Supply. | | 15, 32 | | | | The device operates from a 1.8, 2.5, or 3.3 V supply. Bypass capacitors should be associated with the following Vdd pins: 5 0.1 µF | | | | | | • | | | | | | 10 0.1 μF<br>32 0.1 μF | | | | | | A 1.0 μF should also be placed as close to device as is prac- | | 0.0.40 | 0.10 | 0115 | | tical. | | 6, 8, 19, | GND | GND | Supply | Ground. | | 20 31 | | | | Must be connected to system ground. Minimize the ground path impedance for optimal performance of this device. | | 12 | CKIN2+ | I | Multi | Clock Input 2. | | 13 | CKIN2- | | | Differential input clock. This input can also be driven with a single-ended signal. Input frequency range is 10 to 710 MHz. | | 16 | CKIN1+ | I | Multi | Clock Input 1. | | 17 | CKIN1– | | | Differential input clock. This input can also be driven with a single-ended signal. Input frequency range is 10 to 710 MHz. | | 21 | CS_CA | I/O | LVCMOS | Input Clock Select/Active Clock Indicator. | | | | | | Input: In manual clock selection mode, this pin functions as the manual input clock selector if the <u>CKSEL_PIN</u> is set to 1. 0 = Select CKIN1. 1 = Select CKIN2. If <u>CKSEL_PIN</u> = 0, the <u>CKSEL_REG</u> register bit controls this function. If configured as input, must be | | | | | | set high or low. | | | | | | Output: In automatic clock selection mode, this pin indicates | | | | | | which of the two input clocks is currently the active | | | | | | clock. If alarms exist on both clocks, CA will indicate | | | | | | the last active clock that was used before entering | | | | | | the digital hold state. The <u>CK_ACTV_PIN</u> register bit | | | | | | must be set to 1 to reflect the active clock status to | | | | | | the CA output pin. 0 = CKIN1 active input clock. | | | | | | 1 = CKIN2 active input clock. | | | | | | If <u>CK ACTV PIN</u> = 0, this pin will tristate. The CA | | | | | | status will always be reflected in the | | | | | | CK ACTV REG read only register bit. | | Note: Intern | al register names ar | re indica | ted by underlined | d italics, e.g. <u>INT_PIN</u> . See Si5325 Register Map. | Table 3. Si5325 Pin Descriptions (Continued) | Pin# | Pin Name | I/O | Signal Level | Description | |--------------|--------------------|-----------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 22 | SCL | I | LVCMOS | Serial Clock/Serial Clock. | | | | | | This pin functions as the serial clock input for both SPI and I <sup>2</sup> C modes. | | | | | | This pin has a weak pulldown. | | 23 | SDA_SDO | I/O | LVCMOS | Serial Data. | | | | | | In $I^2C$ control mode (CMODE = 0), this pin functions as the bidirectional serial data port.<br>In SPI control mode (CMODE = 1), this pin functions as the serial data output. | | 25 | A1 | ı | LVCMOS | Serial Port Address. | | 24 | A0 | | 2.000 | In I <sup>2</sup> C control mode (CMODE = 0), these pins function as hardware controlled address bits. The I <sup>2</sup> C address is 1101 [A2] [A1] [A0]. In SPI control mode (CMODE = 1), these pins are ignored. This pin has a weak pulldown. | | 26 | A2_ <del>SS</del> | I | LVCMOS | Serial Port Address/Slave Select. | | | /. <u>L_</u> 00 | | | In I <sup>2</sup> C control mode (CMODE = 0), this pin functions as a hardware controlled address bit [A2]. In SPI control mode (CMODE = 1), this pin functions as the slave select input. This pin has a weak pulldown. | | 27 | SDI | I | LVCMOS | Serial Data In. | | | | | | In $I^2C$ control mode (CMODE = 0), this pin is ignored.<br>In SPI control mode (CMODE = 1), this pin functions as the serial data input. | | 00 | OL/OLIT4 | | 5 A 10' | This pin has a weak pulldown. | | 29<br>28 | CKOUT1-<br>CKOUT1+ | 0 | Multi | Output Clock 1. Differential output clock with a frequency range of 10 MHz to 1.4175 GHz. Output signal format is selected by <a href="mailto:SFOUT1_REG">SFOUT1_REG</a> register bits. Output is differential for LVPECL, LVDS, and CML compatible modes. For CMOS format, both output pins drive identical single-ended clock outputs. | | 34 | CKOUT2- | 0 | Multi | Output Clock 2. | | 35 | CKOUT2+ | | | Differential output clock with a frequency range of 10 MHz to 1.4175 GHz. Output signal format is selected by <u>SFOUT2_REG</u> register bits. Output is differential for LVPECL, LVDS, and CML compatible modes. For CMOS format, both output pins drive identical single-ended clock outputs. | | 36 | CMODE | I | LVCMOS | Control Mode. | | | | | | Selects I <sup>2</sup> C or SPI control mode for the Si5325.<br>0 = I <sup>2</sup> C Control Mode.<br>1 = SPI Control Mode.<br>Must not float. | | GND PAD | GND | GND | Supply | Ground Pad. | | Note: Intern | al register names | ro indica | tod by underlines | The ground pad must provide a low thermal and electrical impedance to a ground plane. ditalics, e.g. <u>INT_PIN</u> . See Si5325 Register Map. | # 3. Ordering Guide | Ordering Part<br>Number | Output Clock<br>Frequency Range | Package | ROHS6,<br>Pb-Free | Temperature Range | |-------------------------|-----------------------------------------------|----------------------|-------------------|-------------------| | Si5325A-C-GM | 10–945 MHz<br>970–1134 MHz<br>1.213–1.417 GHz | 36-Lead 6 x 6 mm QFN | Yes | –40 to 85 °C | | Si5325B-C-GM | 10–808 MHz | 36-Lead 6 x 6 mm QFN | Yes | –40 to 85 °C | | Si5325C-C-GM | 10–346 MHz | 36-Lead 6 x 6 mm QFN | Yes | –40 to 85 °C | # 4. Package Outline: 36-Pin QFN Figure 4 illustrates the package details for the Si5325. Table 4 lists the values for the dimensions shown in the illustration. Figure 4. 36-Pin Quad Flat No-lead (QFN) **Table 4. Package Dimensions** | Symbol | Millimeters | | | | |--------|-------------|------|------|--| | | Min | Nom | Max | | | Α | 0.80 | 0.85 | 0.90 | | | A1 | 0.00 | 0.02 | 0.05 | | | b | 0.18 | 0.25 | 0.30 | | | D | 6.00 BSC | | | | | D2 | 3.95 | 4.10 | 4.25 | | | е | 0.50 BSC | | | | | Е | 6.00 BSC | | | | | E2 | 3.95 | 4.10 | 4.25 | | | Millimeters | | | |-------------|------|------| | Min | Nom | Max | | 0.50 | 0.60 | 0.70 | | _ | _ | 12° | | | _ | 0.10 | | | _ | 0.10 | | | _ | 0.08 | | | _ | 0.10 | | _ | _ | 0.05 | | | Min | | #### Notes: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to JEDEC outline MO-220, variation VJJD. - **4.** Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components. # 5. Recommended PCB Layout Figure 5. PCB Land Pattern Diagram **Table 5. PCB Land Pattern Dimensions** | Dimension | MIN | MAX | |-----------|--------|------| | е | 0.50 E | BSC. | | E | 5.42 F | REF. | | D | 5.42 F | REF. | | E2 | 4.00 | 4.20 | | D2 | 4.00 | 4.20 | | GE | 4.53 | _ | | GD | 4.53 | _ | | X | _ | 0.28 | | Y | 0.89 F | REF. | | ZE | _ | 6.31 | | ZD | _ | 6.31 | #### Notes (General): - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification. - 3. This Land Pattern Design is based on IPC-SM-782 guidelines. - **4.** All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm. #### Notes (Solder Mask Design): 1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad. #### Notes (Stencil Design): - 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 2. The stencil thickness should be 0.125 mm (5 mils). - **3.** The ratio of stencil aperture to land pad size should be 1:1 for the perimeter pads. - **4.** A 4 x 4 array of 0.80 mm square openings on 1.05 mm pitch should be used for the center ground pad. ### Notes (Card Assembly): - 1. A No-Clean, Type-3 solder paste is recommended. - 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components. ## **DOCUMENT CHANGE LIST** ### Revision 0.23 to Revision 0.24 - Clarified that the two outputs have a common, higher frequency source on page 1. - Changed LVTTL to LVCMOS in Table 2, "Absolute Maximum Ratings," on page 3. - Added Figure 1, "Typical Phase Noise Plot," on page 4. - Updated "2. Pin Descriptions: Si5325". - Removed references to latency control, INC, and DEC. - Changed font for register names to underlined italics. - Updated "3. Ordering Guide" on page 10. - Added "5. Recommended PCB Layout". #### Revision 0.24 to Revision 0.25 ■ Updated Section "2. Pin Descriptions: Si5325" on page 7. ### Revision 0.25 to Revision 0.26 - Removed Figure 1. "Typical Phase Noise Plot." - Changed pins 11 and 15 from NC to VDD in "2. Pin Descriptions: Si5325". #### Revision 0.26 to Revision 0.3 - Changed 1.8 V operating range to ±5%. - Updated Table 1 on page 2. - Updated Table 2 on page 3. - Added page 4. - Updated "1. Functional Description" on page 6. - Clarified "2. Pin Descriptions: Si5325" on page 7 including pull-up/pull-down. NOTES: ## Si5325 ## **CONTACT INFORMATION** Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032 Email: Clockinfo@silabs.com Internet: www.silabs.com The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages. Silicon Laboratories, Silicon Labs, and DSPLL are trademarks of Silicon Laboratories Inc. Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.