### **OVERVIEW** The SM5838AS is a $5120 \times 8$ -bit synchronous FIFO (first in, first out) high-speed line buffer. Internally, it employs static CMOS circuits which mean that it effectively has limitless data hold times. It can operate at speeds up to 33.3MHz (normal-voltage specification). The SM5838AS can be used to easily realize a 1-line delay in high-speed facsimile machines and digital copiers. ### **FEATURES** - $5120 \times 8$ -bit structure - Variable-length delay (21 to 5120 bits) - 33.3MHz high-speed operation (normal-voltage specification) - All input/outputs TTL compatible - Independent read enable and output enable pins, allowing read address pointer increment in output data hold and output high-impedance states - Supply voltage - 4.5 to 5.5V (normal-voltage specification) - 3.0 to 4.5V (low-voltage specification) - Molybdenum-gate CMOS process - A3-paper 1-line (16 dots/mm) compatible - Package: 24-pin SOP #### ORDERING INFORMATION | Device | Package | |----------|------------| | SM5838AS | 24-pin SOP | ### **PINOUT** (Top view) ### PACKAGE DIMENSIONS (Unit: mm) # **BLOCK DIAGRAM** # **PIN DESCRIPTION** | Number | Name | I/O | Function | |--------|-------|-----|--------------------------------------------| | 1 | DOUT0 | 0 | Read data output bit 0 | | 2 | DOUT1 | 0 | Read data output bit 1 | | 3 | DOUT2 | 0 | Read data output bit 2 | | 4 | DOUT3 | 0 | Read data output bit 3 | | 5 | ŌĒ | I | Output enable input | | 6 | RR | I | Reset read input | | 7 | VSS | - | Ground (0V) pin | | 8 | RE | I | Read enable input (read address pointer) | | 9 | DOUT4 | 0 | Read data output bit 4 | | 10 | DOUT5 | 0 | Read data output bit 5 | | 11 | DOUT6 | 0 | Read data output bit 6 | | 12 | DOUT7 | 0 | Read data output bit 7 | | 13 | DIN7 | I | Write data input bit 7 | | 14 | DIN6 | I | Write data input bit 6 | | 15 | DIN5 | ı | Write data input bit 5 | | 16 | DIN4 | I | Write data input bit 4 | | 17 | CLK | I | Clock input | | 18 | VDD | - | Supply pin | | 19 | RW | I | Reset write input | | 20 | WE | I | Write enable input (write address pointer) | | 21 | DIN3 | I | Write data input bit 3 | | 22 | DIN2 | ı | Write data input bit 2 | | 23 | DIN1 | ı | Write data input bit 1 | | 24 | DIN0 | ı | Write data input bit 0 | # **SPECIFICATIONS** # **Absolute Maximum Ratings** $V_{SS} = 0V$ | Parameter | Symbol | Condition | Rating | Unit | |---------------------------|------------------|-----------|----------------------------------|------| | Supply voltage range | V <sub>DD</sub> | | -0.3 to 7.0 | V | | Input voltage range | V <sub>IN</sub> | | $V_{SS} - 0.3$ to $V_{DD} + 0.3$ | V | | Storage temperature range | T <sub>stg</sub> | | -40 to 125 | °C | | Power dissipation | $P_{D}$ | | 500 | mW | # **Recommended Operating Conditions** $V_{SS} = 0V$ | Parameter | Symbol | Condition | | Unit | | | | |-----------------------|------------------|------------------------------|-----|------|-----|-------|--| | raiametei | Symbol | Condition | min | typ | max | Oille | | | Supply voltage range | V <sub>DD</sub> | Normal-voltage specification | 4.5 | 5.0 | 5.5 | V | | | | | Low-voltage specification | 3.0 | 3.3 | 4.5 | V | | | Operating temperature | T <sub>opr</sub> | | -20 | - | 70 | °C | | ### **DC Characteristics** | Parameter | Symbol | Condition | | 5V supply | 1 | 3V supply | | | | |------------------------------------|-----------------|-----------------------------------------------|-----|-----------|-----|-----------|-----|-----|------| | | Symbol | Condition | min | typ | max | min | typ | max | Unit | | Operating current consumption | I <sub>DD</sub> | No output load <sup>1</sup> | _ | 75 | 90 | - | 22 | 30 | mA | | Standby current consumption | I <sub>ST</sub> | | _ | _ | 50 | - | - | 50 | μA | | Input leakage current <sup>2</sup> | I <sub>LH</sub> | $V_{IN} = V_{DD}$ | - | _ | 1 | - | - | 1 | μΑ | | Input leakage current <sup>3</sup> | I <sub>LL</sub> | V <sub>IN</sub> = 0V | _ | _ | 1 | - | - | 1 | μA | | Input voltage <sup>2</sup> | V <sub>IH</sub> | | 2.4 | _ | - | 2.0 | - | - | V | | Input voltage <sup>3</sup> | V <sub>IL</sub> | | _ | _ | 0.5 | - | - | 0.5 | V | | Output high-impedance | I <sub>ZH</sub> | OE = HIGH, V <sub>OUT</sub> = V <sub>DD</sub> | - | - | 5 | - | - | 5 | μА | | leakage current <sup>4</sup> | I <sub>ZL</sub> | OE = HIGH, V <sub>OUT</sub> = 0V | _ | _ | 5 | _ | _ | 5 | μΑ | | Output voltage <sup>4</sup> | V <sub>OH</sub> | I <sub>OH</sub> = -1mA | 2.5 | - | _ | 2.0 | - | _ | V | | Output voltage | V <sub>OL</sub> | I <sub>OH</sub> = 2mA | _ | _ | 0.4 | _ | - | 0.8 | ٧ | <sup>1.</sup> Normal-voltage specification (CLK = 33.3MHz); Low-voltage specification (CLK = 20MHz, $V_{DD}$ = 3.3 ± 0.3V) 2. Pins CLK, $\overline{RR}$ and $\overline{RE}$ . 3. Pins DIN0 to DIN7, $\overline{RW}$ , $\overline{WE}$ and $\overline{OE}$ . # Input/Outputs $Ta = 25^{\circ}C$ , f = 1MHz | Parameter | Symbol | Condition | | Unit | | | |--------------------|----------------|-----------|-----|------|-----|-------| | | Symbol | Condition | min | typ | max | Offic | | Input capacitance | CI | | - | - | 10 | pF | | Output capacitance | C <sub>O</sub> | | - | - | 10 | pF | <sup>4.</sup> Pins DOUT0 to DOUT7. # **AC Characteristics** # Input timing | Parameter | Symbol | Condition | 5V supply | | | | Unit | | | |--------------------------------|------------------|-----------|-----------|-----|-----|-----|------|-------|----| | | Symbol | min | typ | max | min | typ | max | Ullit | | | Clock cycle time | t <sub>CK</sub> | | 30 | - | - | 50 | - | - | ns | | Clock pulsewidth | t <sub>CKW</sub> | | 13 | _ | - | 23 | - | - | ns | | Input data setup time | t <sub>DS</sub> | | 7 | _ | _ | 10 | - | - | ns | | Input data hold time | t <sub>DH</sub> | | 3 | _ | _ | 4 | - | - | ns | | RW and RR setup time | t <sub>RS</sub> | | 10 | - | - | 17 | - | - | ns | | RW and RR hold time | t <sub>RH</sub> | | 0 | - | - | 0 | - | - | ns | | WE setup time | t <sub>WES</sub> | | 13 | - | - | 23 | - | - | ns | | WE hold time | t <sub>WEH</sub> | | 0 | - | - | 0 | - | - | ns | | RE setup time | t <sub>RES</sub> | | 13 | _ | _ | 23 | - | - | ns | | RE hold time | t <sub>REH</sub> | | 0 | - | - | 0 | - | - | ns | | OE setup time | t <sub>OES</sub> | | 10 | - | - | 17 | - | - | ns | | OE hold time | t <sub>OEH</sub> | | 0 | - | - | 0 | - | - | ns | | Rise and fall transition times | t <sub>T</sub> | | - | - | 30 | - | - | 30 | ns | - 1. All voltages measured with relative to $V_{SS}$ . 2. Input timing input voltage levels are $V_{IL} = 0V$ and $V_{IH} = 3.0/2.5V$ (5/3V supply). Transition time is measured between $V_{IH}$ and $V_{IL}$ . 3. Input signal reference level is $V_{TH} = 1.5V$ . 4. Input timing ratings measured with $t_T = 5$ ns. # Normal-voltage (5V) specification # Low-voltage (3V) specification # **Output timing** | Parameter | Symbol Condition | Condition | 5V supply | | | ; | Unit | | | |----------------------------------------|------------------|------------------|-----------|-----|-----|-----|------|-----|------| | raiametei | Symbol | Condition | min | typ | max | min | typ | max | Oill | | Access time | t <sub>A</sub> | "Load circuit 1" | - | - | 20 | - | _ | 40 | ns | | Output hold time | t <sub>OH</sub> | | 5 | - | - | 5 | _ | - | ns | | Output enable delay time <sup>1</sup> | t <sub>ZO</sub> | "Load circuit 2" | 5 | - | 27 | 5 | - | 40 | ns | | Output disable delay time <sup>1</sup> | t <sub>OZ</sub> | | 5 | _ | 27 | 5 | _ | 40 | ns | <sup>1.</sup> $t_{ZO}$ and $t_{OZ}$ are measured with $\pm 200 mV$ tolerance. # Normal-voltage (5V) specification # Low-voltage (3V) specification #### Load circuit 1 # Load circuit 2 DOUT $$\bigcirc$$ $$\begin{array}{c} VDD \\ \geqslant 1.8k\Omega \\ \geqslant 1.1k\Omega \\ = 30pF \end{array}$$ DOUT $$\bigcirc$$ $$\stackrel{\text{$\downarrow$1.8k}\Omega}{\stackrel{\text{$\downarrow$1.1k}\Omega}{\stackrel{\text{$\downarrow$5pF}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow$7}}{\stackrel{\text{$\downarrow}}}}{\stackrel{\text{$\downarrow}}}\stackrel{\text{$\downarrow}}{\stackrel{\text{$\downarrow}}}}\stackrel{\text{$\downarrow}}{\stackrel{\text{$\downarrow}}}}\stackrel{\text{$\downarrow}}}{\stackrel{\text{$\downarrow}}}\stackrel{\text{$\downarrow}}}{\stackrel{\text{$\downarrow}}}\stackrel{\text{$\downarrow}}}{\stackrel{\text{$\downarrow}}}}\stackrel{\text{$\downarrow}}}{\stackrel{\text{$\downarrow}}}}\stackrel{\text{$\downarrow}}}{\stackrel{\text{$\downarrow}}}}\stackrel{\text{$\downarrow}}}{\stackrel{\text{$\downarrow}}}}\stackrel{\text{$\downarrow}}}\stackrel{\text{$\downarrow}}}{\stackrel{\text{$\downarrow}}}}\stackrel{\text{$\downarrow}}}{\stackrel{\text{$\downarrow}}}}\stackrel{\text{$\downarrow}}}{\stackrel{\text{$\downarrow}}}}\stackrel{\text{$\downarrow}}}}{\stackrel{\text{$\downarrow}}}}\stackrel{\text{$\downarrow}}}{\stackrel{\text{$\downarrow}}}}\stackrel{\text{$\downarrow}}}}\stackrel{\text{$\downarrow}}}{\stackrel{\text{$\downarrow}}}}\stackrel{\text{$\downarrow}}}{\stackrel{\text{$\downarrow}}}}\stackrel{\text{$\downarrow}}}}\stackrel{\text{$\downarrow}}}{\stackrel{\text{$\downarrow}}}}\stackrel{\text{$\downarrow}}}}\stackrel{\text{$\downarrow}}}}{\stackrel{\text{$\downarrow}}}}\stackrel{\text{$\downarrow}}}}\stackrel{\text{$\downarrow}}}\stackrel{\text{$\downarrow}}}}\stackrel{\text{$\downarrow}}}\stackrel{\text{$\downarrow}}}}\stackrel{\text{$\downarrow}}}\stackrel{\text{$\downarrow}}}}\stackrel{\text{$\downarrow}}}}\stackrel{\text{$\downarrow}}}\stackrel{\text{$\downarrow}}}\stackrel{\text{$\downarrow}}}}\stackrel{\text{$\downarrow}}}\stackrel{\text{$\downarrow}}}}\stackrel{\text{$\downarrow}}}\stackrel{\text{$\downarrow}}}}\stackrel{\text{$\downarrow}}}\stackrel{\text{$\downarrow}}}\stackrel{\text{$\downarrow}}}\stackrel{\text{$\downarrow}}}\stackrel{\text{$\downarrow}}}}\stackrel{\text{$\downarrow}}}\stackrel{\text{$\downarrow}}}\stackrel{\text{$\downarrow}}}\stackrel{\text{$\downarrow}}}\stackrel{\text{$\downarrow}}}\stackrel{\text{$\downarrow}}}\stackrel{\text{$\downarrow}}}\stackrel{\text{$\downarrow}}}\stackrel{\text{$\downarrow}}}\stackrel{\text{$\downarrow}}}\stackrel{\text{$\downarrow}}}\stackrel{\text{$\downarrow}}}\stackrel{\text{$\downarrow}}}\stackrel$$ #### **FUNCTIONAL DESCRIPTION** At power-ON reset, device operation can become irregular during the interval when the control circuits are being reset. After power-ON reset is released, this can take up to several 10s of ms in some cases. ### Write Reset Cycle, Read Reset Cycle After power-ON, the write address pointer and read address pointer positions are undefined. Accordingly, it is necessary to initialize the pointers using a write reset cycle and read reset cycle, respectively. A write reset cycle (read reset cycle) is valid when $\overline{RW}$ ( $\overline{RR}$ ) goes LOW for an interval that satisfies both the CLK rising edge setup time ( $t_{RS}$ ) and hold time ( $t_{RH}$ ). Note that a write reset cycle (read reset cycle) can occur simultaneously with a write cycle (read cycle). If the cycles are not simultaneous, then the write reset cycle (read reset cycle) is completed at the start of the next write cycle (read cycle). #### Write reset cycle ### Read reset cycle Note the even if a reset period $(t_{RW}, t_{RR})$ is zero length in the write reset and read reset cycles, the reset operation does take place. # **Write Cycle** The input data address is determined by the write address pointer position. The write address pointer is reset by $\overline{RW}$ (write reset cycle), and is incremented on the rising edge of CLK whenever $\overline{WE}$ is LOW. Data input occurs on the rising edge of CLK at the end of the write cycle. When $\overline{\text{WE}}$ goes HIGH, write operation is disabled and the write address pointer stops. # **Read Cycle** The output data address is determined by the read address pointer position. The read address pointer is reset by $\overline{RR}$ (read reset cycle), and is incremented on the rising edge of CLK whenever $\overline{RE}$ is LOW. Data output starts $t_A$ (max) after the rising edge of CLK at the start of the read cycle and continues until $t_{OH}$ (min) after the next rising edge of CLK. When $\overline{RE}$ goes HIGH, read operation is disabled and the read address pointer stops. Note that data being read was written at least 20 write cycles previously (FIFO minimum delay). Therefore, if (write address pointer) – (read address pointer) = 1 to 19, then a possibility exists that data from the preceding line is output instead. # **Output Enable** When $\overline{OE}$ is HIGH, DOUT0 to DOUT7 become high impedance. Note that because $\overline{RE}$ operation is independent of $\overline{OE}$ operation, the read address pointer can be incremented even when the outputs are high impedance. #### TYPICAL APPLICATIONS Note that at power-ON, the write address pointer and read address pointer positions are undefined. Accordingly, $\overline{RW}$ and $\overline{RR}$ reset cycles are required. #### 1H Delay Line A 5120-word delay line can be realized by performing simultaneous write reset and read reset at power-ON. An n-word delay line (21 to 5210-word) can be realized using any of the following methods. - 1. Perform reset in sync with desired delay length. - 2. Stagger $\overline{RW}$ and $\overline{RR}$ timing to desired delay length. - 3. Manipulate the write or read address pointer using $\overline{WE}$ or $\overline{RE}$ to disable incrementing to maintain sync with desired delay length. ### 1H (5120-word) delay line timing # n-word delay line timing 1 # n-word delay line timing 2 # n-word delay line timing 3 # **High-speed Conversion** For example, an NTSC signal interlace-to-noninterlace conversion. If interpolated line data can be assumed to be similar to the preceding line data and the write data rate is 14.3 MHz ( $4f_{SC}$ ), then conversion can be realized by reading twice at 28.6 MHz ( $8f_{SC}$ ). Furthermore, interpolated line data, with appropriate signal processing separation, can be read out line-by-line by alternating between 2 SM5838AS devices (1 line/device). In reality, however, double the number of devices are required for luminance signal (Y) and color difference signal (C) systems. And triple the number of devices are required for RGB signal systems. ### Preceding line data used as interpolated line #### Interpolated data used as interpolated line ### 1/2 Data Reduction Input data rate reduction by half can be realized by taking $\overline{WE}$ and $\overline{RE}$ simultaneously HIGH only once every two clock cycles. Noninterlace-to-interlace conversions line extraction can be realized by switching $\overline{WE}$ LOW/HIGH in line units and $\overline{RE}$ LOW/HIGH in word units. #### 1/2 data reduction ### 1/2 line extraction (noninterlace-to-interlace conversion) # 1/2n data reduction (n $\times$ n pixel reduction) Screen resolution reduction, or $2\times 2$ pixel reduction, can be realized by combining both 1/2 data reduction and 1/2 line extraction schemes. Furthermore, $n\times n$ pixel reduction (for integer n) can be realized by changing the $\overline{WE}$ and $\overline{RE}$ disable intervals and the $\overline{RW}$ and $\overline{RR}$ reset timing. Also, if the same data is repeatedly read out in place of other data that has been discarded, the screen resolution can be reduced without changing the data rate to realize a mosaic filter function. ### 2 × 2 pixel reduction (1/4 reduction) ### $2 \times 2$ pixel reduction (mosaic) \*Output date 902 to 908 forms the preceding 1H data. # **Wipe Function (Screen Switching)** Because $\overline{RE}$ and $\overline{OE}$ operate independently, a screen wipe function can be realized using 2 SM5838AS devices by switching $\overline{OE}$ LOW/HIGH in field units. ### Screen wipe (OE changes in field units) Screen wipe image (left to right) Please pay your attention to the following points at time of using the products shown in this document. The products shown in this document (hereinafter "Products") are not intended to be used for the apparatus that exerts harmful influence on human lives due to the defects, failure or malfunction of the Products. Customers are requested to obtain prior written agreement for such use from SEIKO NPC CORPORATION (hereinafter "NPC"). Customers shall be solely responsible for, and indemnify and hold NPC free and harmless from, any and all claims, damages, losses, expenses or lawsuits, due to such use without such agreement. NPC reserves the right to change the specifications of the Products in order to improve the characteristic or reliability thereof. NPC makes no claim or warranty that the contents described in this document dose not infringe any intellectual property right or other similar right owned by third parties. Therefore, NPC shall not be responsible for such problems, even if the use is in accordance with the descriptions provided in this document. Any descriptions including applications, circuits, and the parameters of the Products in this document are for reference to use the Products, and shall not be guaranteed free from defect, inapplicability to the design for the mass-production products without further testing or modification. Customers are requested not to export or re-export, directly or indirectly, the Products to any country or any entity not in compliance with or in violation of the national export administration laws, treaties, orders and regulations. Customers are requested appropriately take steps to obtain required permissions or approvals from appropriate government agencies. #### SEIKO NPC CORPORATION 15-6, Nihombashi-kabutocho, Chuo-ku, Tokyo 103-0026, Japan Telephone: +81-3-6667-6601 Facsimile: +81-3-6667-6611 http://www.npc.co.jp/ Email: sales@npc.co.jp NC9411BE 2006.04 SEIKO NPC CORPORATION -14