### INTEGRATED CIRCUITS

# DATA SHEET

# 74F646A

Octal transceiver/register, non-inverting (3-State)

# 74F648A

Octal transceiver/register, inverting (3-State)

Product data Replaces 74F646/646A/74F648/648A dated 1990 Sep 25





# Transceivers/registers

### 74F646A/74F648A

**74F646A:** Octal transceiver/register, non-inverting (3-State) **74F648A:** Octal transceiver/register, inverting (3-State)

#### **FEATURES**

- Combines 74F245 and two 74F374 type functions in one chip
- High impedance base inputs for reduced loading (70 μA in HIGH and LOW states)
- Independent registers for A and B buses
- Multiplexed real-time and stored data
- Choice of non-inverting and inverting data paths
- Controlled ramp outputs for 74F646A/74F648A
- 3-state outputs
- 300 mil wide 24-pin slim DIP package

#### **DESCRIPTION**

The 74F646A and 74F648A transceivers/registers consist of bus transceiver circuits with 3-state outputs, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or the internal registers. Data on the A or B bus will be clocked into the registers as the appropriate clock pin goes HIGH. Output enable ( $\overline{OE}$ ) and DIR pins are provided to control the transceiver function. In the transceiver mode, data present at the high impedance port may be stored in either the A or B register or both.

The select pins (SAB, SBA) determine whether data is stored or transferred through the device in real-time. The DIR determines which bus will receive data when the  $\overline{\text{OE}}$  is active LOW. In the isolation mode ( $\overline{\text{OE}}$  = HIGH), data from bus A may be stored in the B register and/or data from bus B may be stored in the A register. When an output function is disabled, the input function is still enabled and may be used to store and transmit data. Only one of the two buses, A or B may be driven at a time.

| TYPE             | TYPICAL f <sub>max</sub> | TYPICAL SUPPLY CURRENT (TOTAL) |
|------------------|--------------------------|--------------------------------|
| 74F646A, 74F648A | 185 MHz                  | 105 mA                         |

#### ORDERING INFORMATION

|                                   | ORDER CODE                                           |           |  |
|-----------------------------------|------------------------------------------------------|-----------|--|
| DESCRIPTION                       | COMMERCIAL RANGE                                     | PKG DWG # |  |
|                                   | $V_{CC}$ = 5 V $\pm$ 10%, $T_{amb}$ = 0 °C to +70 °C |           |  |
| 24-pin plastic slim DIP (300 mil) | N74F646AN, N74F648AN                                 | SOT222-1  |  |
| 24-pin plastic SOL                | N74F646AD, N74F648AD                                 | SOT137-1  |  |

#### INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS             | DESCRIPTION                                | 74F (U.L.)<br>HIGH/LOW | LOAD VALUE<br>HIGH / LOW |
|------------------|--------------------------------------------|------------------------|--------------------------|
| A0-A7, B0-B7     | A and B inputs                             | 3.5 / 0.116            | 70 μΑ / 70 μΑ            |
| CPAB             | A-to-B clock input                         | 1.0 / 0.033            | 20 μΑ / 20 μΑ            |
| СРВА             | B-to-A clock input                         | 1.0 / 0.033            | 20 μΑ / 20 μΑ            |
| SAB              | A-to-B select input                        | 1.0 / 0.033            | 20 μΑ / 20 μΑ            |
| SBA              | B-to-A select input                        | 1.0 / 0.033            | 20 μΑ / 20 μΑ            |
| DIR              | Data flow directional control enable input | 1.0 / 0.033            | 20 μΑ / 20 μΑ            |
| ŌĒ               | Output enable input                        | 1.0 / 0.033            | 20 μΑ / 20 μΑ            |
| A0 - A7, B0 - B7 | A, B outputs for N74F646A/N74F648A         | 750 / 80               | 15 mA / 48 mA            |

NOTE: One (1.0) FAST unit load is defined as: 20 μA in the HIGH state and 0.6 mA in the LOW state.

# Transceivers/registers

### 74F646A/74F648A

### **PIN CONFIGURATION**



#### **LOGIC SYMBOL**



#### **IEC/IEEE SYMBOL**



#### **LOGIC DIAGRAM**



# Transceivers/registers

### 74F646A/74F648A

### **PIN CONFIGURATION**



#### **LOGIC SYMBOL**



#### **IEC/IEEE SYMBOL**



#### **LOGIC DIAGRAM**



# Transceivers/registers

### 74F646A/74F648A

#### **FUNCTION TABLE**

|    |     | INPL     | JTS      |     |     | DATA         | A I/O        | OPERATING MODE            |                                     |  |  |
|----|-----|----------|----------|-----|-----|--------------|--------------|---------------------------|-------------------------------------|--|--|
| ŌĒ | DIR | СРАВ     | СРВА     | SAB | SBA | An           | Bn           | 74F646A                   | 74F648A                             |  |  |
| Х  | Х   | 1        | Х        | Х   | Х   | Input        | Unspecified* | Store A, B unspecified*   | Store A, B unspecified*             |  |  |
| Х  | Х   | Х        | <b>↑</b> | Х   | Х   | Unspecified* | Input        | Store B, A unspecified*   | Store B, A unspecified*             |  |  |
| Н  | Х   | <b>↑</b> | <b>↑</b> | Х   | Х   | Input        | Input        | Store A and B data        | Store A and B data                  |  |  |
| Н  | Х   | H or L   | H or L   | Х   | Х   | Input        | Input        | Isolation, hold storage   | Isolation, hold storage             |  |  |
| L  | L   | Х        | Х        | Х   | L   | Output       | Input        | Real time B data to A bus | Real time B data to A bus           |  |  |
| L  | L   | Х        | H or L   | Х   | Н   | Output       | Input        | Stored B data to A bus    | Stored B data to A bus              |  |  |
| L  | Н   | Х        | Х        | L   | Х   | Input        | Output       | Real time A data to B bus | Real time A data to B bus           |  |  |
| L  | Н   | H or L   | Х        | Н   | Х   | Input        | Output       | Stored A data to B bus    | Stored $\overline{A}$ data to B bus |  |  |

#### NOTES:

H = High-voltage level
 L = Low-voltage level

3. X = 4. ↑ = Don't care

LOW-to-HIGH clock transition

= The data output function may be enabled or disabled by various signals at the  $\overline{\text{OE}}$  and DIR inputs. Data input functions are always enabled, i.e., data at the bus pins will be stored on every LOW-to-HIGH transition of the clock.

#### **ABSOLUTE MAXIMUM RATINGS**

Operation beyond the limit set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free air temperature range.

| SYMBOL           | PARAMETER                                      | RATING             | UNIT |
|------------------|------------------------------------------------|--------------------|------|
| V <sub>CC</sub>  | Supply voltage                                 | -0.5 to +7.0       | V    |
| V <sub>IN</sub>  | Input voltage                                  | -0.5 to +7.0       | V    |
| I <sub>IN</sub>  | Input current                                  | −30 to +5          | mA   |
| V <sub>OUT</sub> | Voltage applied to output in HIGH output state | $-0.5$ to $V_{CC}$ | V    |
| I <sub>OUT</sub> | Current applied to output in LOW output state  | 72                 | mA   |
| T <sub>amb</sub> | Operating free air temperature range           | 0 to +70           | °C   |
| T <sub>stg</sub> | Storage temperature range                      | -65 to +150        | °C   |

#### **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL           | PARAMETER                            |     | UNIT |     |    |
|------------------|--------------------------------------|-----|------|-----|----|
|                  |                                      | MIN | NOM  | MAX |    |
| V <sub>CC</sub>  | Supply voltage                       | 4.5 | 5.0  | 5.5 | V  |
| V <sub>IH</sub>  | HIGH-level input voltage             | 2.0 | -    | -   | V  |
| V <sub>IL</sub>  | LOW-level input voltage              | _   | -    | 0.8 | V  |
| I <sub>lk</sub>  | Input clamp current                  | -   | -    | -18 | mA |
| I <sub>OH</sub>  | HIGH-level output current            | -   | _    | -15 | mA |
| I <sub>OL</sub>  | LOW-level output current             | -   | -    | 48  | mA |
| T <sub>amb</sub> | Operating free air temperature range | 0   | _    | +70 | °C |

# Transceivers/registers

### 74F646A/74F648A

The following examples demonstrate the four fundamental bus-management functions that can be performed with the 74F646A and 74F648A. The select pins determine whether data is stored or transferred through the device in real time. The output enable pins determine the direction of the data flow.

#### **BUS MANAGEMENT FUNCTIONS**



# Transceivers/registers

### 74F646A/74F648A

#### DC ELECTRICAL CHARACTERISTICS

(Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL                             | PARAMET                                                 | ER                                      |                                                      | TEST                     |                     | LIMITS           |       | UNIT |    |
|------------------------------------|---------------------------------------------------------|-----------------------------------------|------------------------------------------------------|--------------------------|---------------------|------------------|-------|------|----|
|                                    |                                                         |                                         | (                                                    | CONDITIONS <sup>1</sup>  | MIN                 | TYP <sup>2</sup> | MAX   |      |    |
|                                    |                                                         |                                         |                                                      |                          | ±10%V <sub>CC</sub> | 2.4              | _     | _    | V  |
| V <sub>OH</sub>                    | HIGH-level output voltage                               |                                         | $V_{CC} = MIN,$<br>$V_{IL} = MAX,$<br>$V_{IH} = MIN$ | $I_{OH} = -3 \text{ mA}$ | ±5%V <sub>CC</sub>  | 2.7              | 3.4   | _    | V  |
|                                    |                                                         |                                         |                                                      |                          | ±10%V <sub>CC</sub> | 2.0              | _     | -    | V  |
| V <sub>OL</sub>                    | LOW-level output voltage                                |                                         | $V_{CC} = MIN,$<br>$V_{IL} = MAX,$<br>$V_{IH} = MIN$ | I <sub>OL</sub> = 48 mA  | ±10%V <sub>CC</sub> | _                | 0.38  | 0.55 | V  |
| V <sub>IK</sub>                    | Input clamp voltage                                     |                                         | V <sub>CC</sub> = MIN, I                             | I = I <sub>IK</sub>      |                     | _                | -0.73 | -1.2 | V  |
|                                    | Input current at maximum                                | others                                  | $V_{CC} = 0.0 V,$                                    | _                        | _                   | 100              | μΑ    |      |    |
| 1                                  | input voltage A0-A7, B0-B7                              |                                         | $V_{CC} = MAX, V_I = 5.5 V$                          |                          |                     |                  | _     | 1    | mA |
| I <sub>IH</sub>                    | HIGH-level input current                                | OE, DIR, CPAB,                          | $V_{CC} = MAX, V_I = 2.7 V$                          |                          |                     |                  | _     | 20   | μΑ |
| I <sub>IL</sub>                    | LOW-level input current                                 | CPBA, SAB, SBA                          | $V_{CC} = MAX$ ,                                     | _                        | _                   | -20              | μΑ    |      |    |
| I <sub>OZH</sub> + I <sub>IH</sub> | Off-state output current,<br>HIGH-level voltage applied | A0-A7, B0-B7                            | $V_{CC} = MAX, V_O = 2.7 V$                          |                          |                     |                  | -     | 70   | μА |
| I <sub>OZL</sub> + I <sub>IL</sub> | Off-state output current,<br>LOW-level voltage applied  |                                         | $V_{CC} = MAX, V_O = 0.5 V$                          |                          |                     | _                | -     | -70  | μА |
| I <sub>O</sub>                     | Output current <sup>3</sup>                             |                                         | $V_{CC} = MAX, V_O = 2.25 V$                         |                          |                     | -60              | _     | -150 | mA |
|                                    |                                                         | Supply current (total) I <sub>CCL</sub> |                                                      | V <sub>CC</sub> = MAX    |                     |                  | 100   | 145  | mA |
| I <sub>CC</sub>                    | Supply current (total)                                  |                                         |                                                      |                          |                     |                  | 110   | 155  | mA |
|                                    |                                                         |                                         |                                                      |                          | _                   | 105              | 155   | mA   |    |

#### NOTES:

For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type. Unless otherwise specified, V<sub>X</sub> = V<sub>CC</sub> for all test conditions.
 All typical values are at V<sub>CC</sub> = 5 V, T<sub>amb</sub> = 25 °C.
 I<sub>O</sub> is tested under conditions that produce current approximately one half of the true short-circuit output current (I<sub>OS</sub>).

# Transceivers/registers

# 74F646A/74F648A

### **AC ELECTRICAL CHARACTERISTICS FOR 74F646A**

|                                      |                                               |                          |                |                                                                       | LIN         | IITS                                            |              |     |
|--------------------------------------|-----------------------------------------------|--------------------------|----------------|-----------------------------------------------------------------------|-------------|-------------------------------------------------|--------------|-----|
| SYMBOL                               | PARAMETER                                     | TEST CONDITION           | V <sub>0</sub> | <sub>nb</sub> = +25<br><sub>CC</sub> = +5.0<br>) pF, R <sub>L</sub> = | V           | $T_{amb} = 0$ °( $V_{CC} = +5.0$ $C_L = 50$ pF, | UNIT         |     |
|                                      |                                               |                          | MIN            | TYP                                                                   | MAX         | MIN                                             | MAX          |     |
| f <sub>max</sub>                     | Maximum clock frequency                       | Waveform 1               | 165            | 185                                                                   |             | 150                                             |              | MHz |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>CPAB or CPBA to An or Bn | Waveform 1               | 5.5<br>4.5     | 7.0<br>7.0                                                            | 10.5<br>9.5 | 4.5<br>4.0                                      | 11.0<br>10.0 | ns  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to Bn or Bn to An     | Waveform 2               | 4.0<br>2.0     | 6.0<br>5.0                                                            | 9.0<br>8.0  | 3.5<br>2.0                                      | 10.0<br>8.0  | ns  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>SAB or SBA to An or Bn   | Waveform 2, 3            | 4.5<br>3.5     | 6.5<br>8.0                                                            | 9.5<br>10.0 | 4.0<br>3.0                                      | 10.0<br>11.5 | ns  |
| t <sub>PZH</sub>                     | Output enable time<br>OE to An or Bn          | Waveform 5<br>Waveform 6 | 3.0<br>3.0     | 5.5<br>5.5                                                            | 9.0<br>10.0 | 2.5<br>2.5                                      | 10.0<br>10.5 | ns  |
| t <sub>PZH</sub>                     | Output enable time<br>DIR to An or Bn         | Waveform 5<br>Waveform 6 | 3.0<br>3.5     | 5.0<br>6.0                                                            | 8.0<br>8.5  | 3.0<br>3.0                                      | 8.5<br>9.5   | ns  |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output disable time<br>OE to An or Bn         | Waveform 5<br>Waveform 6 | 1.5<br>2.5     | 4.0<br>5.5                                                            | 6.5<br>8.0  | 1.0<br>2.0                                      | 8.0<br>9.5   | ns  |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output disable time<br>DIR to An or Bn        | Waveform 5<br>Waveform 6 | 2.0<br>3.0     | 4.5<br>5.0                                                            | 7.5<br>8.0  | 1.5<br>2.0                                      | 8.5<br>8.5   | ns  |

### **AC SET-UP REQUIREMENTS FOR 74F646A**

|                                            |                                                      | TEST CONDITION | LIMITS                                                                                         |     |     |                                                                                     |     |      |
|--------------------------------------------|------------------------------------------------------|----------------|------------------------------------------------------------------------------------------------|-----|-----|-------------------------------------------------------------------------------------|-----|------|
| SYMBOL                                     | PARAMETER                                            |                | $T_{amb} = +25^{\circ}C$ $V_{CC} = +5.0 \text{ V}$ $C_{L} = 50 \text{ pF, R}_{L} = 500 \Omega$ |     |     | $T_{amb}$ = 0°C to +70°C<br>$V_{CC}$ = +5.0 V ± 10%<br>$C_L$ = 50 pF, $R_L$ = 500 Ω |     | UNIT |
|                                            |                                                      |                | MIN                                                                                            | TYP | MAX | MIN                                                                                 | MAX |      |
| t <sub>su</sub> (H)<br>t <sub>su</sub> (L) | Set-up time, HIGH or LOW<br>An or Bn to CPAB or CPBA | Waveform 4     | 3.5<br>4.0                                                                                     |     |     | 4.0<br>4.5                                                                          |     | ns   |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L)   | Hold time, HIGH or LOW<br>An or Bn to CPAB or CPBA   | Waveform 4     | 0                                                                                              |     |     | 0                                                                                   |     | ns   |
| t <sub>w</sub> (H)<br>t <sub>w</sub> (L)   | Pulse width, HIGH or LOW<br>CPAB or CPBA             | Waveform 1     | 3.5<br>3.5                                                                                     |     |     | 4.5<br>4.0                                                                          |     | ns   |

# Transceivers/registers

# 74F646A/74F648A

### **AC ELECTRICAL CHARACTERISTICS FOR 74F648A**

|                                      |                                               |                          |                |                                                                       | LIN          | IITS                                                          |              |    |
|--------------------------------------|-----------------------------------------------|--------------------------|----------------|-----------------------------------------------------------------------|--------------|---------------------------------------------------------------|--------------|----|
| SYMBOL                               | PARAMETER                                     | TEST CONDITION           | V <sub>0</sub> | <sub>mb</sub> = +25<br><sub>CC</sub> = +5.0<br>) pF, R <sub>L</sub> = | V            | $T_{amb} = 0^{\circ}C$ $V_{CC} = +5.0$ $C_L = 50 \text{ pF},$ | UNIT         |    |
|                                      |                                               |                          | MIN            | TYP                                                                   | MAX          | MIN                                                           | MAX          |    |
| f <sub>max</sub>                     | Maximum clock frequency                       | Waveform 1               | 160            | 185                                                                   |              | 135                                                           |              | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>CPAB or CPBA to An or Bn | Waveform 1               | 5.0<br>5.5     | 7.0<br>7.5                                                            | 9.5<br>10.0  | 4.5<br>4.5                                                    | 10.5<br>10.5 | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to Bn or Bn to An     | Waveform 3               | 2.5<br>4.0     | 4.5<br>6.0                                                            | 7.5<br>8.5   | 2.0<br>4.0                                                    | 8.5<br>9.5   | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>SAB or SBA to An or Bn   | Waveform 2, 3            | 4.0<br>4.5     | 7.0<br>7.0                                                            | 9.5<br>9.5   | 3.5<br>4.5                                                    | 11.5<br>10.0 | ns |
| t <sub>PZH</sub>                     | Output enable time<br>OE to An or Bn          | Waveform 5<br>Waveform 6 | 3.5<br>4.5     | 6.5<br>6.5                                                            | 10.0<br>10.0 | 3.5<br>4.0                                                    | 11.0<br>11.5 | ns |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time<br>DIR to An or Bn         | Waveform 5<br>Waveform 6 | 3.5<br>4.0     | 5.5<br>6.5                                                            | 8.5<br>9.5   | 3.0<br>4.0                                                    | 9.0<br>10.0  | ns |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output disable time<br>OE to An or Bn         | Waveform 5<br>Waveform 6 | 2.5<br>4.0     | 4.0<br>6.5                                                            | 6.5<br>9.0   | 2.0<br>3.5                                                    | 8.0<br>10.0  | ns |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output disable time<br>DIR to An or Bn        | Waveform 5<br>Waveform 6 | 2.5<br>2.5     | 5.0<br>5.0                                                            | 8.5<br>8.0   | 2.0<br>3.5                                                    | 9.0<br>9.0   | ns |

### **AC SET-UP REQUIREMENTS FOR 74F648A**

|                                            | PARAMETER                                            | TEST CONDITION | LIMITS         |                                                                       |     |                                                                                                                                        |     |      |
|--------------------------------------------|------------------------------------------------------|----------------|----------------|-----------------------------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------|-----|------|
| SYMBOL                                     |                                                      |                | ٧ <sub>c</sub> | <sub>nb</sub> = +25<br><sub>CC</sub> = +5.0<br>) pF, R <sub>L</sub> = | V   | $T_{amb} = 0  ^{\circ}\text{C to } +70  ^{\circ}\text{C}$ $V_{CC} = +5.0  \text{V} \pm 10\%$ $C_L = 50  \text{pF},  R_L = 500  \Omega$ |     | UNIT |
|                                            |                                                      |                | MIN            | TYP                                                                   | MAX | MIN                                                                                                                                    | MAX |      |
| t <sub>su</sub> (H)<br>t <sub>su</sub> (L) | Set-up time, HIGH or LOW<br>An or Bn to CPAB or CPBA | Waveform 4     | 4.0<br>4.0     |                                                                       |     | 4.5<br>4.5                                                                                                                             |     | ns   |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L)   | Hold time, HIGH or LOW<br>An or Bn to CPAB or CPBA   | Waveform 4     | 0              |                                                                       |     | 0                                                                                                                                      |     | ns   |
| t <sub>w</sub> (H)<br>t <sub>w</sub> (L)   | Pulse width, HIGH or LOW<br>CPAB or CPBA             | Waveform 1     | 3.5<br>3.5     |                                                                       |     | 4.0<br>3.5                                                                                                                             |     | ns   |

# Transceivers/registers

### 74F646A/74F648A

#### **AC WAVEFORMS**



Waveform 1. Propagation delay for clock input to output clock pulse width, and maximum clock frequency



Waveform 2. Propagation delay for An to Bn or Bn to An and SAB or SBA to An or Bn



Waveform 3. Propagation delay for An to Bn or Bn to An and SAB or SBA to An or Bn



Waveform 4. Data set-up time and hold times



Waveform 5. 3-state output enable time to HIGH level and output disable time from HIGH level



Waveform 6. 3-state output enable time to LOW level and output disable time from LOW level

#### NOTES:

- 1. For all waveforms,  $V_M = 1.5 \text{ V}$ .
- 2. The shaded areas indicate when the input is permitted to change for predictable output performance.

# Transceivers/registers

### 74F646A/74F648A

#### **TEST CIRCUIT AND WAVEFORM**



| TEST             | SWITCH |
|------------------|--------|
| t <sub>PLZ</sub> | closed |
| t <sub>PZL</sub> | closed |
| All other        | open   |
| t <sub>PZL</sub> | closed |

#### **DEFINITIONS:**

 $R_L$  = Load resistor;

see AC electrical characteristics for value.

CL = Load capacitance includes jig and probe capacitance;

see AC electrical characteristics for value.

 $R_T = \mbox{Termination resistance should be equal to $Z_{OUT}$ of pulse generators.}$ 

| family | INPUT PULSE REQUIREMENTS |                          |      |                |                  |                  |  |  |
|--------|--------------------------|--------------------------|------|----------------|------------------|------------------|--|--|
| family | amplitude                | V <sub>M</sub> rep. rate |      | t <sub>w</sub> | t <sub>TLH</sub> | t <sub>THL</sub> |  |  |
| 74F    | 3.0V                     | 1.5V                     | 1MHz | 500ns          | 2.5ns            | 2.5ns            |  |  |

**Input Pulse Definition** 

SF00128

# Transceivers/registers

### 74F646A/74F648A

### DIP24: plastic dual in-line package; 24 leads (300 mil)

SOT222-1





### DIMENSIONS (millimetre dimensions are derived from the original inch dimensions)

| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е     | e <sub>1</sub> | L              | ME           | Мн             | w    | Z <sup>(1)</sup><br>max. |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|-------|----------------|----------------|--------------|----------------|------|--------------------------|
| mm     | 4.70      | 0.38                   | 3.94                   | 1.63<br>1.14   | 0.56<br>0.43   | 0.36<br>0.25   | 31.9<br>31.5     | 6.73<br>6.25     | 2.54  | 7.62           | 3.51<br>3.05   | 8.13<br>7.62 | 10.03<br>7.62  | 0.25 | 2.05                     |
| inches | 0.185     | 0.015                  | 0.155                  | 0.064<br>0.045 | 0.022<br>0.017 | 0.014<br>0.010 | 1.256<br>1.240   | 0.265<br>0.246   | 0.100 | 0.300          | 0.138<br>0.120 | 0.32<br>0.30 | 0.395<br>0.300 | 0.01 | 0.081                    |

#### Note

1. Plastic or metal protrusions of 0.01 inches maximum per side are not included.

| OUTLINE  |     | EUROPEAN | ISSUE DATE |  |            |                                 |  |
|----------|-----|----------|------------|--|------------|---------------------------------|--|
| VERSION  | IEC | JEDEC    | EIAJ       |  | PROJECTION | ISSUE DATE                      |  |
| SOT222-1 |     | MS-001   |            |  |            | <del>99-04-28</del><br>99-12-27 |  |

# Transceivers/registers

### 74F646A/74F648A

### SO24: plastic small outline package; 24 leads; body width 7.5 mm

SOT137-1



### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | Α3   | bр             | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е     | HE             | L     | Lp         | Q              | v    | w    | у     | z <sup>(1)</sup> | θ  |
|--------|-----------|----------------|----------------|------|----------------|----------------|------------------|------------------|-------|----------------|-------|------------|----------------|------|------|-------|------------------|----|
| mm     | 2.65      | 0.30<br>0.10   | 2.45<br>2.25   | 0.25 | 0.49<br>0.36   | 0.32<br>0.23   | 15.6<br>15.2     | 7.6<br>7.4       | 1.27  | 10.65<br>10.00 | 1.4   | 1.1<br>0.4 | 1.1<br>1.0     | 0.25 | 0.25 | 0.1   | 0.9<br>0.4       | 8° |
| inches | 0.10      | 0.012<br>0.004 | 0.096<br>0.089 | 0.01 | 0.019<br>0.014 | 0.013<br>0.009 | 0.61<br>0.60     | 0.30<br>0.29     | 0.050 | 0.419<br>0.394 | 0.055 |            | 0.043<br>0.039 | 0.01 | 0.01 | 0.004 | 0.035<br>0.016   | o° |

#### Note

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

| OUTLINE  |        | EUROPEAN | ISSUE DATE |            |                                  |  |
|----------|--------|----------|------------|------------|----------------------------------|--|
| VERSION  | IEC    | JEDEC    | EIAJ       | PROJECTION | ISSUE DATE                       |  |
| SOT137-1 | 075E05 | MS-013   |            |            | <del>-97-05-22</del><br>99-12-27 |  |

# Transceivers/registers

74F646A/74F648A

#### REVISION HISTORY

| Rev | Date     | Description                                                                                                                            |
|-----|----------|----------------------------------------------------------------------------------------------------------------------------------------|
| _4  | 20030204 | 74F646A/74F648A Product data (9397 750 05151); ECN 853-1124 29306 of 17 December 2002.<br>Supersedes 74F646/A/74F648/A_3 of 1990Sep25. |
|     |          | Modifications:                                                                                                                         |
|     |          | Delete all references to non-A version specifications. The non-A versions of these devices have been discontinued.                     |
| _3  | 19900925 | 74F646/A/74F648/A Product specification (9397 750 05151); ECN 853-1124 00515 of 25 September 1990.                                     |

#### **Data sheet status**

| Level | Data sheet status <sup>[1]</sup> | Product<br>status <sup>[2]</sup> [3] | Definitions                                                                                                                                                                                                                                                                                    |
|-------|----------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data                   | Development                          | This data sheet contains data from the objective specification for product development.  Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                   |
| II    | Preliminary data                 | Qualification                        | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| III   | Product data                     | Production                           | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

<sup>[1]</sup> Please consult the most recently issued data sheet before initiating or completing a design.

#### **Definitions**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### **Disclaimers**

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products—including circuits, standard cells, and/or software—described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

#### **Contact information**

For additional information please visit

http://www.semiconductors.philips.com. Fax: +31 40 27 24825

For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com

© Koninklijke Philips Electronics N.V. 2003 All rights reserved. Printed in U.S.A.

Date of release: 02-03

Document order number: 9397 750 11051

Let's make things better.

Philips Semiconductors





<sup>[2]</sup> The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

<sup>[3]</sup> For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.