## DISTINCTIVE CHARACTERISTICS

- 84 Pins in PLCC

■ 128 Macrocells

- 12 ns tpD

■ 83.3 MHz fcnt

- 70 Inputs with pull-up resistors

■ 64 Outputs

- 192 Flip-flops
- 128 Macrocell flip-flops
- 64 Input flip-flops
- Up to 20 product terms per function, with XOR


## ■ Flexible clocking

- Four global clock pins with selectable edges
- Asynchronous mode available for each macrocell
■ 8 "PAL33V16" blocks
- Input and output switch matrices for high routability
- Fixed, predictable, deterministic delays

■ Pin compatible with MACH130, MACH131, MACH230, and MACH231

## GENERAL DESCRIPTION

The MACH435 is a member of our high-performance EE CMOS MACH 4 family. This device has approximately twelve times the macrocell capability of the popular PAL22V10, with significant density and functional features that the PAL22V10 does not provide.

The MACH435 consists of eight PAL blocks interconnected by a programmable central switch matrix. The central switch matrix connects the PAL blocks to each other and to all input pins, providing a high degree of connectivity between the fully-connected PAL blocks. This allows designs to be placed and routed efficiently. Routability is further enhanced by an input switch matrix and an output switch matrix. The input switch matrix provides input signals with alternative paths into the central switch matrix; the output switch matrix provides flexibility in assigning macrocells to I/O pins.

The MACH435 has macrocells that can be configured as synchronous or asynchronous. This allows designers to implement both synchronous and asynchronous logic
together on the same device. The two types of design can be mixed in any proportion, since the selection on each macrocell affects only that macrocell.

Up to 20 product terms per function can be assigned. It is possible to allocate some product terms away from a macrocell without losing the use of that macrocell for logic generation.

The MACH435 macrocell provides either registered or combinatorial outputs with programmable polarity. If a registered configuration is chosen, the register can be configured as D-type, T-type, J-K, or S-R to help reduce the number of product terms used. The flip-flop can also be configured as a latch. The register type decision can be made by the designer or by the software.

All macrocells can be connected to an I/O cell through the output switch matrix. The output switch matrix makes it possible to make significant design changes while minimizing the risk of pinout changes.

## BLOCK DIAGRAM



17469E-1

## PLCC



17469E-2

## Note:

Pin-compatible with MACH130, MACH131, MACH230, and MACH231

## PIN DESIGNATIONS

CLK/I = Clock or Input
GND = Ground
I = Input
I/O = Input/Output
$\mathrm{V}_{\mathrm{CC}}=$ Supply Voltage

## ORDERING INFORMATION

## Commercial Products

Programmable logic products for commercial applications are available with several ordering options. The order number (Valid Combination) is formed by a combination of:


| Valid Combinations |  |
| :--- | :--- |
| MACH435-12 |  |
| MACH435-15 | JC |
| MACH435-20 |  |
| MACH435Q-20 |  |
| MACH435Q-25 |  |

## Valid Combinations

The Valid Combinations table lists configurations planned to be supported in volume for this device. Consult your local sales office to confirm availability of specific valid combinations and to check on newly released combinations.

## FUNCTIONAL DESCRIPTION

The MACH435 consists of eight PAL blocks connected by a central switch matrix. There are 64 I/O pins and 6 dedicated input pins feeding the central switch matrix. These signals are distributed to the eight PAL blocks for efficient design implementation. There are 4 global clock pins that can also be used as dedicated inputs.

All inputs and I/O pins have built-in pull-up resistors. While it is always good design practice to tie unused pins high, the pull-up resistors provide design security and stability in the event that unused pins are left disconnected.

## The PAL Blocks

Each PAL block in the MACH435 (Figure 1) contains a clock generator, a 90-product-term logic array, a logic allocator, 16 macrocells, an output switch matrix, 8 I/O cells, and an input switch matrix. The central switch matrix feeds each PAL block with 33 inputs. This makes the PAL block look effectively like an independent "PAL33V16" with 8 to 16 buried macrocells.

In addition to the logic product terms, individual output enable product terms and two PAL block initialization product term are provided. Each I/O pin can be individually enabled. All flip-flops that are in the synchronous mode within a PAL block are initialized together by either of the PAL block initialization product terms.

## The Central Switch Matrix and Input Switch Matrix

The MACH435 central switch matrix is fed by the input switch matrices in each PAL block. Each PAL block provides 16 internal feedback signals, 8 registered input signals, and $8 \mathrm{I} / \mathrm{O}$ pin signals to the input switch matrix. Of these 32 signals, 24 decoded signals are provided to the central switch matrix by the input switch matrix. The central switch matrix distributes these signals back to the PAL blocks in a very efficient manner that provides for high performance. The design software automatically configures the input and central switch matrices when fitting a design into the device.

## The Clock Generator

Each PAL block has a clock generator that can generate four clock signals for use throughout the PAL block. These four signals are available to all macrocells and I/O cells in the PAL block, whether in synchronous or asynchronous mode. The clock generator chooses the four signals from the eight possible signals given by the true and complement versions of the four global clock pin signals.

## The Product-Term Array

The MACH435 product-term array consists of 80 product terms for logic use, eight product terms for output enable use, and two product terms for global PAL block initialization. Each macrocell has a nominal allocation of 5 product terms for logic, although the logic allocator allows for logic redistribution. Each I/O pin has its own individual output enable term. The initialization product terms provide asynchronous reset or preset to synchronous-mode macrocells in the PAL block.

## The Logic Allocator

The logic allocator in the MACH435 takes the 80 logic product terms and allocates them to the 16 macrocells as needed. Each macrocell can be driven by up to 20 product terms if in synchronous mode, or 18 product terms if in asynchronous mode. When product terms are routed away from a macrocell, it is possible to route all 5 product terms away, which precludes the use of the macrocell for logic generation; or it is possible to route only 4 product terms away, leaving one for simple function generation. The design software automatically configures the logic allocator when fitting the design into the device.

The logic allocator also provides an exclusive-OR gate. This gate allows generation of combinatorial exclusiveOR logic, such as comparison or addition. It allows registered exclusive-OR functions, such as CRC generation, to be implemented more efficiently. It also makes in possible to emulate all flip-flop types with a D-type flip-flop. Register type emulation is automatically handled by the design software.

Table 1 illustrates which product term clusters are available to each macrocell within a PAL block. Refer to Figure 1 for cluster and macrocell numbers.

Table 1. Logic Allocation

| Macrocell | Available Clusters |
| :---: | :---: |
| M0 | C0, C1, C2 |
| M1 | C0, C1, C2, C3 |
| M2 | C1, C2, C3, C4 |
| M3 | C2, C3, C4, C5 |
| M4 | C3, C4, C5, C6 |
| M5 | C4, C5, C6, C7 |
| M6 | C5, C6, C7, C8 |
| M7 | C6, C7, C8, C9 |
| M8 | C7, C8, C9, C10 |
| M9 | C8, C9, C10, C11 |
| M10 | C9, C10, C11, C12 |
| M11 | C10, C11, C12, C13 |
| M12 | C11, C12, C13, C14 |
| M13 | C12, C13, C14, C15 |
| M14 | C13, C14, C15 |
| M15 | C14, C15 |

## The Macrocell and Output Switch Matrix

The MACH435 has 16 macrocells, half of which can drive I/O pins; this selection is made by the output switch matrix. Each macrocell can drive one of four I/O cells. The allowed combinations are shown in Table 2. Please refer to Figure 1 for macrocell and I/O pin numbers.

## Table 2. Output Switch Matrix Combinations

| Macrocell | Routable to I/O Pins |
| :---: | :---: |
| M0, M1 | I/O5, l/O6, I/O7, I/O0 |
| M2, M3 | I/O6, l/O7, I/O0, I/O1 |
| M4, M5 | I/O7, l/O0, I/O1, I/O2 |
| M6, M7 | I/O0, I/O1, I/O2, I/O3 |
| M8, M9 | I/O1, I/O2, I/O3, I/O4 |
| M10, M11 | I/O2, I/O3, I/O4, I/O5 |
| M12, M13 | I/O3, I/O4, I/O5, I/O6 |
| M14, M15 | I/O4, I/O5, I/O6, I/O7 |
| I/O Pin | Available Macrocells |
| I/O0 | M0, M1, M2, M3, M4, M5, M6, M7 |
| I/O1 | M2, M3, M4, M5, M6, M7, M8, M9 |
| I/O2 | M4, M5, M6, M7, M8, M9, M10, M11 |
| I/O3 | M6, M7, M8, M9, M10, M11, M12, M13 |
| I/O4 | M8, M9, M10, M11, M12, M13, M14, M15 |
| I/O5 | M10, M11, M12, M13, M14, M15, M0, M1 |
| I/O6 | M12, M13, M14, M15, M0, M1, M2, M3 |
| I/O7 | M14, M15, M0, M1, M2, M3, M4, M5 |

The macrocells can be configured as registered, latched, or combinatorial. In combination with the logic allocator, the registered configuration can be any of the standard flip-flop types. The macrocell provides internal feedback whether configured with or without the flipflop, and whether or not the macrocell drives an I/O cell.

The flip-flop clock depends on the mode selected for the macrocell. In synchronous mode, any of the PAL block clocks generated by the Clock Generator can be used. In asynchronous mode, the additional choice of either edge of an individual product-term clock is available.

Initialization can be handled as part of a bank of macrocells via the PAL block initialization terms if in synchronous mode, or individually if in asynchronous mode. In synchronous mode, one of the PAL block product terms is available each for preset and reset. The swap function determines which product term drives which function. This allows initialization polarity compatibility with the MACH 1 and 2 series. In asynchronous mode, one product term can be used either to drive reset or preset.

## The I/O Cell

The I/O cell in the MACH435 consists of a three-state buffer and an input flip-flop. The I/O cell is driven by one of the macrocells, as selected by the output switch matrix. Each I/O cell can take its input from one of eight macrocells. The three-state buffer is controlled by an individual product term. The input flip-flop can be configured as a register or latch. Both the direct I/O signal and the registered/latched signal are available to the input switch matrix, and can be used simultaneously if desired.


Figure 1. MACH435 PAL Block

## ABSOLUTE MAXIMUM RATINGS

Storage Temperature . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Ambient Temperature
with Power Applied . . . . . . . . . . . . . $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Supply Voltage with
Respect to Ground . .............. . -0.5 V to +7.0 V
DC Input Voltage . . . . . . . . . . . . -0.5 V to V cc +0.5 V
DC Output or
I/O Pin Voltage .............. -0.5 V to Vcc +0.5 V
Static Discharge Voltage . . . . . . . . . . . . . . . . . 2001 V
Latchup Current
( $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ ) . . . . . . . . . . . . . . . . . . . . . 200 mA

## OPERATING RANGES

Commercial (C) Devices
Temperature ( $\mathrm{T}_{\mathrm{A}}$ ) Operating
in Free Air . . . . . . . . . . . . . . . . . . . . . . . $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Supply Voltage (Vcc) with
Respect to Ground
+4.75 V to +5.25 V
Operating ranges define those limits between which the functionality of the device is guaranteed.

Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ.

## DC CHARACTERISTICS over COMMERCIAL operating ranges unless otherwise specified

| Parameter Symbol | Parameter Description | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V OH | Output HIGH Voltage | $\begin{aligned} & \mathrm{IOH}=-3.2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \end{aligned}$ | 2.4 |  |  | V |
| VoL | Output LOW Voltage | $\begin{aligned} & \mathrm{l}_{\mathrm{OL}}=24 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}}(\text { Note } 1) \end{aligned}$ |  |  | 0.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage | Guaranteed Input Logical HIGH Voltage for all Inputs (Note 2) | 2.0 |  |  | V |
| VIL | Input LOW Voltage | Guaranteed Input Logical LOW Voltage for all Inputs (Note 2) |  |  | 0.8 | V |
| 1 IH | Input HIGH Leakage Current | V IN $=5.25 \mathrm{~V}, \mathrm{Vcc}=\mathrm{Max}$ (Note 3) |  |  | 10 | $\mu \mathrm{A}$ |
| IIL | Input LOW Leakage Current | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{cc}}=\mathrm{Max}$ (Note 3) |  |  | -100 | $\mu \mathrm{A}$ |
| lozh | Off-State Output Leakage Current HIGH | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Max} \\ & \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\text {IH }} \text { or } \mathrm{V}_{\text {IL }}(\text { Note 3) } \end{aligned}$ |  |  | 10 | $\mu \mathrm{A}$ |
| lozl | Off-State Output Leakage Current LOW | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Max} \\ & \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\text {IH Or }} \text { VIL (Note 3) } \end{aligned}$ |  |  | -100 | $\mu \mathrm{A}$ |
| Isc | Output Short-Circuit Current | Vout $=0.5 \mathrm{~V}, \mathrm{Vcc}=\mathrm{Max}$ (Note 4) | -30 |  | -160 | mA |
| Icc | Supply Current (Typical) | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$, Outputs Open (lout $=0 \mathrm{~mA}$ ) <br> $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V}, \mathrm{f}=25 \mathrm{MHz}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}($ Note 5$)$ |  | 255 |  | mA |

## CAPACITANCE (Note 6)

| Parameter <br> Symbol | Parameter Description | Test Conditions |  | Typ | Unit |
| :---: | :--- | :--- | :--- | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=2.0 \mathrm{~V}$ | $\mathrm{VCC}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, <br> $\mathrm{f}=1 \mathrm{MHz}$ | 6 | pF |
| Cout | Output Capacitance | $\mathrm{V}_{\text {OUT }}=2.0 \mathrm{~V}$ | 8 | pF |  |

## Notes:

1. Total lol for one PAL block should not exceed 128 mA .
2. These are absolute values with respect to device ground and all overshoots due to system or tester noise are included.
3. I/O pin leakage is the worst case of $I_{I L}$ and $l_{\text {OzL }}$ (or $I_{I H}$ and $l_{\text {OZH }}$ ).
4. Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second. Vout $=0.5 \mathrm{~V}$ has been chosen to avoid test problems caused by tester ground degradation.
5. Measured with a 16-bit up/down counter pattern. This pattern is programmed in each PAL block and capable of being loaded, enabled, and reset.
6. These parameters are not $100 \%$ tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected.

## SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 1)

| Parameter Symbol | Parameter Description |  |  | -12 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max |  |
| tpd | Input, I/O, or Feedback to Combinatorial Output |  |  | 3 | 12 | ns |
| tsA | Setup Time from Input, I/O, or Feedback to Product Term Clock |  | D-type | 5 |  | ns |
|  |  |  | T-type | 6 |  | ns |
| tha | Register Data Hold Time Using Product Term Clock |  |  | 5 |  | ns |
| tcoa | Product Term Clock to Output |  |  | 4 | 14 | ns |
| twLA | Product Term, Clock Width |  | LOW | 8 |  | ns |
| twha |  |  | HIGH | 8 |  | ns |
| $f_{\text {maxa }}$ | Maximum Frequency Using Product Term Clock (Note 2) | External Feedback | D-type | 52.6 |  | MHz |
|  |  |  | T-type | 50 |  | MHz |
|  |  | Internal Feedback (fcnta) | D-type | 58.8 |  | MHz |
|  |  |  | T-type | 55.6 |  | MHz |
|  |  | No Feedback (Note 3) |  | 62.5 |  | MHz |
| tss | Setup Time from Input, I/O, or Feedback to Global Clock |  | D-type | 7 |  | ns |
|  |  |  | T-type | 8 |  | ns |
| ths | Register Data Hold Time Using Global Clock |  |  | 0 |  | ns |
| tcos | Global Clock to Output |  |  | 2 | 8 | ns |
| twLs | Global Clock Width |  | LOW | 6 |  | ns |
| twhs |  |  | HIGH | 6 |  | ns |
| $f_{\text {maxs }}$ | Maximum Frequency <br> Using Global <br> Clock (Note 2) | External Feedback | D-type | 66.7 |  | MHz |
|  |  |  | T-type | 62.5 |  | MHz |
|  |  | Internal Feedback (fcnta) | D-type | 83.3 |  | MHz |
|  |  |  | T-type | 76.9 |  | MHz |
|  |  | No Feedback (Note 3) |  | 83.3 |  | MHz |
| tsLA | Setup Time from Input, I/O, or Feedback to Product Term Clock |  |  | 5 |  | ns |
| thLA | Latch Data Hold Time Using Product Term Clock |  |  | 5 |  | ns |
| tgoa | Product Term Gate to Output |  |  |  | 16 | ns |
| tGWA | Product Term Gate Width LOW (for LOW transparent) or HIGH (for HIGH transparent) |  |  | 6 |  | ns |
| tsıs | Setup Time from Input, I/O, or Feedback to Global Gate |  |  | 8 |  | ns |
| thls | Latch Data Hold Time Using Global Gate |  |  | 0 |  | ns |
| tgos | Gate to Output |  |  |  | 10 | ns |
| tGws | Global Gate Width LOW (for LOW transparent) or HIGH (for HIGH transparent) |  |  | 6 |  | ns |
| tpdL | Input, I/O, or Feedback to Output Through Transparent Input or Output Latch |  |  |  | 14 | ns |
| tsir | Input Register Setup Time |  |  | 2 |  | ns |
| thir | Input Register Hold Time |  |  | 3 |  | ns |
| tico | Input Register Clock to Combinatorial Output |  |  |  | 18 | ns |

## SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 1)

 (continued)| Parameter Symbol | Parameter Description |  | -12 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max |  |
| tics | Input Register Clock to Output Register Setup | D-type | 9 |  | ns |
|  |  | T-type | 10 |  | ns |
| twicl |  | LOW | 6 |  | ns |
| twich | Input Register Clock Width | HIGH | 6 |  | ns |
| $\mathrm{f}_{\text {MAXIR }}$ | Maximum Input Register Frequency |  | 83.3 |  | MHz |
| tsIL | Input Latch Setup Time |  | 2 |  | ns |
| thil | Input Latch Hold Time |  | 3 |  | ns |
| tigo | Input Latch Gate to Combinatorial Output |  |  | 16 | ns |
| tigol | Input Latch Gate to Output Through Transparent Output Latch |  |  | 18 | ns |
| tsLla | Setup Time from Input, I/O, or Feedback Through Transparent Input Latch to Product Term Output Latch Gate |  | 4 |  | ns |
| tIGSA | Input Latch Gate to Output Latch Setup Using Product Term Output Latch Gate |  | 4 |  | ns |
| tsLls | Setup Time from Input, I/O, or Feedback Through Transparent Input Latch to Global Output Latch Gate |  | 9 |  | ns |
| tıgss | Input Latch Gate to Output Latch Setup Using Global Output Latch Gate |  | 9 |  | ns |
| twigl | Input Latch Gate Width LOW |  | 6 |  | ns |
| tpdLL | Input, I/O, or Feedback to Output Through Transparent Input and Output Latches |  |  | 16 | ns |
| $\mathrm{taR}_{\text {A }}$ | Asynchronous Reset to Registered or Latched Output |  |  | 16 | ns |
| tarw | Asynchronous Reset Width (Note 1) |  | 12 |  | ns |
| $\mathrm{taRR}^{\text {a }}$ | Asynchronous Reset Recovery Time (Note 1) |  | 10 |  | ns |
| tAP | Asynchronous Preset to Registered or Latched Output |  |  | 16 | ns |
| tapw | Asynchronous Preset Width (Note 1) |  | 12 |  | ns |
| $\mathrm{t}_{\text {APR }}$ | Asynchronous Preset Recovery Time (Note 1) |  | 8 |  | ns |
| tea | Input, I/O, or Feedback to Output Enable |  | 2 | 12 | ns |
| ter | Input, I/O, or Feedback to Output Disable |  | 2 | 12 | ns |

## Notes:

1. See Switching Test Circuit at the end of this Data Book for test conditions.
2. These parameters are not $100 \%$ tested, but are evaluated at initial characterization and at any time the design is modified where frequency may be affected.
3. This parameter does not apply to flip-flops in the emulated mode since the feedback path is required for emulation.

## ABSOLUTE MAXIMUM RATINGS

Storage Temperature $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Ambient Temperature
with Power Applied . . . . . . . . . . . . . $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Supply Voltage with
Respect to Ground . ............. -0.5 V to +7.0 V
DC Input Voltage . . . . . . . . . . . . -0.5 V to Vcc +0.5 V
DC Output or
I/O Pin Voltage .............. -0.5 V to $\mathrm{V} \mathrm{cc}+0.5 \mathrm{~V}$
Static Discharge Voltage . . . . . . . . . . . . . . . . . 2001 V
Latchup Current ( $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ ) ...... 200 mA
Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ.

## OPERATING RANGES

Commercial (C) Devices
Temperature ( $\mathrm{T}_{\mathrm{A}}$ ) Operating
in Free Air . . . . . . . . . . . . . . . . . . . . . . . $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Supply Voltage (Vcc) with
Respect to Ground +4.75 V to +5.25 V

Operating ranges define those limits between which the functionality of the device is guaranteed.

## DC CHARACTERISTICS over COMMERCIAL operating ranges unless otherwise specified

| Parameter Symbol | Parameter Description | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VOH | Output HIGH Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-3.2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \end{aligned}$ | 2.4 |  |  | V |
| Vol | Output LOW Voltage | $\begin{aligned} & \text { loL }=24 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\text {IL }}(\text { Note 1) }) \end{aligned}$ |  |  | 0.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage | Guaranteed Input Logical HIGH Voltage for all Inputs (Note 2) | 2.0 |  |  | V |
| VIL | Input LOW Voltage | Guaranteed Input Logical LOW Voltage for all Inputs (Note 2) |  |  | 0.8 | V |
| $\mathrm{IIH}^{\text {H }}$ | Input HIGH Leakage Current | $\mathrm{V}_{\text {IN }}=5.25 \mathrm{~V}, \mathrm{~V}_{\text {cc }}=\mathrm{Max}$ (Note 3) |  |  | 10 | $\mu \mathrm{A}$ |
| 1 IL | Input LOW Leakage Current | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Max}$ (Note 3) |  |  | -100 | $\mu \mathrm{A}$ |
| lozh | Off-State Output Leakage Current HIGH | $\begin{aligned} & \text { Vout }=5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Max} \\ & \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\text {IH or }} \mathrm{V}_{\text {IL }}(\text { Note 3) } \end{aligned}$ |  |  | 10 | $\mu \mathrm{A}$ |
| lozl | Off-State Output Leakage Current LOW | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\operatorname{Max} \\ & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \text { (Note 3) } \end{aligned}$ |  |  | -100 | $\mu \mathrm{A}$ |
| Isc | Output Short-Circuit Current | Vout = 0.5 V, Vcc = Max (Note 4) | -30 |  | -160 | mA |
| Icc | Supply Current | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \text { Outputs Open } \\ & (\text { lout }=0 \mathrm{~mA}), \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \\ & \mathrm{f}=25 \mathrm{MHz}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}(\text { Note } 5) \end{aligned}$ |  | 255 |  | mA |

## CAPACITANCE (Note 6)

| Parameter <br> Symbol | Parameter Description | Test Conditions |  | Typ | Unit |
| :---: | :--- | :--- | :--- | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=2.0 \mathrm{~V}$ | $\mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, | 6 | pF |
| Cout | Output Capacitance | Vout $=2.0 \mathrm{~V}$ | $\mathrm{f}=1 \mathrm{MHz}$ | 8 | pF |

## Notes:

1. Total loL for one PAL block should not exceed 128 mA .
2. These are absolute values with respect to device ground and all overshoots due to system or tester noise are included.
3. I/O pin leakage is the worst case of IIL and IOZL (or IIH and IOZH).
4. Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second. Vout $=0.5 \mathrm{~V}$ has been chosen to avoid test problems caused by tester ground degradation.
5. Measured with a 16-bit up/down counter pattern. This pattern is programmed in each PAL Block and capable of being loaded, enabled, and reset. An actual Icc value can be calculated by using the "Typical Dynamic IccCharacteristics" Chart towards the end of this data sheet.
6. These parameters are not $100 \%$ tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected.

## SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 1)

| Parameter Symbol | Parameter Description |  |  |  | -15 |  | -20 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min | Max | Min | Max |  |
| tpD | Input, I/O, or Feedback to Combinatorial Output (Note 2) |  |  |  | 3 | 15 | 3 | 20 | ns |
| tsA | Setup Time from Input, I/O, or Feedback to Product Term Clock |  |  | D-type | 8 |  | 10 |  | ns |
|  |  |  |  | T-type | 9 |  | 11 |  | ns |
| tha | Register Data Hold Time Using Product Term Clock |  |  |  | 8 |  | 10 |  | ns |
| tcoa | Product Term Clock to Output (Note 2) |  |  |  | 4 | 18 | 4 | 22 | ns |
| twLA | Product Term, Clock Width |  |  | LOW | 9 |  | 12 |  | ns |
| twha |  |  |  | HIGH | 9 |  | 12 |  | ns |
| $\mathrm{f}_{\text {MAXA }}$ | Maximum Frequency Using Product Term Clock (Note 3) | External Feedback | 1/(tsA + tcoa) | D-type | 38.5 |  | 31.2 |  | MHz |
|  |  | External Feedback |  | T-type | 37 |  | 30.3 |  | MHz |
|  |  | Internal Feedback (fcnta) |  | D-type | 47.6 |  | 37 |  | MHz |
|  |  |  |  | T-type | 45.4 |  | 35.7 |  | MHz |
|  |  | No Feedback (Note 4) | 1/(twLA + twha) |  | 55.6 |  | 41.7 |  | MHz |
| tss | Setup Time from Input, I/O, or Feedback to Global Clock |  |  | D-type | 10 |  | 13 |  | ns |
|  |  |  |  | T-type | 11 |  | 14 |  | ns |
| ths | Register Data Hold Time Using Global Clock |  |  |  | 0 |  | 0 |  | ns |
| tcos | Global Clock to Output (Note 2) |  |  |  | 2 | 10 | 2 | 12 | ns |
| twLs | Global Clock Width |  |  | LOW | 6 |  | 8 |  | ns |
| twhs |  |  |  | HIGH | 6 |  | 8 |  | ns |
| $f_{\text {maxs }}$ | Maximum Frequency Using Global Clock (Note 3) |  | 1/(tss + tcos) | D-type | 50 |  | 40 |  | MHz |
|  |  | External Feedback |  | T-type | 47.6 |  | 38.5 |  | MHz |
|  |  | Internal Feedback (fcnts) |  | D-type | 66.6 |  | 50 |  | MHz |
|  |  |  |  | T-type | 62.5 |  | 47.6 |  | MHz |
|  |  | No Feedback (Note 4) | 1/(twLs + twhs) |  | 83.3 |  | 62.5 |  | MHz |
| tsLA | Setup Time from Input, I/O, or Feedback to Product Term Clock |  |  |  | 8 |  | 10 |  | ns |
| thla | Latch Data Hold Time Using Product Term Clock |  |  |  | 8 |  | 10 |  | ns |
| tgoa | Product Term Gate to Output (Note 2) |  |  |  |  | 19 |  | 22 | ns |
| tgwa | Product Term Gate Width LOW (for LOW transparent) or HIGH (for HIGH transparent) |  |  |  | 9 |  | 12 |  | ns |
| tsLs | Setup Time from Input, I/O, or Feedback to Global Gate |  |  |  | 10 |  | 13 |  | ns |
| thls | Latch Data Hold Time Using Global Gate |  |  |  | 0 |  | 0 |  | ns |
| tgos | Gate to Output (Note 2) |  |  |  |  | 11 |  | 12 | ns |
| tgws | Global Gate Width LOW (for LOW transparent) or HIGH (for HIGH transparent) |  |  |  | 6 |  | 8 |  | ns |
| tpDL | Input, I/O, or Feedback to Output Through Transparent Input or Output Latch |  |  |  |  | 17 |  | 22 | ns |
| tsir | Input Register Setup Time |  |  |  | 2 |  | 2 |  | ns |
| thir | Input Register Hold Time |  |  |  | 4 |  | 5 |  | ns |
| tico | Input Register Clock to Combinatorial Output |  |  |  |  | 20 |  | 25 | ns |

## SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 1) (continued)

| Parameter Symbol | Parameter Description |  |  | -15 |  | -20 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max | Min | Max |  |
| tıcs | Input Register Clock to Output Register Setup |  | D-type | 15 |  | 20 |  | ns |
|  |  |  | T-type | 16 |  | 21 |  | ns |
| twICL | Input Register Clock Width |  | LOW | 6 |  | 8 |  | ns |
| twich |  |  | HIGH | 6 |  | 8 |  | ns |
| fmaxir | Maximum Input Register Frequency | 1/(twicl |  | 83.3 |  | 62.5 |  | MHz |
| tsil | Input Latch Setup Time |  |  | 2 |  | 2 |  | ns |
| thil | Input Latch Hold Time |  |  | 4 |  | 5 |  | ns |
| tıgo | Input Latch Gate to Combinatorial Output |  |  |  | 20 |  | 25 | ns |
| tigol | Input Latch Gate to Output Through Transparent Output Latch |  |  |  | 22 |  | 27 | ns |
| tsLLA | Setup Time from Input, I/O, or Feedback Through Transparent Input Latch to Product Term Output Latch Gate |  |  | 10 |  | 12 |  | ns |
| tigsa | Input Latch Gate to Output Latch Setup Using Product Term Output Latch Gate |  |  | 14 |  | 19 |  | ns |
| tstus | Setup Time from Input, I/O, or Feedback Through Transparent Input Latch to Global Output Latch Gate |  |  | 12 |  | 16 |  | ns |
| tigss | Input Latch Gate to Output Latch Setup Using Global Output Latch Gate |  |  | 16 |  | 21 |  | ns |
| twIGL | Input Latch Gate Width LOW |  |  | 6 |  | 8 |  | ns |
| tpdil | Input, I/O, or Feedback to Output Through Transparent Input and Output Latches |  |  |  | 19 |  | 24 | ns |
| taR | Asynchronous Reset to Registered or Latched Output |  |  |  | 20 |  | 25 | ns |
| tarw | Asynchronous Reset Width (Note 3) |  |  | 15 |  | 20 |  | ns |
| tarR | Asynchronous Reset Recovery Time (Note 3) |  |  | 15 |  | 20 |  | ns |
| tap | Asynchronous Preset to Registered or Latched Output |  |  |  | 20 |  | 25 | ns |
| tAPW | Asynchronous Preset Width (Note 3) |  |  | 15 |  | 20 |  | ns |
| tAPR | Asynchronous Preset Recovery Time (Note 3) |  |  | 15 |  | 20 |  | ns |
| tea | Input, I/O, or Feedback to Output Enable (Note 2) |  |  | 2 | 15 | 2 | 20 | ns |
| ter | Input, I/O, or Feedback to Output Disable (Note 2) |  |  | 2 | 15 | 2 | 20 | ns |

## Notes:

1. See Switching Test Circuit at the end of this Data Book for test conditions.
2. Parameters measured with 32 outputs switching.
3. These parameters are not $100 \%$ tested, but are evaluated at initial characterization and at any time the design is modified where frequency may be affected.
4. This parameter does not apply to flip-flops in the emulated mode since the feedback path is required for emulation.

## ABSOLUTE MAXIMUM RATINGS

Storage Temperature . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Ambient Temperature
with Power Applied . . . . . . . . . . . . . $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Supply Voltage with
Respect to Ground . .............. . -0.5 V to +7.0 V
DC Input Voltage . . . . . . . . . . . . -0.5 V to V cc +0.5 V
DC Output or
I/O Pin Voltage .............. -0.5 V to Vcc +0.5 V
Static Discharge Voltage . . . . . . . . . . . . . . . . . 2001 V
Latchup Current
( $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ ) . . . . . . . . . . . . . . . . . . . . . 200 mA

## OPERATING RANGES

Commercial (C) Devices
Temperature ( $\mathrm{T}_{\mathrm{A}}$ ) Operating
in Free Air . . . . . . . . . . . . . . . . . . . . . . . $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Supply Voltage (Vcc) with
Respect to Ground
+4.75 V to +5.25 V
Operating ranges define those limits between which the functionality of the device is guaranteed.

Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ.

## DC CHARACTERISTICS over COMMERCIAL operating ranges unless otherwise specified

| Parameter Symbol | Parameter Description | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V OH | Output HIGH Voltage | $\begin{aligned} & \mathrm{IOH}=-3.2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \end{aligned}$ | 2.4 |  |  | V |
| VoL | Output LOW Voltage | $\begin{aligned} & \mathrm{l}_{\mathrm{OL}}=24 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}}(\text { Note } 1) \end{aligned}$ |  |  | 0.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage | Guaranteed Input Logical HIGH Voltage for all Inputs (Note 2) | 2.0 |  |  | V |
| VIL | Input LOW Voltage | Guaranteed Input Logical LOW Voltage for all Inputs (Note 2) |  |  | 0.8 | V |
| 1 IH | Input HIGH Leakage Current | V IN $=5.25 \mathrm{~V}, \mathrm{Vcc}=\mathrm{Max}$ (Note 3) |  |  | 10 | $\mu \mathrm{A}$ |
| IIL | Input LOW Leakage Current | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{cc}}=\mathrm{Max}$ (Note 3) |  |  | -100 | $\mu \mathrm{A}$ |
| lozh | Off-State Output Leakage Current HIGH | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Max} \\ & \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\text {IH }} \text { or } \mathrm{V}_{\text {IL }}(\text { Note 3) } \end{aligned}$ |  |  | 10 | $\mu \mathrm{A}$ |
| lozl | Off-State Output Leakage Current LOW | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Max} \\ & \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\text {IH Or }} \text { VIL (Note 3) } \end{aligned}$ |  |  | -100 | $\mu \mathrm{A}$ |
| Isc | Output Short-Circuit Current | Vout $=0.5 \mathrm{~V}, \mathrm{Vcc}=\mathrm{Max}$ (Note 4) | -30 |  | -160 | mA |
| Icc | Supply Current (Typical) | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$, Outputs Open (lout $=0 \mathrm{~mA}$ ) <br> $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V}, \mathrm{f}=25 \mathrm{MHz}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}($ Note 5$)$ |  | 115 |  | mA |

## CAPACITANCE (Note 6)

| Parameter <br> Symbol | Parameter Description | Test Conditions |  | Typ | Unit |
| :---: | :--- | :--- | :--- | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=2.0 \mathrm{~V}$ | $\mathrm{~V} C \mathrm{C}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, | 6 | pF |
| Cout | Output Capacitance | $\mathrm{V}_{\text {OUT }}=2.0 \mathrm{~V}$ | $\mathrm{f}=1 \mathrm{MHz}$ | 8 | pF |

## Notes:

1. Total lol for one PAL block should not exceed 128 mA .
2. These are absolute values with respect to device ground and all overshoots due to system or tester noise are included.
3. I/O pin leakage is the worst case of $I_{I L}$ and $l_{\text {OzL }}$ (or $I_{I H}$ and $l_{\text {OZH }}$ ).
4. Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second. Vout $=0.5 \mathrm{~V}$ has been chosen to avoid test problems caused by tester ground degradation.
5. Measured with a 16-bit up/down counter pattern. This pattern is programmed in each PAL block and capable of being loaded, enabled, and reset.
6. These parameters are not $100 \%$ tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected.

## SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 1)

| Parameter Symbol | Parameter Description |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max |  |
| tpd | Input, I/O, or Feedback to Combinatorial Output |  |  | 3 | 20 | ns |
| tsA | Setup Time from Input, I/O, or Feedback to Product Term Clock |  | D-type | 10 |  | ns |
|  |  |  | T-type | 11 |  | ns |
| tha | Register Data Hold Time Using Product Term Clock |  |  | 16 |  | ns |
| tcoa | Product Term Clock to Output |  |  | 5 | 22 | ns |
| twLA | Product Term, Clock Width |  | LOW | 12 |  | ns |
| twha |  |  | HIGH | 12 |  | ns |
| $f_{\text {maxa }}$ | Maximum Frequency Using Product Term Clock (Note 2) | External Feedback | D-type | 33.3 |  | MHz |
|  |  |  | T-type | 37.2 |  | MHz |
|  |  | Internal Feedback (fcnta) | D-type | 35.7 |  | MHz |
|  |  |  | T-type | 34.5 |  | MHz |
|  |  | No Feedback (Note 3) |  | 41.7 |  | MHz |
| tss | Setup Time from Input, I/O, or Feedback to Global Clock |  | D-type | 13 |  | ns |
|  |  |  | T-type | 14 |  | ns |
| ths | Register Data Hold Time Using Global Clock |  |  | 0 |  | ns |
| tcos | Global Clock to Output |  |  | 2 | 12 | ns |
| twLs | Global Clock Width |  | LOW | 8 |  | ns |
| twhs |  |  | HIGH | 8 |  | ns |
| $f_{\text {maxs }}$ | Maximum Frequency Using Global Clock (Note 2) | External Feedback | D-type | 40.0 |  | MHz |
|  |  |  | T-type | 38.5 |  | MHz |
|  |  | Internal Feedback (fcnta) | D-type | 47.6 |  | MHz |
|  |  |  | T-type | 43.5 |  | MHz |
|  |  | No Feedback (Note 3) |  | 62.5 |  | MHz |
| tsLA | Setup Time from Input, I/O, or Feedback to Product Term Clock |  |  | 8 |  | ns |
| thla | Latch Data Hold Time Using Product Term Clock |  |  | 8 |  | ns |
| tGoa | Product Term Gate to Output |  |  |  | 22 | ns |
| tgwa | Product Term Gate Width LOW (for LOW transparent) or HIGH (for HIGH transparent) |  |  | 12 |  | ns |
| tsss | Setup Time from Input, I/O, or Feedback to Global Gate |  |  | 13 |  | ns |
| thls | Latch Data Hold Time Using Global Gate |  |  | 0 |  | ns |
| tgos | Gate to Output |  |  |  | 12 | ns |
| tGws | Global Gate Width LOW (for LOW transparent) or HIGH (for HIGH transparent) |  |  | 8 |  | ns |
| tpdL | Input, I/O, or Feedback to Output Through Transparent Input or Output Latch |  |  |  | 22 | ns |
| tsIR | Input Register Setup Time |  |  | 2 |  | ns |
| thir | Input Register Hold Time |  |  | 4 |  | ns |
| tico | Input Register Clock to Combinatorial Output |  |  |  | 22 | ns |

## SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 1)

 (continued)| Parameter Symbol | Parameter Description |  | -20 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max |  |
| tics | Input Register Clock to Output Register Setup | D-type | 15 |  | ns |
|  |  | T-type | 17 |  | ns |
| twicl |  | LOW | 8 |  | ns |
| twich | Input Register Clock Width | HIGH | 8 |  | ns |
| $\mathrm{f}_{\text {MAXIR }}$ | Maximum Input Register Frequency |  | 62.5 |  | MHz |
| tsil | Input Latch Setup Time |  | 2 |  | ns |
| thil | Input Latch Hold Time |  | 2.5 |  | ns |
| tigo | Input Latch Gate to Combinatorial Output |  |  | 22 | ns |
| tigol | Input Latch Gate to Output Through Transparent Output Latch |  |  | 24 | ns |
| tsLla | Setup Time from Input, I/O, or Feedback Through Transparent Input Latch to Product Term Output Latch Gate |  | 12 |  | ns |
| tigsa | Input Latch Gate to Output Latch Setup Using Product Term Output Latch Gate |  | 10 |  | ns |
| tstls | Setup Time from Input, I/O, or Feedback Through Transparent Input Latch to Global Output Latch Gate |  | 15 |  | ns |
| tigss | Input Latch Gate to Output Latch Setup Using Global Output Latch Gate |  | 15 |  | ns |
| twigl | Input Latch Gate Width LOW or HIGH |  | 8 |  | ns |
| tpdLL | Input, I/O, or Feedback to Output Through Transparent Input and Output Latches |  |  | 24 | ns |
| $\mathrm{taR}^{\text {a }}$ | Asynchronous Reset to Registered or Latched Output |  |  | 25 | ns |
| tarw | Asynchronous Reset Width (Note 1) |  | 20 |  | ns |
| $\mathrm{taRR}^{\text {a }}$ | Asynchronous Reset Recovery Time (Note 1) |  | 15 |  | ns |
| tap | Asynchronous Preset to Registered or Latched Output |  |  | 25 | ns |
| tapw | Asynchronous Preset Width (Note 1) |  | 20 |  | ns |
| $\mathrm{tapR}^{\text {a }}$ | Asynchronous Preset Recovery Time (Note 1) |  | 15 |  | ns |
| tea | Input, I/O, or Feedback to Output Enable |  | 2 | 20 | ns |
| ter | Input, I/O, or Feedback to Output Disable |  | 2 | 20 | ns |

## Notes:

1. See Switching Test Circuit at the end of this Data Book for test conditions.
2. These parameters are not $100 \%$ tested, but are evaluated at initial characterization and at any time the design is modified where frequency may be affected.
3. This parameter does not apply to flip-flops in the emulated mode since the feedback path is required for emulation.

## ABSOLUTE MAXIMUM RATINGS

Storage Temperature $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Ambient Temperature
with Power Applied . . . . . . . . . . . . . $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Supply Voltage with
Respect to Ground -0.5 V to +7.0 V

DC Input Voltage -0.5 V to $\mathrm{Vcc}+0.5 \mathrm{~V}$
DC Output or
I/O Pin Voltage .............. -0.5 V to Vcc +0.5 V
Static Discharge Voltage . . . . . . . . . . . . . . . . . 2001 V
Latchup Current
( $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )
200 mA

## OPERATING RANGES

Commercial (C) Devices
Temperature ( $\mathrm{T}_{\mathrm{A}}$ ) Operating
in Free Air
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Supply Voltage (Vcc) with
Respect to Ground +4.75 V to +5.25 V

Operating ranges define those limits between which the functionality of the device is guaranteed.

Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ.
$\overline{\text { DC CHARACTERISTICS over COMMERCIAL operating ranges unless otherwise specified }}$

| Parameter Symbol | Parameter Description | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VOH | Output HIGH Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-3.2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \end{aligned}$ | 2.4 |  |  | V |
| Vol | Output LOW Voltage | $\begin{aligned} & \mathrm{l}_{\mathrm{OL}}=24 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} \\ & \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\text {IH }} \text { or } \mathrm{V}_{\text {IL }}(\text { Note } 1) \end{aligned}$ |  |  | 0.5 | V |
| VIH | Input HIGH Voltage | Guaranteed Input Logical HIGH Voltage for all Inputs (Note 2) | 2.0 |  |  | V |
| VIL | Input LOW Voltage | Guaranteed Input Logical LOW Voltage for all Inputs (Note 2) |  |  | 0.8 | V |
| $\mathrm{IIH}^{\text {H }}$ | Input HIGH Leakage Current | VIN = 5.25 V, Vcc = Max (Note 3) |  |  | 10 | $\mu \mathrm{A}$ |
| $1 / 1$ | Input LOW Leakage Current | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{~V}_{\text {cc }}=\mathrm{Max}$ (Note 3) |  |  | -100 | $\mu \mathrm{A}$ |
| lozh | Off-State Output Leakage Current HIGH | $\begin{aligned} & \hline \text { Vout }=5.25 \mathrm{~V}, \mathrm{~V}_{\text {cC }}=\mathrm{Max} \\ & \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\text {IH }} \text { or } \mathrm{VIL}^{\text {L }} \text { (Note 3) } \end{aligned}$ |  |  | 10 | $\mu \mathrm{A}$ |
| lozl | Off-State Output Leakage Current LOW | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\operatorname{Max} \\ & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\text {IL }}(\text { Note 3) } \end{aligned}$ |  |  | -100 | $\mu \mathrm{A}$ |
| Isc | Output Short-Circuit Current | Vout $=0.5 \mathrm{~V}, \mathrm{Vcc}=\mathrm{Max}$ (Note 4) | -30 |  | -160 | mA |
| Icc | Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \text { Outputs Open } \\ & (\text { lout }=0 \mathrm{~mA}), \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \\ & \mathrm{f}=25 \mathrm{MHz}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C},(\text { Note } 5) \end{aligned}$ |  | 115 |  | mA |

## CAPACITANCE (Note 1)

| Parameter Symbol | Parameter Description | Test Conditions |  | Typ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{CIN}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=2.0 \mathrm{~V}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \\ & \mathrm{f}=1 \mathrm{MHz} \end{aligned}$ | 6 | pF |
| Cout | Output Capacitance | Vout $=2.0 \mathrm{~V}$ |  | 8 | pF |

## Notes:

1. Total loL for one PAL block should not exceed 128 mA .
2. These are absolute values with respect to device ground and all overshoots due to system or tester noise are included.
3. I/O pin leakage is the worst case of $I_{I L}$ and $l_{\text {OZL }}$ (or $I_{I H}$ and $l_{\text {OZH }}$ ).
4. Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second. $V_{\text {OUt }}=0.5 \mathrm{~V}$ has been chosen to avoid test problems caused by tester ground degradation.
5. Measured with a 16-bit up/down counter pattern. This pattern is programmed in each PAL Block and capable of being loaded, erased, and reset. An actual Icc value can be calculated by using the "Typical Dynamic lcc Characteristics" Chart towards the end of the this data sheet.
6. These parameters are not $100 \%$ tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected.

## SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 1)

| Parameter Symbol | Parameter Description |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min | Max |  |
| tPD | Input, I/O, or Feedback to Combinatorial Output (Note 2) |  |  |  | 3 | 25 | ns |
| tsA | Setup Time from Input, I/O, or Feedback to Product Term Clock |  |  | D-type | 18 |  | ns |
|  |  |  |  | T-type | 19 |  | ns |
| tha | Register Data Hold Time Using Product Term Clock |  |  |  | 18 |  | ns |
| tcoa | Product Term Clock to Output (Note 2) |  |  |  | 4 | 28 | ns |
| twLA | Product Term, Clock Width |  |  | LOW | 19 |  | ns |
| twha |  |  |  | HIGH | 19 |  | ns |
| $\mathrm{f}_{\text {MAXA }}$ | Maximum Frequency Using Product Term Clock (Note 3) |  | /(tsA + tcoa $)$ | D-type | 21.7 |  | MHz |
|  |  |  |  | T-type | 21.3 |  | MHz |
|  |  | Internal Feedback (fcnta) |  | D-type | 24.4 |  | MHz |
|  |  |  |  | T-type | 23.8 |  | MHz |
|  |  | No Feedback (Note 4) | 1/(twLA + twha) |  | 26.3 |  | MHz |
| tss | Setup Time from Input, I/O, or Feedback to Global Clock |  |  | D-type | 20 |  | ns |
|  |  |  |  | T-type | 21 |  | ns |
| ths | Register Data Hold Time Using Global Clock |  |  |  | 0 |  | ns |
| tcos | Global Clock to Output (Note 2) |  |  |  | 2 | 12 | ns |
| twLs | Global Clock Width |  |  | LOW | 8 |  | ns |
| twhs |  |  |  | HIGH | 8 |  | ns |
| $\mathrm{f}_{\text {maxs }}$ | Maximum <br> Frequency Using Global Clock (Note 3) | External Feedback | 1/(tss + tcos) | D-type | 31.3 |  | MHz |
|  |  | External Feedback |  | T-type | 30.3 |  | MHz |
|  |  | Internal Feedback (fonts) |  | D-type | 37 |  | MHz |
|  |  |  |  | T-type | 35.7 |  | MHz |
|  |  | No Feedback (Note 4) | 1/(tss + ths) |  | 50 |  | MHz |
| tsLA | Setup Time from Input, I/O, or Feedback to Product Term Clock |  |  |  | 18 |  | ns |
| thla | Latch Data Hold Time Using Product Term Clock |  |  |  | 18 |  | ns |
| tGoa | Product Term Gate to Output (Note 2) |  |  |  |  | 29 | ns |
| tgwa | Product Term Gate Width LOW (for LOW transparent) or HIGH (for HIGH transparent) |  |  |  | 19 |  | ns |
| tsLs | Setup Time from Input, I/O, or Feedback to Global Gate |  |  |  | 20 |  | ns |
| thls | Latch Data Hold Time Using Global Gate |  |  |  | 0 |  | ns |
| tgos | Gate to Output (Note 2) |  |  |  |  | 21 | ns |
| tgws | Global Gate Width LOW (for LOW transparent) or HIGH (for HIGH transparent) |  |  |  | 8 |  | ns |
| tpDL | Input, I/O, or Feedback to Output Through Transparent Input or Output Latch |  |  |  |  | 27 | ns |
| tsin | Input Register Setup Time |  |  |  | 5 |  | ns |
| tHIR | Input Register Hold Time |  |  |  | 5 |  | ns |
| tico | Input Register Clock to Combinatorial Output |  |  |  |  | 30 | ns |

## SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 1)

 (continued)| Parameter Symbol | Parameter Description |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max |  |
| tics | Input Register Clock to Output Register Setup |  | D-type | 25 |  | ns |
|  |  |  | T-type | 26 |  | ns |
| twICL | Input Register Clock Width |  | LOW | 8 |  | ns |
| twich |  |  | HIGH | 8 |  | ns |
| $\mathrm{fmaxIR}^{\text {f }}$ | Maximum Input Register Frequency | 1/(twicl + twich) |  | 62.5 |  | MHz |
| tsIL | Input Latch Setup Time |  |  | 5 |  | ns |
| thil | Input Latch Hold Time |  |  | 5 |  | ns |
| tigo | Input Latch Gate to Combinatorial Output |  |  |  | 30 | ns |
| tigol | Input Latch Gate to Output Through Transparent Output Latch |  |  |  | 32 | ns |
| tslla | Setup Time from Input, I/O, or Feedback Through Transparent Input Latch to Product Term Output Latch Gate |  |  | 20 |  | ns |
| tigsa | Input Latch Gate to Output Latch Setup Using Product Term Output Latch Gate |  |  | 24 |  | ns |
| tstus | Setup Time from Input, I/O, or Feedback Through Transparent Input Latch to Global Output Latch Gate |  |  | 22 |  | ns |
| tigss | Input Latch Gate to Output Latch Setup Using Global Output Latch Gate |  |  | 26 |  | ns |
| twIGL | Input Latch Gate Width LOW or HIGH |  |  | 8 |  | ns |
| tPdLL | Input, I/O, or Feedback to Output Through Transparent Input and Output Latches |  |  |  | 29 | ns |
| taR | Asynchronous Reset to Registered or Latched Output |  |  |  | 30 | ns |
| tarw | Asynchronous Reset Width (Note 3) |  |  | 25 |  | ns |
| tarR | Asynchronous Reset Recovery Time (Note 3) |  |  | 25 |  | ns |
| tap | Asynchronous Preset to Registered or Latched Output |  |  |  | 30 | ns |
| tapw | Asynchronous Preset Width (Note 3) |  |  | 25 |  | ns |
| tAPR | Asynchronous Preset Recovery Time (Note 3) |  |  | 25 |  | ns |
| teA | Input, I/O, or Feedback to Output Enable (Note 2) |  |  | 2 | 25 | ns |
| ter | Input, I/O, or Feedback to Output Disable (Note 2) |  |  | 2 | 25 | ns |

## Notes:

1. See Switching Test Circuit at the end of this Data Book for test conditions.
2. Parameters measured with 32 outputs switching.
3. These parameters are not $100 \%$ tested, but are evaluated at initial characterization and at any time the design is modified where frequency may be affected.
4. This parameter does not apply to flip-flops in the emulated mode since the feedback path is required for emulation.

TYPICAL CURRENT VS. VOLTAGE (I-V) CHARACTERISTICS
$\mathrm{VCC}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$


Output, LOW


Output, HIGH


Input

## TYPICAL Icc CHARACTERISTICS

$\mathrm{V} \mathrm{Cc}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$


The selected "typical" pattern is a 16-bit up/down counter. This pattern is programmed in each PAL block and is capable of being loaded, enabled, and reset.
Maximum frequency shown uses internal feedback and a D-type register.

## TYPICAL THERMAL CHARACTERISTICS

Measured at $25^{\circ} \mathrm{C}$ ambient. These parameters are not tested.

| Parameter Symbol | Parameter Description |  | Typ | Unit |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | PLCC |  |
| $\theta_{\mathrm{jc}}$ | Thermal impedance, junction to case |  | 5 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta \mathrm{ja}$ | Thermal impedance, junction to ambient |  | 20 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta j \mathrm{ma}$ | Thermal impedance, junction to ambient with air flow | 200 Ifpm air | 17 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | 400 Ifpm air | 14 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | 600 Ifpm air | 12 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | 800 lfpm air | 10 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## Plastic Өjc Considerations

The data listed for plastic $\theta$ jc are for reference only and are not recommended for use in calculating junction temperatures. The heat-flow paths in plastic-encapsulated devices are complex, making the $\theta j c$ measurement relative to a specific location on the package surface. Tests indicate this measurement reference point is directly below the die-attach area on the bottom center of the package. Furthermore, $\theta j c$ tests on packages are performed in a constant-temperature bath, keeping the package surface at a constant temperature. Therefore, the measurements can only be used in a similar environment.

## SWITCHING WAVEFORMS




17469E-9
Registered Output


17469E-11

## Clock Width

Input, I/O, or Feedback


Latched Output (MACH 2, 3, and 4)


17469E-12
Gate Width (MACH 2, 3, and 4)


17469E-13
Registered Input (MACH 2 and 4)


Input Register to Output Register Setup (MACH 2 and 4)

## Notes:

1. $V_{T}=1.5 \mathrm{~V}$.
2. Input pulse amplitude 0 V to 3.0 V .
3. Input rise and fall times 2 ns-4 ns typical.

## SWITCHING WAVEFORMS



Latched Input (MACH 2 and 4)


17469E-16

## Latched Input and Output

(MACH 2, 3, and 4)

## Notes:

1. $V_{T}=1.5 \mathrm{~V}$.
2. Input pulse amplitude 0 V to 3.0 V .
3. Input rise and fall times 2 ns-4 ns typical.

## SWITCHING WAVEFORMS



Input Register Clock Width (MACH 2 and 4)


17469E-19
Asynchronous Reset



Asynchronous Preset

Input, I/O, or
Feedback


Output Disable/Enable

Notes:

1. $V_{T}=1.5 \mathrm{~V}$.
2. Input pulse amplitude 0 V to 3.0 V .
3. Input rise and fall times 2 ns-4 ns typical.

| WAVEFORM | OUTPUTS |
| :--- | :--- | :--- |
| Must be |  |
| Steady |  |$\quad$| Will be |
| :--- |
| Steady |

## SWITCHING TEST CIRCUIT



| Specification | $\mathbf{S}_{1}$ | C $\llcorner$ | Commercial |  | Measured Output Value |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathbf{R}_{1}$ | $\mathrm{R}_{2}$ |  |
| tpd, tco | Closed | 35 pF | $300 \Omega$ | $390 \Omega$ | 1.5 V |
| tea | $\mathrm{Z} \rightarrow \mathrm{H}$ : Open <br> $\mathrm{Z} \rightarrow \mathrm{L}$ : Closed |  |  |  | 1.5 V |
| ter | $\mathrm{H} \rightarrow$ Z: Open <br> L $\rightarrow$ Z: Closed | 5 pF |  |  | $\begin{aligned} & \mathrm{H} \rightarrow \mathrm{Z}: \mathrm{VOH}-0.5 \mathrm{~V} \\ & \mathrm{~L} \rightarrow \mathrm{Z}: \mathrm{VoL}+0.5 \mathrm{~V} \end{aligned}$ |

*Switching several outputs simultaneously should be avoided for accurate measurement.

## ENDURANCE CHARACTERISTICS

The MACH families are manufactured using our advanced Electrically Erasable process. This technology uses an EE cell to replace the fuse link used in
bipolar parts. As a result, the device can be erased and reprogrammed, a feature which allows $100 \%$ testing at the factory.

## Endurance Characteristics

| Parameter <br> Symbol | Parameter Description | Min | Units | Test Conditions |
| :---: | :--- | :---: | :---: | :--- |

## INPUT/OUTPUT EQUIVALENT SCHEMATICS



## POWER-UP RESET

The MACH devices have been designed with the capability to reset during system power-up. Following powerup, all flip-flops will be reset to LOW. The output state will depend on the logic polarity. This feature provides extra flexibility to the designer and is especially valuable in simplifying state machine initialization. A timing diagram and parameter table are shown below. Due to the synchronous operation of the power-up reset and the
wide range of ways $\mathrm{V}_{\text {cc }}$ can rise to its steady state, two conditions are required to insure a valid power-up reset. These conditions are:

1. The Vcc rise must be monotonic.
2. Following reset, the clock input must not be driven from LOW to HIGH until all applicable input and feedback setup times are met.

| Parameter <br> Symbol | Parameter Descriptions | Max | Unit |
| :---: | :--- | :---: | :---: |
| tPR | Power-Up Reset Time | 10 | $\mu \mathrm{~s}$ |
| ts | Input or Feedback Setup Time | See <br> Switching <br> Characteristics |  |
| twL | Clock Width LOW |  |  |



17469E-25

## Power-Up Reset Waveform

## USING PRELOAD AND OBSERVABILITY

In order to be testable, a circuit must be both controllable and observable. To achieve this, the MACH devices incorporate register preload and observability.

In preload mode, each flip-flop in the MACH device can be loaded from the $1 / \mathrm{O}$ pins, in order to perform functional testing of complex state machines. Register preload makes it possible to run a series of tests from a known starting state, or to load illegal states and test for proper recovery. This ability to control the MACH device's internal state can shorten test sequences, since it is easier to reach the state of interest.

The observability function makes it possible to see the internal state of the buried registers during test by overriding each register's output enable and activating the output buffer. The values stored in output and buried registers can then be observed on the I/O pins. Without this feature, a thorough functional test would be impossible for any designs with buried registers.

While the implementation of the testability features is fairly straightforward, care must be taken in certain instances to insure valid testing.

One case involves asynchronous reset and preset. If the MACH registers drive asynchronous reset or preset lines and are preloaded in such a way that reset or preset are asserted, the reset or preset may remove the preloaded data. This is illustrated in Figure 2. Care should be taken when planning functional tests, so that states that will cause unexpected resets and presets are not preloaded.

Another case to be aware of arises in testing combinatorial logic. When an output is configured as combinatorial, the observability feature forces the output into registered mode. When this happens, all product terms are forced to zero, which eliminates all combinatorial data. For a straight combinatorial output, the correct value will be restored after the preload or observe function, and there will be no problem. If the function implements a combinatorial latch, however, it relies on feedback to hold the correct value, as shown in Figure 3. As this value may change during the preload or observe operation, you cannot count on the data being correct after the operation. To insure valid testing in these cases, outputs that are combinatorial latches should not be tested immediately following a preload or observe sequence, but should first be restored to a known state.

All MACH 2 devices support both preload and observability.

Contact individual programming vendors in order to verify programmer support.


Figure 2. Preload/Reset Conflict
17469E-26


Figure 3. Combinatorial Latch

