

# BIDIRECTIONAL I<sup>2</sup>C ISOLATORS WITH UNIDIRECTIONAL DIGITAL CHANNELS

#### **Features**

- Independent, bidirectional SDA and SCL isolation channels
  - Open drain outputs with 35 mA sink current
  - Supports I<sup>2</sup>C clocks up to 1.7 MHz
     Operating temperature range
- Unidirectional isolation channels support additional system signals 

  Compact SO-8 and SO-16 (Si8405)
- Wide 3.0 to 5.0 V logic level compatibility
- UL, CSA, VDE recognition (pending)
- -40 to +125 °C max
  - narrow-body packages
  - RoHS compliant

### **Applications**

- Isolated I<sup>2</sup>C buses
- Power over Ethernet
- Motor Control Systems
- Hot-swap applications
- Intelligent Power systems
- Isolated SMPS systems with PMBus interfaces

### **Description**

The Si840x series of isolators are single-package galvanic isolation solutions for I<sup>2</sup>C and SMBus serial port applications. These products are based on Silicon Labs proprietary RF isolation technology and offer shorter propagation delays, lower power consumption, smaller installed size, and more stable operation with temperature and age versus opto couplers or other digital isolators.

All devices in this family include hot-swap, bidirectional SDA and SCL isolation channels with open-drain, 35 mA sink capability that operate to a maximum frequency of 1.7 MHz. The 8-pin version (Si8400) supports bidirectional SDA and SCL isolation, while the 16-pin version (Si8405) features two unidirectional isolation channels to support additional system signals, such as an interrupt or reset. All versions contain protection circuits to guard against data errors when an unpowered device is inserted into a powered system.

Small size, low installed cost, low power consumption, and short propagation delays make the Si840x family the optimum solution for isolating I<sup>2</sup>C and SMBus serial ports.

#### Safety Regulatory Approval

- UL 1577 recognized
  - 2500 V<sub>RMS</sub> for 1 minute
- CSA component notice 5A approval
  - IEC 60950 approved
- VDE certification conformity\*
  - IEC 60747-5-2 (VDE0884 Part 2)

\*Note: Pending. Regulatory information applies to 2.5 kV<sub>RMS</sub> rated devices.





# TABLE OF CONTENTS

| <u>Section</u>                                                     | <u>Page</u> |
|--------------------------------------------------------------------|-------------|
| 1. Electrical Specifications                                       | 4           |
| 1.1. Test Circuits                                                 |             |
| 1.2. Typical Performance Characteristics                           | 9           |
| 2. Overview                                                        |             |
| 2.1. Theory of Operation                                           |             |
| 3. Device Operation                                                |             |
| 3.1. Device Startup                                                |             |
| 3.2. Under Voltage Lockout                                         |             |
| 3.3. Input and Output Characteristics for Non-I2C Digital Channels | 16          |
| 4. Layout Recommendations                                          |             |
| 4.1. Supply Bypass                                                 |             |
| 4.2. RF Radiated Emissions                                         |             |
| 4.3. RF, Magnetic, and Common Mode Transient Immunity              |             |
| 5. Typical Application Overview                                    |             |
| 5.1. I <sup>2</sup> C Background                                   |             |
| 5.2. I <sup>2</sup> C Isolator Operation                           |             |
| 5.3. I <sup>2</sup> C Isolator Design Constraints                  |             |
| 5.4. I <sup>2</sup> C Isolator Design Considerations               |             |
| 6. Errata and Design Migration Guidelines                          |             |
| 6.1. Power Supply Bypass Capacitors                                |             |
| 7. Pin Descriptions                                                |             |
| 8. Ordering Guide                                                  |             |
| 9. Package Outline: 8-Pin Narrow Body SOIC                         |             |
| 10. Landing Pattern: 8-Pin Narrow Body SOIC                        |             |
| 11. Package Outline: 16-Pin Narrow Body SOIC                       |             |
| 12. Landing Pattern: 16-Pin Narrow Body SOIC                       |             |
| 13. Top Marking: 8-Pin Narrow Body SOIC                            |             |
| 14. Top Marking: 16-Pin Narrow Body SOIC                           |             |
| Contact Information                                                | 34          |



### 1. Electrical Specifications

Table 1. Si840x Electrical Characteristics for Bidirectional I<sup>2</sup>C Channels<sup>1,2</sup>

3.0 V < VDD < 5.5 V. TA = -40 to +125 °C. Typical specs at 25 °C

| Parameter                                                                                                                             | Symbol                                                                                                                           | Test Condition                                   | Min                     | Тур         | Max                    | Unit           |
|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-------------------------|-------------|------------------------|----------------|
| DC Specifications                                                                                                                     |                                                                                                                                  |                                                  |                         |             |                        | •              |
| AVDD current 5 V<br>BVDD current 5 V                                                                                                  | Idda<br>Iddb                                                                                                                     | All I <sup>2</sup> C inputs low<br>AVDD = 5 V    | _                       | 6<br>6      | 10<br>10               | mA<br>mA       |
| AVDD current 3.3 V                                                                                                                    | Iddb                                                                                                                             | BVDD = 5 V                                       | _                       | 6           | 10                     | mA             |
| BVDD current 3.3 V                                                                                                                    | Iddb                                                                                                                             | AVDD = 3.3 V<br>BVDD = 3.3 V                     | _                       | 6           | 10                     | mA             |
| SCL and SDA Logic High<br>Leakage                                                                                                     | Isdaa, Isdab<br>Iscla, Isclb                                                                                                     | SDAA, SCLA = VSSA<br>SDAB, SCLB = VSSB           | _                       | 2           | 10                     | μA             |
| Logic Levels Side A Logic Input Threshold <sup>3</sup> Logic Low Output Voltages Input/Output Logic Low Level Difference <sup>4</sup> | $I^2CV_T$ (Side A)<br>$I^2CV_{OL}$ (Side A)<br>$I^2C\Delta V$ (Side A)                                                           | ISDAA = ISCLA = 2.5 mA<br>ISDAA = ISCLA = 0.5 mA | 510<br>680<br>610<br>50 |             | 760<br>900<br>850<br>— | mV<br>mV<br>mV |
| Logic Levels Side B<br>Logic Low Input Voltage<br>Logic High Input Voltage<br>Logic Low Output Voltage                                | I <sup>2</sup> CV <sub>IL</sub> (Side B)<br>I <sup>2</sup> CV <sub>IH</sub> (Side B)<br>I <sup>2</sup> CV <sub>OL</sub> (Side B) | ISCLB = 35 mA                                    | _<br>2.0<br>_           | _<br>_<br>_ | 0.8<br>—<br>400        | V<br>V<br>mV   |
| AC Specifications (measured at                                                                                                        | 1.40 V unless othe                                                                                                               | erwise specified)                                |                         |             |                        |                |
| Maximum I <sup>2</sup> C bus Frequency                                                                                                | Fmax                                                                                                                             |                                                  | _                       |             | 1.7                    | MHz            |
| Propagation Delay                                                                                                                     | Tphab                                                                                                                            | No bus capacitance                               | _                       | 25          | _                      | ns             |
| 5 V Operation                                                                                                                         | Tplab                                                                                                                            | R1 = 1400                                        | _                       | 36          | _                      | ns             |
| Side A to side B rising <sup>5</sup>                                                                                                  | Tphba                                                                                                                            | R2 = 499                                         | _                       | 18          | _                      | ns             |
| Side A to side B falling <sup>5</sup><br>Side B to side A rising<br>Side B to side A falling                                          | Tplba                                                                                                                            | See Figure 2                                     | _                       | 15          | _                      | ns             |
| 3.3 V Operation                                                                                                                       | Tphab                                                                                                                            |                                                  | _                       | 28          | _                      | ns             |
| Side A to side B rising <sup>5</sup>                                                                                                  | Tplab                                                                                                                            | R1 = 806                                         | _                       | 34          | _                      | ns             |
| Side A to side B falling <sup>5</sup>                                                                                                 | Tphba                                                                                                                            | R2 = 499                                         | _                       | 20          | _                      | ns             |
| Side B to side A rising<br>Side B to side A falling                                                                                   | Tplba                                                                                                                            |                                                  | _                       | 16          | _                      | ns             |

- 1. Does not include current consumed by an isolated digital channel.
- 2. All voltages are relative to respective ground.
- **3.**  $V_{IL} < 0.51 \text{ V}, V_{IH} > 0.760 \text{ V}.$
- **4.**  $I^2C\Delta V$  (Side A) =  $I^2CV_{OL}$  (Side A)  $I^2CV_{T}$  (Side A). To ensure no latch-up on a given bus,  $I^2C\Delta V$  (Side A) is the minimum difference between the output logic low level of the driving device and the input logic threshold.
- 5. Side A measured at 0.6 V.



Table 1. Si840x Electrical Characteristics for Bidirectional I<sup>2</sup>C Channels<sup>1,2</sup> (Continued)

3.0 V < VDD < 5.5 V. TA = -40 to +125 °C. Typical specs at 25 °C

| Parameter                                                                  | Symbol         | Test Condition                   | Min    | Тур      | Max | Unit     |
|----------------------------------------------------------------------------|----------------|----------------------------------|--------|----------|-----|----------|
| Pulse width distortion 5 V                                                 |                | No bus capacitance,<br>R1 = 1400 |        |          |     |          |
| Side A low to Side B low <sup>5</sup><br>Side B low to Side A low          | PWDAB<br>PWDBA | R2 = 499<br>See Figure 2         | _      | -12<br>1 | _   | ns<br>ns |
| 3.3 V<br>Side A low to Side B low <sup>5</sup><br>Side B low to Side A low | PWDAB<br>PWDBA | R1 = 806<br>R2 = 499             | _<br>_ | -8<br>4  | _   | ns<br>ns |
| Pin capacitance SDAA, SCLA,<br>SDAB, SDBB                                  | CA<br>CB       |                                  |        | 10<br>10 | _   | pF<br>pF |

- 1. Does not include current consumed by an isolated digital channel.
- 2. All voltages are relative to respective ground.
- V<sub>IL</sub> < 0.51 V, V<sub>IH</sub> > 0.760 V.
   I<sup>2</sup>CΔV (Side A) = I<sup>2</sup>CV<sub>OL</sub> (Side A) I<sup>2</sup>CV<sub>T</sub> (Side A). To ensure no latch-up on a given bus, I<sup>2</sup>CΔV (Side A) is the minimum difference between the output logic low level of the driving device and the input logic threshold.
- 5. Side A measured at 0.6 V.

Table 2. Electrical Characteristics for Unidirectional Non-I<sup>2</sup>C Digital Channels

3.0 V < VDD < 5.5 V. TA = -40 to +125 °C. Typical specs at 25 °C

| Parameter                                                    | Symbol                              | Test Condition                                         | Min                  | Тур                | Max | Unit |
|--------------------------------------------------------------|-------------------------------------|--------------------------------------------------------|----------------------|--------------------|-----|------|
| High Level Input Voltage                                     | V <sub>IH</sub>                     |                                                        | 2.0                  | _                  | _   | V    |
| Low Level Input Voltage                                      | V <sub>IL</sub>                     |                                                        | _                    | _                  | 0.8 | V    |
| High Level Output Voltage                                    | V <sub>OH</sub>                     | loh = −4 mA                                            | AVDD, BVDD<br>-0.4   | 4.8                | _   | V    |
| Low Level Output Voltage                                     | V <sub>OL</sub>                     | lol = 4 mA                                             | _                    | 0.2                | 0.4 | V    |
| Input Leakage Current                                        | Ι <sub>L</sub>                      |                                                        | _                    | _                  | ±10 | μA   |
| Output Impedance <sup>1</sup>                                | Z <sub>O</sub>                      | V <sub>DD</sub> = 5 V, 25 °C                           | _                    | 50                 | _   | Ω    |
| DC Supply Current (All inputs                                | 0 V or at Su                        | pply) <sup>2</sup>                                     |                      |                    |     |      |
| Si8405 AVDD                                                  |                                     | All inputs 0 DC                                        | _                    | 2                  | 4   | mA   |
| Si8405 BVDD                                                  |                                     | All inputs 0 DC                                        | _                    | 2                  | 4   | mA   |
| Si8405 AVDD                                                  |                                     | All inputs 1 DC                                        | _                    | 3                  | 6   | mA   |
| Si8405 BVDD                                                  |                                     | All inputs 1 DC                                        | _                    | 3                  | 6   | mA   |
| 10 Mbps Supply Current (All in                               | nputs = 500                         | kHz square wave, C                                     | 3 = 15 pF on all out | puts) <sup>2</sup> |     |      |
| Si8405 AVDD                                                  |                                     |                                                        | _                    | 3                  | 5   | mA   |
| Si8405 BVDD                                                  |                                     |                                                        | _                    | 3                  | 5   | mA   |
| Timing Characteristics                                       |                                     |                                                        |                      |                    |     |      |
| Maximum Data Rate                                            |                                     |                                                        | 0                    | _                  | 10  | Mbps |
| Minimum Pulse Width                                          |                                     |                                                        | _                    | _                  | 40  | ns   |
| Propagation Delay                                            | t <sub>PHL</sub> , t <sub>PLH</sub> | See Figure 1                                           | _                    | _                  | 20  | ns   |
| Pulse Width Distortion   t <sub>PLH</sub> - t <sub>PHL</sub> | PWD                                 | See Figure 1                                           | _                    | _                  | 12  | ns   |
| Propagation Delay Skew <sup>3</sup>                          | t <sub>PSK(P-P)</sub>               |                                                        | _                    | _                  | 20  | ns   |
| Channel-Channel Skew                                         | t <sub>PSK</sub>                    |                                                        | _                    | _                  | 10  | ns   |
| Output Rise Time                                             | t <sub>r</sub>                      | C <sub>3</sub> = 15 pF<br>See Figure 1 and<br>Figure 2 | _                    | 2                  | 4   | ns   |
| Output Fall Time                                             | t <sub>f</sub>                      | C <sub>3</sub> = 15 pF<br>See Figure 1 and<br>Figure 2 | _                    | 2                  | 4   | ns   |

- 1. The nominal output impedance of an isolator driver channel is approximately 50  $\Omega$ ,  $\pm$ 40%, which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be terminated with 50  $\Omega$  controlled impedance PCB traces.
- 2. Does not include current for I<sup>2</sup>C channels. Assumes all isolated digital inputs are at same logic state.
- **3.** t<sub>PSK(P-P)</sub> is the magnitude of the difference in propagation delay times measured between different units operating at the same supply voltages, load, and ambient temperature.



Table 3. Electrical Characteristics for All I<sup>2</sup>C and Non-I<sup>2</sup>C Channels

3.0 V < VDD < 5.5 V. TA = -40 to +125 °C. Typical specs at 25 °C

| Parameter                                                                                          | Symbol             | Test Conditions       | Min | Тур | Max | Units |  |
|----------------------------------------------------------------------------------------------------|--------------------|-----------------------|-----|-----|-----|-------|--|
| VDD Undervoltage Threshold                                                                         | VDDUV+             | AVDD, BVDD rising     | _   | 2.3 | _   | V     |  |
| VDD Negative-going Lockout<br>Hysteresis                                                           | VDDH-              | AVDD, BVDD falling    | _   | 75  | _   | mV    |  |
| Common Mode Transient<br>Immunity                                                                  | CMTI               | $V_I = V_{DD}$ or 0 V | _   | 30  | _   | kV/µs |  |
| Shut Down Time from UVLO                                                                           | t <sub>SD</sub>    |                       | _   | 3   | _   | μs    |  |
| Start-up Time*                                                                                     | t <sub>START</sub> |                       | _   | 15  | 40  | μs    |  |
| *Note: Start-up time is the time period from the application of power to valid data at the output. |                    |                       |     |     |     |       |  |

Typical Input

1.4 V

Typical Output

1.4 V

10%

10%

10%

10%

Figure 1. Propagation Delay Timing (Non-I<sup>2</sup>C Channels)

### 1.1. Test Circuits

Figure 2 depicts the timing test diagram.



Figure 2. Simplified Timing Test Diagram

### 1.2. Typical Performance Characteristics



Figure 3. I<sup>2</sup>C Side A Pulling Down (1100  $\Omega$  Pull-Up)



Figure 4. I<sup>2</sup>C Side B Pulling Down



Figure 5. I<sup>2</sup>C Side B Pulling Up, Side A Following



Figure 6. I<sup>2</sup>C Side A Pulling Up, Side B Following



Figure 7. Non I<sup>2</sup>C Channel Propagation Delay vs. Temperature

**Table 4. Absolute Maximum Ratings** 

| Parameter                                               | Symbol           | Min  | Тур | Max                   | Unit             |
|---------------------------------------------------------|------------------|------|-----|-----------------------|------------------|
| Storage Temperature                                     | T <sub>STG</sub> | -65  | _   | 150                   | ۰C               |
| Ambient Temperature Under Bias                          | T <sub>A</sub>   | -40  | _   | 125                   | ۰C               |
| Supply Voltage                                          | V <sub>DD</sub>  | -0.5 | _   | 5.75                  | V                |
| Input Voltage                                           | V <sub>I</sub>   | -0.5 | _   | V <sub>DD</sub> + 0.5 | V                |
| Output Voltage                                          | Vo               | -0.5 | _   | V <sub>DD</sub> + 0.5 | V                |
| Output Current Drive (non-I <sup>2</sup> C channels)    | Io               | _    | _   | ±10                   | mA               |
| Side A output current drive (I <sup>2</sup> C channels) | Io               | _    | _   | ±15                   | mA               |
| Side B output current drive (I <sup>2</sup> C channels) | Io               | _    | _   | ±75                   | mA               |
| Lead Solder Temperature (10 s)                          |                  | _    | _   | 260                   | ٥C               |
| Maximum Isolation Voltage (1 s)                         |                  | _    | _   | 3600                  | V <sub>RMS</sub> |

**Note:** Permanent device damage may occur if the above Absolute Maximum Ratings are exceeded. Functional operation should be restricted to conditions as specified in the operational sections of this data sheet. Exposure to absolute maximum ratings for extended periods may degrade performance.

### Table 5. Regulatory Information<sup>1</sup>

#### **CSA**

The Si840x is certified under CSA Component Acceptance Notice 5A. For more details, see File 232873.

### VDE<sup>2</sup>

The Si840x is certified according to IEC 60747-5-2. For more details, see File 5006301-4880-0001.

UL

The Si840x is certified under UL1577 component recognition program. For more details, see File E257455.

- All 2.5 kV<sub>RMS</sub> rated devices are production tested to ≥3.0 kV<sub>RMS</sub> for 1 sec. For more information, see "8.Ordering Guide" on page 25.
- 2. Pending.



**Table 6. Insulation and Safety-Related Specifications** 

| Parameter                                        | Symbol          | Test Condition                   | Value            |                  | Unit |
|--------------------------------------------------|-----------------|----------------------------------|------------------|------------------|------|
|                                                  |                 |                                  | NB<br>SOIC-8     | NB<br>SOIC-16    |      |
| Minimum Air Gap (Clearance)                      | L(101)          |                                  | 3.9 min          | 3.9 min          | mm   |
| Minimum External Tracking (Creepage)             | L(102)          |                                  | 3.9 min          | 3.9 min          | mm   |
| Minimum Internal Gap<br>(Internal Clearance)     |                 |                                  | 0.008            | 0.008            | mm   |
| Tracking Resistance (Comparative Tracking Index) | СТІ             | DIN IEC 60112/VDE 0303<br>Part 1 | >175             | >175             | V    |
| Resistance (Input-Output) <sup>1</sup>           | R <sub>IO</sub> |                                  | 10 <sup>12</sup> | 10 <sup>12</sup> | Ω    |
| Capacitance (Input-Output) <sup>1</sup>          | C <sub>IO</sub> | f = 1 MHz                        | 1                | 2                | pF   |
| Input Capacitance <sup>2</sup>                   | C <sub>I</sub>  |                                  | 4.0              | 4.0              | pF   |

- 1. To determine resistance and capacitance, the Si840x, SO-16, is converted into a 2-terminal device. Pins 1–8 (1-4, SO-8) are shorted together to form the first terminal and pins 9–16 (5–8, SO-8) are shorted together to form the second terminal. The parameters are then measured between these two terminals.
- 2. Measured from input pin to ground.

Table 7. IEC 60664-1 (VDE 0884 Part 2) Ratings

| Parameter                   | Test Conditions                             | Specification |
|-----------------------------|---------------------------------------------|---------------|
| Basic Isolation Group       | Material Group                              | IIIa          |
|                             | Rated Mains Voltages ≤ 150 V <sub>RMS</sub> | I-IV          |
| Installation Classification | Rated Mains Voltages ≤ 300 V <sub>RMS</sub> | I-III         |
|                             | Rated Mains Voltages ≤ 400 V <sub>RMS</sub> | I-II          |

Table 8. IEC 60747-5-2 Insulation Characteristics for Si84xxxB\*

| Parameter                                                                       | Symbol            | Test Condition                                                                                                                                | Characteristic   | Unit   |
|---------------------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------|
| Maximum Working Insulation Voltage                                              | V <sub>IORM</sub> |                                                                                                                                               | 560              | V peak |
|                                                                                 |                   | Method a After Environmental Tests Subgroup 1 (V <sub>IORM</sub> x 1.6 = V <sub>PR</sub> , t <sub>m</sub> = 60 sec, Partial Discharge < 5 pC) | 896              |        |
| Input to Output Test Voltage                                                    | V <sub>PR</sub>   | Method b1 $(V_{IORM} \times 1.875 = V_{PR}, 100\%$ Production Test, $t_m = 1$ sec, Partial Discharge < 5 pC)                                  | 1050             | V peak |
|                                                                                 |                   | After Input and/or Safety Test Subgroup 2/3 (V <sub>IORM</sub> x 1.2 = V <sub>PR</sub> , t <sub>m</sub> = 60 sec, Partial Discharge < 5 pC)   | 672              |        |
| Highest Allowable Overvoltage (Transient Overvoltage, t <sub>TR</sub> = 10 sec) | V <sub>TR</sub>   |                                                                                                                                               | 4000             | V peak |
| Pollution Degree (DIN VDE 0110, Table 1)                                        |                   |                                                                                                                                               | 2                |        |
| Insulation Resistance at T <sub>S</sub> , V <sub>IO</sub> = 500 V               | R <sub>S</sub>    |                                                                                                                                               | >10 <sup>9</sup> | Ω      |

\*Note: The Si840x is suitable for basic electrical isolation within the safety limit data. Maintenance of the safety data is ensured by protective circuits. The Si840x provides a climate classification of 40/125/21.

Table 9. IEC Safety Limiting Values<sup>1</sup>

| Parameter                             | Symbol         | Test Condition                                                                                                                                                                             | NB<br>SOIC-8 | NB<br>SOIC-16 | Unit |
|---------------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------------|------|
| Case Temperature                      | T <sub>S</sub> |                                                                                                                                                                                            | 150          | 150           | °C   |
| Safety Input Current                  | I <sub>S</sub> | $\theta_{JA} = 105 \text{ °C/W (NB} \\ \text{SOIC-16), } 140 \text{ °C/W} \\ \text{(NB SOIC-8)} \\ \text{AVDD, BVDD} = 5.5 \text{ V,} \\ T_{J} = 150 \text{ °C,} \\ T_{A} = 25 \text{ °C}$ | 160          | 210           | mA   |
| Device Power Dissipation <sup>2</sup> | P <sub>D</sub> |                                                                                                                                                                                            | 220          | 275           | W    |

- 1. Maximum value allowed in the event of a failure. Refer to the thermal derating curve in Figure 8 and Figure 9.
- 2. The Si840x is tested with AVDD, BVDD = 5.5 V;  $T_J$  = 150 °C;  $C_1$ ,  $C_2$  = 0.1  $\mu$ F;  $C_3$  = 15 pF; R1, R2 = 3k $\Omega$ ; input 1 MHz 50% duty cycle square wave.



**Table 10. Thermal Characteristics** 

| Parameter                             | Symbol        | Test Condition | NB<br>SOIC-8 | NB<br>SOIC-16 | Unit |
|---------------------------------------|---------------|----------------|--------------|---------------|------|
| IC Junction-to-Air Thermal Resistance | $\theta_{JA}$ |                | 140          | 105           | °C/W |



Figure 8. NB SOIC-8 Thermal Derating Curve, Dependence of Safety Limiting Values with Case Temperature per DIN EN 60747-5-2



Figure 9. NB SOIC-16 Thermal Derating Curve, Dependence of Safety Limiting Values with Case Temperature per DIN EN 60747-5-2

### 2. Overview

### 2.1. Theory of Operation

The operation of an Si84xx channel is analogous to that of an opto coupler, except an RF carrier is modulated instead of light. This simple architecture provides a robust isolated data path and requires no special considerations or initialization at start-up. A simplified block diagram for a single unidirectional Si84xx channel is shown in Figure 10.



Figure 10. Simplified Channel Diagram

A channel consists of an RF Transmitter and RF Receiver separated by a semiconductor-based isolation barrier. Referring to the Transmitter, input A modulates the carrier provided by an RF oscillator using on/off keying. The Receiver contains a demodulator that decodes the input state according to its RF energy content and applies the result to output B via the output driver. This RF on/off keying scheme is superior to pulse code schemes as it provides best-in-class noise immunity, low power consumption, and better immunity to magnetic fields. See Figure 11 for more details.



SILICON LARS

### 3. Device Operation

Device behavior during start-up, normal operation, and shutdown is shown in Figure 12, where UVLO+ and UVLO- are the positive-going and negative-going thresholds respectively. Refer to Table 11 to determine outputs when power supply (VDD) is not present.

#### 3.1. Device Startup

Outputs are held low during powerup until VDD is above the UVLO threshold for time period tSTART. Following this, the outputs follow the states of inputs.

### 3.2. Under Voltage Lockout

Under Voltage Lockout (UVLO) is provided to prevent erroneous operation during device startup and shutdown or when VDD is below its specified operating circuits range. Both Side A and Side B each have their own under voltage lockout monitors. The Si840x Side A enters UVLO when AVDD <  $V_{AUVH}$ , and exits UVLO when AVDD > AVDDUV+. Side B operates the same as Side A with respect to its BVDD supply. Each side can enter or exit UVLO independently. For example, Side A unconditionally enters UVLO when AVDD falls below AVDDUV- and exits UVLO when AVDDA rises above AVDD $_{IIV+}$ .



Figure 12. Device Behavior during Normal Operation

# 3.3. Input and Output Characteristics for Non-I<sup>2</sup>C Digital Channels

The Si84xx inputs and outputs are standard CMOS drivers/receivers. The nominal output impedance of an isolator driver channel is approximately 50  $\Omega$ , ±40%, which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be terminated with 50  $\Omega$  controlled impedance PCB traces. Table 11 details powered and unpowered operation of the Si84xx's non-I²C digital channels.

Table 11. Si84xx Operation Table

| V <sub>I</sub> Input <sup>1,4</sup> | VDDI State <sup>1,2,3</sup> | VDDO State <sup>1,2,3</sup> | V <sub>O</sub> Output <sup>1,4</sup> | Comments                                                                                                                   |
|-------------------------------------|-----------------------------|-----------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| Н                                   | Р                           | Р                           | Н                                    | Normal aparation                                                                                                           |
| L                                   | Р                           | Р                           | L                                    | Normal operation.                                                                                                          |
| х                                   | UP                          | Р                           | L                                    | Upon transition of VDDI from unpowered to powered, $V_{O}$ returns to the same state as $V_{I}$ in less than 1 $\mu$ s.    |
| Х                                   | Р                           | UP                          | Undetermined                         | Upon transition of VDDO from unpowered to powered, $V_{\rm O}$ returns to the same state as $V_{\rm I}$ within 1 $\mu s$ . |

- 1. VDDI and VDDO are the input and output power supplies. V<sub>I</sub> and V<sub>O</sub> are the respective input and output terminals.
- 2. Powered (P) state is defined as 3.0 V < VDD < 5.5 V.
- **3.** Unpowered (UP) state is defined as VDD = 0 V.
- **4.** X = not applicable; H = Logic High; L = Logic Low.



### 4. Layout Recommendations

Dielectric isolation is a set of specifications produced by safety regulatory agencies from around the world, which describes the physical construction of electrical equipment that derives power from high-voltage power systems, such as  $100-240~V_{AC}$  systems or industrial power. The dielectric test (or HIPOT test) given in the safety specifications places a very high voltage between the input power pins of a product and the user circuits and the user-touchable surfaces of the product. For the IEC relating to products deriving their power from the  $220-240~V_{C}$  power grids, the test voltage is  $2500~V_{AC}$  (or  $3750~V_{DC}$ , the peak equivalent voltage).

There are two terms described in the safety specifications:

- Creepage—the distance along the insulating surface an arc may travel.
- Clearance—the shortest distance through air that an arc may travel.

Figure 13 illustrates the accepted method of providing the proper creepage distance along the surface. For a 120  $V_{AC}$  application, this distance is 3.2 mm, and the narrow-body SOIC package can be used. For a 220–240  $V_{AC}$  application, this distance is 6.4 mm, and a wide-body SOIC package must be used. There must be no copper traces within this 3.2 or 6.4 mm exclusion area, and the surface should have a conformal coating, such as solder resist. The digital isolator chip must straddle this exclusion area.



Figure 13. Creepage Distance

### 4.1. Supply Bypass

The Si84xx families require a  $1\,\mu\text{F}$  bypass capacitor between AVDD and AGND and BVDD and BGND. The capacitor should be placed as close as possible to the package. See "6.Errata and Design Migration Guidelines" on page 22 for more details.



#### 4.2. RF Radiated Emissions

The Si84xx families use an RF carrier frequency of approximately 700 MHz. This results in a small amount of radiated emissions at this frequency and its harmonics. The radiation is not from the IC chip but, rather, is due to a small amount of RF energy driving the isolated ground planes, which can act as a dipole antenna.

The unshielded Si84xx evaluation board passes FCC Class B (Part 15) requirements. Table 12 shows measured emissions compared to FCC requirements. Note that the data reflects worst-case conditions, where all inputs tied to logic 1 and the RF transmitters are fully active.

Radiated emissions can be reduced if the circuit board is enclosed in a shielded enclosure or if the PCB is a less efficient antenna.

| Frequency<br>(MHz) | Measured<br>(dBµV/m) | FCC Spec<br>(dBµV/m) | Compared to Spec (dB) |
|--------------------|----------------------|----------------------|-----------------------|
| 712                | 29                   | 37                   | -8                    |
| 1424               | 39                   | 54                   | -15                   |
| 2136               | 42                   | 54                   | -12                   |
| 2848               | 43                   | 54                   | -11                   |
| 4272               | 44                   | 54                   | -10                   |
| 4984               | 44                   | 54                   | -10                   |
| 5696               | 44                   | 54                   | -10                   |

**Table 12. Radiated Emissions** 

### 4.3. RF, Magnetic, and Common Mode Transient Immunity

The Si84xx families have very high common mode transient immunity while transmitting data. This is typically measured by applying a square pulse with very fast rise/fall times between the isolated grounds. Measurements show no failures at 30 kV/µs (typical). During a high surge event, the output may glitch low for up to 20–30 ns, but the output corrects immediately after the surge event.

The Si84xx families pass the industrial requirements of CISPR24 for RF immunity of 10 V/m using an unshielded evaluation board. As shown in Figure 14, the isolated ground planes form a parasitic dipole antenna. The PCB should be laid-out to not act as an efficient antenna for the RF frequency of interest. RF susceptibility is also significantly reduced when the end system is housed in a metal enclosure, or otherwise shielded.

The Si840x digital isolator can be used in close proximity to large motors and various other magnetic-field producing equipment. In theory, data transmission errors can occur if the magnetic field is too large and the field is too close to the isolator. However, in actual use, the Si84xx devices provide extremely high immunity to external magnetic fields and have been independently evaluated to withstand magnetic fields of at least 1000 A/m according to the IEC 61000-4-8 and IEC 61000-4-9 specifications.



### 5. Typical Application Overview

# 5.1. I<sup>2</sup>C Background

In many applications, I<sup>2</sup>C, SMBus, and PMBus interfaces require galvanic isolation for safety or ground loop elimination. For example, Power over Ethernet (PoE) applications typically use an I<sup>2</sup>C interface for communication between the PoE power sourcing device (PSE), and the earth ground referenced system controller. Galvanic isolation is required both by standard and also as a practical matter to prevent ground loops in Ethernet connected equipment.

The physical interface consists of two wires: serial data (SDA) and serial clock (SCL). These wires are connected to open collector drivers that serve as both inputs and outputs. At first glance, it appears that SDA and SCL can be isolated simply by placing two unidirectional isolators in parallel, and in opposite directions. However, this technique creates feedback that latches the bus line low when a logic low asserted by either master or slave. This problem can be remedied by adding anti-latch circuits, but results in a larger and more expensive solution. The Si840x products offer a single-chip, anti-latch solution to the problem of isolating I<sup>2</sup>C/SMBus applications and require no external components except the I<sup>2</sup>C/SMBus pull-up resistors. In addition, they provide isolation to a maximum of 2.5 kV<sub>RMS</sub>, support I<sup>2</sup>C clock stretching, and operate to a maximum I<sup>2</sup>C bus speed of 1.7 Mbps.

# 5.2. I<sup>2</sup>C Isolator Operation

Without anti-latch protection, bidirectional I<sup>2</sup>C isolators latch when an isolator output logic low propagates back through an adjacent isolator channel creating a stable latched low condition on both sides. Anti-latch protection is typically added to one side of the isolator to avoid this condition (the "A" side for the Si8400/05).

The following examples illustrate typical circuit configurations using the Si8405.



The "A side" output low  $(V_{OL})$  and input low  $(V_{IL})$  levels are designed such that the isolator  $V_{OL}$  is greater than the isolator  $V_{IL}$  to prevent the latch condition.

# 5.3. I<sup>2</sup>C Isolator Design Constraints

Table 13 lists the design constraints.

Table 13. Design Constraints

| Design Constraint                                                                                                 | Data Sheet Values                                                                                                                                       | Effect of Bus Pull-up Strength and Temperature                                                                                                                                                                                  |
|-------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| To prevent the latch condition, the isolator output low level must be greater than the isolator input high level. | Isolator V <sub>OL</sub> 0.8 V typical Isolator V <sub>IL</sub> 0.6 V typical  Input/Output Logic Low Level  Difference  ΔVSDA1, ΔVSCL1 = 50 mV minimum | This is normally guaranteed by the isolator data sheet. However, if the pull up strength is too weak, the output low voltage will fall and can get too close to the input low logic level. These track over temperature.        |
| The bus output low must be less than the isolator input low logic level.                                          | Bus $V_{OL} = 0.4 \text{ V maximum}$<br>Isolator $V_{IL} = 0.545 \text{ V minimum}$                                                                     | If the pull up strength is too large, the devices on the bus might not pull the voltage below the input low range. These have opposite temperature coefficients. Worst case is hot temperature.                                 |
| The isolator output low must be greater than the bus input low.                                                   | Bus $V_{IL}$ 0.3 x $V_{DD}$ = 1.0 V minimum for $V_{DD}$ = 3.3 V<br>Isolator $V_{OL}$ = 0.9 V maximum                                                   | If the pull up strength is too large, the isolator might not pull below the bus input low voltage. Si8400/05 Vol: -1.8 mV/C CMOS buffer: -0.6 mV/C This provides some temperature tracking, but worst case is cold temperature. |

# 5.4. I<sup>2</sup>C Isolator Design Considerations

The first step in applying an  $I^2C$  isolator is to choose which side of the bus will be connected to the isolator A side. Ideally, it should be the side which:

- 1. Is compatible with the range of bus pull up specified by the manufacturer. For example, the Si8400/05 isolators are normally used with a pull up of 0.5 mA to 3 mA.
- 2. Has the highest input low level for devices on the bus. Some devices may specify an input low of 0.8 V and other devices might require an input low of 0.3 x Vdd. Assuming a 3.3 V minimum power supply, the side with an input low of 0.3 x Vdd is the better side because this side has an input low level of 1.0 V.
- 3. Have devices on the bus that can pull down below the isolator input low level. For example, the Si840x input level is 0.545 V. As most CMOS devices can pull to within 0.4 V of GND this is generally not an issue.
- 4. Has the lowest noise. Due to the special logic levels, noise margins can be as low as 50 mV.

Although I<sup>2</sup>C isolators typically have an output low of 0.9 V, it is still possible to connect the isolator A side to a bus having a standard TTL logic low level of 0.8 V. In this case, use the lowest recommended bus pull-up. In this case, the Si8400/05 input low level will be reduced from 0.9 V maximum to 0.83 V maximum. It is important to take into account the input level negative temperature coefficient to ensure adequate noise margin. For example, if the bus device is specified for a maximum input low level of 0.8 V at 85 °C, the typical –0.6 mV/C temperature coefficient means that at –40 °C the input level will be 0.875 V minimum. This results in a noise margin of 45 mV.



Figure 16 illustrates a typical circuit configuration using the Si8405.



**Figure 16. Typical Application Diagram** 

### 6. Errata and Design Migration Guidelines

When using the new ISOpro products, or when migrating from Silicon Labs' legacy isolators, designers must consider and adhere to the following requirements.

### 6.1. Power Supply Bypass Capacitors

When using the ISOpro isolators with power supplies  $\geq$  4.5 V, sufficient VDD bypass capacitors must be present on both the VDD1 and VDD2 pins to ensure the VDD rise time is less than 0.5 V/ $\mu$ s (which is > 9  $\mu$ s for a  $\geq$  4.5 V supply). Although rise time is power supply dependent,  $\geq$  1  $\mu$ F capacitors are required on both power supply pins (VDD1, VDD2) of the isolator device.

#### 6.1.1. Resolution

This issue will be eliminated in a future revision of the device. Refer to "8.Ordering Guide" on page 25 for current ordering information.



# 7. Pin Descriptions



Table 14. Si8400 in SO-8 Package

| Pin | Name | Description                                                        |
|-----|------|--------------------------------------------------------------------|
| 1   | AVDD | Side A power supply terminal; connect to a source of 3.0 to 5.5 V. |
| 2   | ASDA | Side A data input or output.                                       |
| 3   | ASCL | Side A clock input or output.                                      |
| 4   | AGND | Side A ground terminal.                                            |
| 5   | BGND | Side B ground terminal.                                            |
| 6   | BSCL | Side B clock input or output.                                      |
| 7   | BSDA | Side B data input or output.                                       |
| 8   | BVDD | Side B power supply terminal; connect to a source of 3.0 to 5.5 V. |



Table 15. Si8405 in Narrow-Body SO-16 Package

| Pin | Name  | Description                                                        |  |
|-----|-------|--------------------------------------------------------------------|--|
| 1   | AVDD  | Side A Power Supply Terminal. Connect to a source of 3.0 to 5.5 V. |  |
| 2   | NC    | No connection.                                                     |  |
| 3   | ASDA  | Side A Data Input or Output.                                       |  |
| 4   | ADIN  | Side A Digital Input (non I <sup>2</sup> C).                       |  |
| 5   | ADOUT | Side A Digital Output (non I <sup>2</sup> C).                      |  |
| 6   | ASCL  | Side A Clock Input or Output.                                      |  |
| 7   | NC    | No connection.                                                     |  |
| 8   | AGND  | Side A Ground Terminal.                                            |  |
| 9   | BGND  | Side B Ground Terminal.                                            |  |
| 10  | NC    | No connection.                                                     |  |
| 11  | BSCL  | Side B Clock Input or Output.                                      |  |
| 12  | BDIN  | Side B Digital Input (non I <sup>2</sup> C).                       |  |
| 13  | BDOUT | Side B Digital Output (non I <sup>2</sup> C).                      |  |
| 14  | BSDA  | Side B Data Input or Output.                                       |  |
| 15  | NC    | No connection.                                                     |  |
| 16  | BVDD  | Side B Power Supply Terminal. Connect to a source of 3.0 to 5.5 V. |  |

# 8. Ordering Guide



**Figure 17. Naming Convention** 

**Table 16. Ordering Guide** 

| Ordering Part<br>Number | Number of<br>Bidirectional<br>I <sup>2</sup> C<br>Channels | Max I <sup>2</sup> C<br>Bus<br>Speed<br>(MHz) | Number of<br>Unidirectional<br>Channels | Max Data Rate of<br>Non-I <sup>2</sup> C<br>Unidirectional<br>Channels (Mbps) | Isolation<br>Ratings  | Temp Range<br>(°C) | Package    |
|-------------------------|------------------------------------------------------------|-----------------------------------------------|-----------------------------------------|-------------------------------------------------------------------------------|-----------------------|--------------------|------------|
| Si8400AA-A-IS           | 2                                                          | 1.7                                           | 0                                       | _                                                                             | 1 kV <sub>RMS</sub>   | -40 to 125         | NB SOIC-8  |
| Si8400AB-A-IS           | 2                                                          | 1.7                                           | 0                                       | _                                                                             | 2.5 kV <sub>RMS</sub> | -40 to 125         | NB SOIC-8  |
| Si8405AA-A-IS1          | 2                                                          | 1.7                                           | 1 forward<br>1 reverse                  | 10                                                                            | 1 kV <sub>RMS</sub>   | -40 to 125         | NB SOIC-16 |
| Si8405AB-A-IS1          | 2                                                          | 1.7                                           | 1 forward<br>1 reverse                  | 10                                                                            | 2.5 kV <sub>RMS</sub> | -40 to 125         | NB SOIC-16 |

# 9. Package Outline: 8-Pin Narrow Body SOIC

Figure 18 illustrates the package details for the Si840x in an 8-pin SOIC (SO-8). Table 17 lists the values for the dimensions shown in the illustration. All packages are Pb-free and RoHS compliant. Moisture sensitivity level is MSL3 with peak reflow temperature of 260 °C according to the JEDEC industry classification and peak solder temperature.



Figure 18. 8-pin Small Outline Integrated Circuit (SOIC) Package

**Table 17. Package Diagram Dimensions** 

| Symbol    | Millim   | neters   |
|-----------|----------|----------|
| Symbol    | Min      | Max      |
| А         | 1.35     | 1.75     |
| A1        | 0.10     | 0.25     |
| A2        | 1.40 REF | 1.55 REF |
| В         | 0.33     | 0.51     |
| С         | 0.19     | 0.25     |
| D         | 4.80     | 5.00     |
| Е         | 3.80     | 4.00     |
| е         | 1.27 BSC |          |
| Н         | 5.80     | 6.20     |
| h         | 0.25     | 0.50     |
| L         | 0.40     | 1.27     |
| $\propto$ | 0°       | 8°       |



# 10. Landing Pattern: 8-Pin Narrow Body SOIC

Figure 19 illustrates the recommended landing pattern details for the Si840x in an 8-pin narrow-body SOIC. Table 18 lists the values for the dimensions shown in the illustration.



Figure 19. PCB Landing Pattern: 8-Pin Narrow Body SOIC

Table 18. PCM Landing Pattern Dimensions (8-Pin Narrow Body SOIC)

| Dimension | Feature            | (mm) |
|-----------|--------------------|------|
| C1        | Pad Column Spacing | 5.40 |
| E         | Pad Row Pitch      | 1.27 |
| X1        | Pad Width          | 0.60 |
| Y1        | Pad Length         | 1.55 |

- **1.** This Land Pattern Design is based on IPC-7351 pattern SOIC127P600X173-8N for Density Level B (Median Land Protrusion).
- 2. All feature sizes shown are at Maximum Material Condition (MMC) and a card fabrication tolerance of 0.05 mm is assumed.

# 11. Package Outline: 16-Pin Narrow Body SOIC

Figure 20 illustrates the package details for the Si840x in a 16-pin narrow-body SOIC (SO-16). Table 19 lists the values for the dimensions shown in the illustration. All packages are RoHS-compliant. Moisture sensitivity level is MSL3 with peak reflow temperature of 260 °C according to the JEDEC industry classification and peak solder temperature.



Figure 20. 16-pin Small Outline Integrated Circuit (SOIC) Package

| Dimension | Min       | Max  |
|-----------|-----------|------|
| А         | _         | 1.75 |
| A1        | 0.10      | 0.25 |
| A2        | 1.25      | _    |
| b         | 0.31      | 0.51 |
| С         | 0.17      | 0.25 |
| D         | 9.90 BSC  |      |
| E         | 6.00 BSC  |      |
| E1        | 3.90 BSC  |      |
| е         | 1.27 BSC  |      |
| L         | 0.40 1.27 |      |

**Table 19. Package Diagram Dimensions** 

**Table 19. Package Diagram Dimensions (Continued)** 

| Dimension | Min      | Max  |
|-----------|----------|------|
| L2        | 0.25 BSC |      |
| h         | 0.25     | 0.50 |
| θ         | 0°       | 8°   |
| aaa       | 0.10     |      |
| bbb       | 0.20     |      |
| ccc       | 0.10     |      |
| ddd       | 0.25     |      |

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- **3.** This drawing conforms to the JEDEC Solid State Outline MS-012, Variation AC.
- **4.** Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

# 12. Landing Pattern: 16-Pin Narrow Body SOIC

Figure 21 illustrates the recommended landing pattern details for the Si840x in a 16-pin narrow-body SOIC. Table 20 lists the values for the dimensions shown in the illustration.



Figure 21. 16-Pin Narrow Body SOIC PCB Landing Pattern

**Table 20. 16-Pin Narrow Body SOIC Landing Pattern Dimensions** 

| Dimension | Feature            | (mm) |
|-----------|--------------------|------|
| C1        | Pad Column Spacing | 5.40 |
| E         | Pad Row Pitch      | 1.27 |
| X1        | Pad Width          | 0.60 |
| Y1        | Pad Length         | 1.55 |

- 1. This Land Pattern Design is based on IPC-7351 pattern SOIC127P600X165-16N for Density Level B (Median Land Protrusion).
- 2. All feature sizes shown are at Maximum Material Condition (MMC) and a card fabrication tolerance of 0.05 mm is assumed.



# 13. Top Marking: 8-Pin Narrow Body SOIC



Figure 22. 8-Pin Narrow Body SOIC Top Marking

Table 21. 8-Pin Narrow Body SOIC Top Marking Table

| Line 1 Marking: | Base Part Number Ordering Options (See Ordering Guide for more information). | Si84 = Isolator I <sup>2</sup> C Product Series:  ■ XY = Channel Configuration  • 00 = Bidirectional SCL and SDA channels  ■ S = Speed Grade  • A = 1.7 Mbps  ■ V = Isolation rating  • A = 1 kV; B = 2.5 kV |
|-----------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Line 2 Marking: | YY = Year<br>WW = Work week                                                  | Assigned by assembly contractor. Corresponds to the year and work week of the mold date.                                                                                                                     |
|                 | R = Product Rev<br>F = Wafer Fab                                             | First two characters of the manufacturing code from Assembly.                                                                                                                                                |
| Line 3 Marking: | Circle = 1.1 mm Diameter<br>Left-Justified                                   | "e3" Pb-Free Symbol                                                                                                                                                                                          |
|                 | A = Assembly Site I = Internal Code XX = Serial Lot Number                   | Last four characters of the manufacturing code from assembly.                                                                                                                                                |

# 14. Top Marking: 16-Pin Narrow Body SOIC



Figure 23. 16-Pin Narrow Body SOIC Top Marking

**Table 22. 16-Pin Narrow Body SOIC Top Marking Table** 

| Line 1 Marking: | Base Part Number<br>Ordering Options                | Si84 = Isolator product series  ■ XY = Channel Configuration  • 05 = Bidirectional SCL, SDA; 1- forward and 1-reverse unidirectional channel  ■ S = Speed Grade  • A = 1.7 Mbps  ■ V = Isolation rating  • A = 1 kV; B = 2.5 kV |
|-----------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Line 2 Marking: | Circle = 1.2 mm Diameter  YY = Year  WW = Work Week | "e3" Pb-Free Symbol Assigned by the Assembly House. Corresponds to the year and work week of the mold date.                                                                                                                     |
|                 | TTTTTT = Mfg code                                   | Manufacturing Code from Assembly Purchase Order form.                                                                                                                                                                           |
|                 | Circle = 1.2 mm diameter                            | "e3" Pb-Free Symbol.                                                                                                                                                                                                            |





# **Si840x**

### **CONTACT INFORMATION**

Silicon Laboratories Inc.

400 West Cesar Chavez Austin, TX 78701 Tel: 1+(512) 416-8500

Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032

Please visit the Silicon Labs Technical Support web page: https://www.silabs.com/support/pages/contacttechnicalsupport.aspx and register to submit a technical support request.

The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages.

The sale of this product contains no licenses to Power-One's intellectual property. Contact Power-One, Inc. for appropriate licenses.

Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc.

Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.

