

# **POWER MANAGEMENT**

# Features

- Input Voltage Range 2.9 to 5.5V
- Output Voltage Range 0.8V to 3.3V
- Output Current up to 4A for each channel
- Ultra-Small Footprint <1mm Height Solution</li>
- Switching Frequency 1.6MHz
- Automatic Power Save Mode
- Efficiency Up to 95%
- Low Output Noise Across Load Range
- Excellent Transient Response
- Start Up into Pre-Bias Output
- Duty-Cycle Low Dropout Operation 100%
- Shutdown Current <1µA
- Externally Programmable Soft Start Time
- Power Good indicator
- Input Under-Voltage Lockout
- Output Over-Voltage, Current Limit Protection
- Over-Temperature Protection
- Thermally Enhanced 4 x 4 x 0.6 (mm)
  MLPQ-UT28 package
- Lead-free, Halogen free, and RoHS/WEEE compliant

# **Applications**

- Routers and Network Cards
- LCD TV
- Office Automation
- Printers

### L<sub>A</sub> 1.0µH **PVINA** VINA I XA VOUTA AVINA SC286 COUTA R<sub>PGOODA</sub> $R_{AVINA} 1 \Omega$ 100kΩ < 工 47µF ~~~- $L_B$ 1.0µH $C_{AVINA}0.1\mu F$ VOUTB LXB AGNDA COUTB VOUTB 1 47µF SSA PGOODA CSSA PGNDA **PVINB** 1nF VINB R<sub>PGOODB</sub> $R_{AVINB} 1 \Omega$ CINR 100kΩ < ~~~~ \_ 22µF AVINB SSB CAVINB0.1µF C<sub>SSB</sub> PGNDB 1nF AGNDB PGOODB ÷ CTL0A CTL0A CTL0B CTL0B CTL1B CTL1A CTL1A CTL1B CTL2B CTI 2A CTI 2A CTL2B CTL3B CTL3A CTL3A CTL3B

### **Typical Application Circuit**

### Rev. 1.1

© 2011 Semtech Corporation

# Dual Channel 4A Synchronous Step-Down Regulator

# Description

The SC286 is a dual channel 4A synchronous step-down regulator designed to operate with an input voltage range of 2.9V to 5.5V. Each channel offers fifteen predetermined output voltages via separate control pins programmable from 0.8 to 3.3 Volts. The control pins allow for on-the-fly voltage changes, enabling system designers to implement dynamic power savings. The device is also capable of adjusting output voltage via an external resistor divider.

The SC286 is optimized for maximum efficiency over a wide range of load currents. During full load operation, the device operates in PWM mode with fixed 1.6MHz oscillator frequency, allowing the use of small surface mount external components. As the load decreases, the regulator will transition into Power Save mode maintaining high efficiency.

Connecting the control pins to logic low forces the device into shutdown mode reducing the supply current to less than 1 $\mu$ A. Connecting any of the control pins to logic high enables the converter and sets the output voltage according to Table 1. Other features include under-voltage lockout, programmable soft-start to limit in-rush current, power good indicator, over-temperature protection, and output short circuit protection.

The SC286 is available in a thermally-enhanced,  $4 \times 4 \times 0.6$  (mm) MLPQ-UT28 package and has a rated temperature range of -40 to +85°C.



# **Pin Configuration**



# **Marking Information**



# **Ordering Information**

| Device                       | Package                    |
|------------------------------|----------------------------|
| SC286ULTRT <sup>(1)(2)</sup> | 4 x 4 x 0.6 (mm) MLPQ-UT28 |
| SC286EVB                     | Evaluation Board           |

Notes:

(1) Available in tape and reel only. A reel contains 3,000 devices.

(2) Device is lead-free, Halogen free, and RoHS/WEEE compliant.

### Table 1 – Output Voltage Settings for Each Channel

| Table I | - Output voltage Settings for Each channer |         |         |                |  |
|---------|--------------------------------------------|---------|---------|----------------|--|
| CTL3A/B | CTL2A/B                                    | CTL1A/V | CTL0A/B | Output Voltage |  |
| 0       | 0                                          | 0       | 0       | Shutdown       |  |
| 0       | 0                                          | 0       | 1       | 0.8            |  |
| 0       | 0                                          | 1       | 0       | 1.00           |  |
| 0       | 0                                          | 1       | 1       | 1.025          |  |
| 0       | 1                                          | 0       | 0       | 1.05           |  |
| 0       | 1                                          | 0       | 1       | 1.20           |  |
| 0       | 1                                          | 1       | 0       | 1.25           |  |
| 0       | 1                                          | 1       | 1       | 1.30           |  |
| 1       | 0                                          | 0       | 0       | 1.50           |  |
| 1       | 0                                          | 0       | 1       | 1.80           |  |
| 1       | 0                                          | 1       | 0       | 2.20           |  |
| 1       | 0                                          | 1       | 1       | 2.50           |  |
| 1       | 1                                          | 0       | 0       | 2.60           |  |
| 1       | 1                                          | 0       | 1       | 2.80           |  |
| 1       | 1                                          | 1       | 0       | 3.00           |  |
| 1       | 1                                          | 1       | 1       | 3.30           |  |



# **Absolute Maximum Ratings**

| PVINA/B and AVINA/B Supply Voltages (V)0.3 to +6.0                 |  |  |  |  |  |
|--------------------------------------------------------------------|--|--|--|--|--|
| LXA, LXB (V) $^{\scriptscriptstyle (1)}$ 0.3 to PVIN +0.3V, 6V Max |  |  |  |  |  |
| VOUTA, VOUTB (V)0.3 to AVIN + 0.3                                  |  |  |  |  |  |
| $CTLx_{A'}$ $CTLx_{B}$ pins (V)                                    |  |  |  |  |  |
| VOUTA, VOUTB Short Circuit Duration Continuous                     |  |  |  |  |  |
| ESD Protection Level <sup>(2)</sup> (kV) 3                         |  |  |  |  |  |
|                                                                    |  |  |  |  |  |

# **Recommended Operating Conditions**

| PVINA/B and AVINA/B Supply (V) 2.9 to +5.5              |
|---------------------------------------------------------|
| Maximum Output Current, Each Channel (A)4.0             |
| Input Capacitor, Each Channel (µF) 22                   |
| Output Capacitor, Each Channel ( $\mu F$ ) 47 or 2 x 22 |
| Output Inductor, Each Channel ( $\mu$ H) 1.0            |

# **Thermal Information**

| Thermal Resistance, Junction to Ambient <sup>(3)</sup> (°C/W) 32.5 |
|--------------------------------------------------------------------|
| Thermal Resistance, Junction to Case (°C/W) 7                      |
| Maximum Junction Temperature (°C)+150                              |
| Storage Temperature Range (°C)65 to +150                           |
| Peak IR Reflow Temperature (10s to 30s) (°C) +260                  |

Exceeding the absolute maximum ratings may result in permanent damage to the device and/or device malfunction. Operation outside of the parameters specified in the Electrical Characteristics section is not recommended.

Notes:

(1) Due to parasitic board inductance, the transient LX pin voltage at the point of measurement may appear larger than that which exists on silicon. The device is designed to tolerate the short duration transient voltages that will appear on the LX pin due to the deadtime diode conduction, for inductor currents up to the current limit setting of the device.

(2) Tested according to JEDEC standard JESD22-A114-B.

(3) Calculated from package in still air, mounted to 3 x 4.5 (in), 4 layer FR4 PCB with thermal vias under the exposed pad per JESD51 standards.

# Electrical Characteristics -

Unless specified: PVIN = AVIN = 5.0V, VOUT = 1.50V,  $C_{IN} = 22\mu$ F,  $C_{OUT} = 2 \times 22\mu$ F; L = 1.0 $\mu$ H; -40°C ≤ T<sub>J</sub> ≤ +125 °C; Per Channel Unless otherwise noted; Typical values are T<sub>A</sub> = +25 °C.

| Parameter                                     | Symbol              | Conditions                                                      |       | Тур  | Max   | Units |  |
|-----------------------------------------------|---------------------|-----------------------------------------------------------------|-------|------|-------|-------|--|
|                                               | UVLO                | Rising AVINA/B; PVINA/B=AVINA/B                                 |       | 2.80 | 2.90  | V     |  |
| Under-Voltage Lockout                         |                     | Hysteresis                                                      |       | 300  |       | mV    |  |
| Output Voltage Tolerance <sup>(1)</sup>       | ΔV <sub>OUT</sub>   | PVINA/B= AVINA/B= 2.9 to 5.5V; I <sub>OUT</sub> =0A             | -1.25 |      | +1.25 | %     |  |
| Current Limit                                 | I <sub>LIMIT</sub>  | Peak LX current                                                 |       | 6.0  | 7.0   | A     |  |
| Supply Current                                | ١ <sub>q</sub>      | I <sub>OUTA/B</sub> = 0A                                        |       | 100  |       | μΑ    |  |
| Shutdown Current                              | I <sub>shdn</sub>   | CTL3-0A/B = AGNDA/B                                             |       | 1    | 10    | μΑ    |  |
| High Side Switch Resistance <sup>(2)</sup>    | R <sub>dson_p</sub> | N_P I <sub>LXA/β</sub> = 100mA, T <sub>J</sub> = 25 °C          |       | 50   |       |       |  |
| Low Side Switch Resistance <sup>(2)</sup>     | R <sub>dson_n</sub> | I <sub>LXA/B</sub> = -100mA, Τ <sub>J</sub> = 25 °C             |       | 35   |       |       |  |
| L <sub>x</sub> Leakage Current <sup>(2)</sup> | I <sub>lk(LX)</sub> | PVINA/B = AVINA/B= 5.5V; LXA/B= 0V; CTL3-0A/B = AGNDA/B         | 1 10  |      |       |       |  |
|                                               |                     | PVINA/B = AVINA/B = 5.5V; LXA/B = 5.0V; CTL3-0A/B = AGNDA/B -20 |       | -1   |       | - μΑ  |  |



# **Electrical Characteristics (continued)**

| Parameter                                     | Symbol                | Conditions                                           | Min   | Тур   | Мах   | Units |
|-----------------------------------------------|-----------------------|------------------------------------------------------|-------|-------|-------|-------|
| Load Regulation                               | $\Delta V_{LOAD-REG}$ | $PVINA/B = AVINA/B = 5.0V$ , $I_{OUT} = 800mA$ to 4A |       | ±0.3  |       | %     |
| Oscillator Frequency                          | f <sub>osc</sub>      |                                                      | 1.275 | 1.600 | 1.925 | MHz   |
| Soft-Start Charging Current <sup>(2)</sup>    | I <sub>ss</sub>       |                                                      |       | +5    |       | μΑ    |
| Foldback Holding Current                      | I <sub>CL_HOLD</sub>  | Average LX Current                                   |       | 1     |       | A     |
| Impedance of PGOOD Low                        | R <sub>pgood_lo</sub> |                                                      |       | 10    |       | Ω     |
| PGOOD Threshold                               | V <sub>pg_th</sub>    | VOUTA/B rising                                       |       | 90    |       | %     |
|                                               | V <sub>pg_Dly</sub>   | Asserted                                             |       | 2     |       | ms    |
| PGOOD Delay                                   |                       | PGOODA/B= Low                                        |       | 20    |       | μs    |
| CTL <sub>x</sub> Delay                        | t <sub>en_DLY</sub>   | From CTL <sub>x</sub> Input High to SS starts rising |       | 50    |       | μs    |
| CTL <sub>x</sub> Input Current <sup>(2)</sup> | I <sub>ctlx</sub>     | CTL <sub>x</sub> =AVINA/B or AGNDA/B                 | -2.0  |       | 2.0   | μΑ    |
| CTL <sub>x</sub> Input High Threshold         | V <sub>ctlx_hi</sub>  |                                                      | 1.2   |       |       | V     |
| CTL <sub>x</sub> Input Low Threshold          | V <sub>CTLx_LO</sub>  |                                                      |       |       | 0.4   | V     |
| V <sub>OUTA/B</sub> Over Voltage Protection   | V <sub>OVP</sub>      |                                                      | 110   | 115   | 120   | %     |
| Thermal Shutdown Temperature                  | T <sub>sD</sub>       |                                                      |       | 160   |       | °C    |
| Thermal Shutdown Hysteresis                   | T <sub>SD_HYS</sub>   |                                                      |       | 10    |       | °C    |

Notes:

(1) The "Output Voltage Tolerance" includes output voltage accuracy, voltage drift over temperature and the line regulation.

(2) A negative current means the current flows into the pin and a positive current means the current flows out from the pin.



# **Pin Descriptions**

| Pin #          | Pin Name          | Pin Function                                                                                                                                                                                                          |  |  |
|----------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1, 2           | PVINA             | Input supply voltage for the converter power stage                                                                                                                                                                    |  |  |
| 3              | AGNDA             | ound connection for the internal circuitry — AGNDA needs to be connected to PGNDA directly.                                                                                                                           |  |  |
| 4              | AVINA             | Power supply for the internal circuitry — AVINA is required to be connected to PVINA through an R-C filter of $1\Omega$ and $100$ nF.                                                                                 |  |  |
| 5, 6, 7, 8     | CTL <sub>XA</sub> | Control bit — see Table 1 for decoding. These pins have $500k\Omega$ internal pull-down resistors which are switched into the circuit whenever $CTL_{xA}$ is low or when the part is in under-voltage lockout.        |  |  |
| 9              | PGOODA            | Power good indicator — when the output voltage reaches the PGOODA threshold, this pin will be open-drain (after the PGOODA delay), otherwise, it is pulled low internally.                                            |  |  |
| 10             | SSA               | Soft Start — connect a soft-start capacitor to program the soft start time. There is a $5\mu$ A charging current flowing out of the pin.                                                                              |  |  |
| 11             | VOUTA             | Output voltage sense pin                                                                                                                                                                                              |  |  |
| 12             | PGNDB             | Ground connection for converter power stage                                                                                                                                                                           |  |  |
| 13, 14         | LXB               | Switching node — connect an inductor between this pin and the output capacitor.                                                                                                                                       |  |  |
| 15, 16         | PVINB             | Input supply voltage for the converter power stage                                                                                                                                                                    |  |  |
| 17             | AGNDB             | Ground connection for the internal circuitry — AGNDB needs to be connected to PGNDB directly.                                                                                                                         |  |  |
| 18             | AVINB             | Power supply for the internal circuitry — AVINB is required to be connected to PVINB through an R-C filter of $1\Omega$ and $100$ nF.                                                                                 |  |  |
| 19, 20, 21, 22 | CTL <sub>xb</sub> | Control bit — see Table 1 for decoding. These pins have $500k\Omega$ internal pull-down resistors which are switched into the circuit whenever CTL <sub>xB</sub> is low or when the part is in under-voltage lockout. |  |  |
| 23             | PGOODA            | Power good indicator — when the output voltage reaches the PGOODA threshold, this pin will be open-drain (after the PGOODA delay), otherwise, it is pulled low internally.                                            |  |  |
| 24             | SSB               | Soft Start — connect a soft-start capacitor to program the soft start time. There is a $5\mu$ A charging current flowing out of the pin.                                                                              |  |  |
| 25             | VOUTB             | Output voltage sense pin                                                                                                                                                                                              |  |  |
| 26             | PGNDA             | Ground connection for converter power stage                                                                                                                                                                           |  |  |
| 27, 28         | LXA               | Switching node — connect an inductor between this pin and the output capacitor.                                                                                                                                       |  |  |
| Т              | Thermal Pad       | Thermal pad for heat sinking purposes — recommend to connect to PGND. It is not connected internally.                                                                                                                 |  |  |



# **Block Diagram**



V<sub>IN</sub> = 5V; V<sub>OUT</sub> = 3.3V

V<sub>IN</sub> = 5V; V<sub>OUT</sub> = 1.5V

3.5

4.0

V<sub>IN</sub> = 3.3V; V<sub>OUT</sub> = 1.5V



# **Typical Characteristics**

Circuit Conditions:  $C_{IN} = 22\mu$ F/6.3V,  $C_{OUT} = 2 \times 22\mu$ F/6.3V,  $C_{ss} = 10$ nF. Unless otherwise noted, L = 1.0 $\mu$ H (TOKO: FDV0530S-1R0), each device

T<sub>A</sub> = 25 °C

2000

1600

(Mu) sson 800

400

0

0

0.5

1.0



 $R_{_{\text{DS(ON)}}}$  Variation vs. Input Voltage





R<sub>DS(ON)</sub> Variation vs. Temperature

2.0

Output current (A)

2.5

3.0

1.5

**Total Loss** 







Circuit Conditions: C<sub>IN</sub> = 22µF/6.3V, C<sub>out</sub> = 2 x 22µF/6.3V, C<sub>ss</sub> = 10nF. Unless otherwise noted, L = 1.0µH (TOKO: FDV0530S-1R0), each device







Output Voltage Ripple ( $V_{OUT}$ =1.5V)  $V_{N} = 5V, = I_{OUT} = 0$   $V_{OUT} (50mV/div)$   $V_{N} (2V/div)$  LX (2V/div)  $I_{SW} (1A/div)$  TTime (500ns/div)

Output Voltage Ripple (V<sub>out</sub>=1.5V) @ Full Load



SEMTECH

Circuit Conditions: C<sub>IN</sub> = 22µF/6.3V, C<sub>out</sub> = 2 x 22µF/6.3V, C<sub>ss</sub> = 10nF. Unless otherwise noted, L = 1.0µH (TOKO: FDV0530S-1R0), each device





Circuit Conditions:  $C_{IN} = 22\mu$ F/6.3V,  $C_{OUT} = 2 \times 22\mu$ F/6.3V,  $C_{ss} = 10$ nF. Unless otherwise noted, L = 1.0 $\mu$ H (TOKO: FDV0530S-1R0), each device



Start Up into Pre-Biased Output (V<sub>out</sub>=1.5V)







# Start Up into Pre-Biased Output ( $V_{out}$ =3.3V)





Circuit Conditions:  $C_{IN} = 22\mu$ F/6.3V,  $C_{OUT} = 2 \times 22\mu$ F/6.3V,  $C_{ss} = 10$ nF. Unless otherwise noted, L = 1.0 $\mu$ H (TOKO: FDV0530S-1R0), each device



# PGOOD (5V/div) $V_{UX} (5V/div)$ $V_{UX} (2V/div)$ $V_{UX} (2V/div)$ $V_{UX} (2V/div)$ $V_{UX} (2V/div)$ Time (20µs/div)

# 

Transient Response (V<sub>OUT</sub>=1.5V, I<sub>STEP</sub>=2A)



### **Recovery from Short Circuit**







Circuit Conditions: C<sub>IN</sub> = 22µF/6.3V, C<sub>out</sub> = 2 x 22µF/6.3V, C<sub>ss</sub> = 10nF. Unless otherwise noted, L = 1.0µH (TOKO: FDV0530S-1R0), each device





# **Applications Information**

### **Detailed Description**

The SC286 is a two channel synchronous step-down PWM (Pulse Width Modulated), DC-DC converter utilizing a 1.6MHz fixed-frequency voltage mode architecture. Both channels are designed to operate in fixed-frequency PWM mode and will enter PSAVE (power save) mode at light loads to maximize efficiency. The switching frequency is chosen to minimize the size of the external inductor and capacitors while maintaining high efficiency. Both channels run independently

### Operation

During normal operation, the PMOS MOSFET is activated on each rising edge of the internal oscillator. The period is set by the onboard oscillator when in PWM mode. The device has an internal synchronous NMOS rectifier and does not require a Schottky diode on the LX pin. The device operates as a buck converter in PWM mode with a fixed frequency of 1.6MHz at medium to high loads. At light loads the part will enter PSAVE mode to maximize efficiency.

### **Power Save Mode Operation**

When the load current decreases below the PSAVE threshold, PWM switching stops and each channel automatically enters PSAVE mode. This threshold varies depending upon the input voltage and output voltage setting, optimizing efficiency for all possible load currents. While in PSAVE mode, output voltage regulation is controlled by a series of bursts in switching. During a burst, the inductor current is limited to a peak value which controls the on-time of the PMOS switch. After reaching this peak, the PMOS switch is disabled and the inductor current is forced to near 0mA. Switching bursts continue until the output voltage climbs to  $V_{OUT}$  +2% or until the PSAVE current limit is reached. Switching is then stopped to eliminate switching losses, enhancing overall efficiency. Switching resumes when the output voltage reaches the lower threshold of  $V_{OUT}$  and continues until the upper threshold again is reached. Note that the output voltage is regulated hysteretically while in PSAVE mode between  $V_{out}$  and  $V_{out}$  + 2%. The period and duty cycle while in PSAVE mode are solely determined by  $V_{IN}$  and  $V_{OUT}$  until PWM mode resumes. This can result in the switching frequency being much lower than the PWM mode frequency.

If the output load current increases enough to cause V<sub>OUT</sub> to decrease below the PSAVE exit threshold (V<sub>OUT</sub> -4%), the device automatically exits PSAVE and operates in continuous PWM mode. Note that the PSAVE high and low threshold levels are both set at or above V<sub>OUT</sub> to minimize undershoot when the SC286 exits PSAVE. Figure 1 illustrates the transitions from PWM mode to PSAVE mode and back to PWM mode.





### **Protection Features**

The SC286 provides the following protection features for each independent channel:

- Current Limit
- Over-Voltage Protection
- Soft-Start Operation
- Thermal Shutdown

### **Current Limit & OCP**

The internal PMOS power device in the switching stage for each channel is protected by a current limit feature. If the inductor current is above the PMOS current limit for 16 consecutive cycles, the part enters foldback current limit mode and the output current is limited to the current limit holding current  $(I_{CL HOLD})$  which is approximately 1A.



Under this condition, the output voltage will be the product of I<sub>CL\_HOLD</sub> and the load resistance. When the load presented falls below the current limit holding level, the output will charge to the upper PSAVE voltage threshold and return to normal operation. The SC286 is capable of sustaining an indefinite short circuit without damage. During soft start, if current limit has occurred before the SS voltage has reached 400mV, the part enters foldback current limit mode. Foldback current limit mode will be disabled during softstart after the SS voltage is higher than 400mV.

### **Over-Voltage Protection**

In the event of a 15% over-voltage on each independent output, the PWM drive is disabled with the LX pin floating. Switching does not resume until the output voltage falls below the nominal  $V_{out}$  regulation voltage.

### **Programmable Output Voltage**

The SC286 has fifteen pre-determined output voltage values which can be individually selected for each channel by programming the CTL input pins (see Table 1 — Output Voltage Settings). Each CTL pin has an active 500k $\Omega$  internal pull-down resistor. The 500k $\Omega$  resistor is switched in circuit whenever the CTL input voltage is below the input threshold, or when the part is in under voltage lockout. It is recommended to tie all high CTL pins together and use an external pull-up resistor to AVIN if there is no enable signal or if the enable input is an open drain/collector signal. The CTL pins may be driven by a microprocessor to allow dynamic voltage adjustment for systems that reduce the supply voltage when entering sleep states. Avoid all zeros being present on the CTL pins when changing programmable output voltages as this would disable the device.

SC286 is also capable of regulating a different (higher) output voltage, which is not shown in the Table 1, via an external resistor divider for each channel. There will be a typical 2µA current flowing into the VOUTA/B pin. The typical schematic for an adjustable output voltage option from the standard 1.0V with  $CTL_{XA/B} = [0010]$ , is shown in Figure 2. RFB1A/B and RFB2A/B are used to adjust the desired output voltage. If the RFB2A/B current is such that the 2µA VOUTA/B pin current can be ignored, then RFB1A/B can be found using the next equation. RFB2A/B needs to be low enough in value for the current through the resistor chain to be at least 20µA in order to ignore the VOUTA/B pin current.





$$\mathbf{R}_{\mathsf{FB1}} = \frac{\mathbf{V}_{\mathsf{OUT}} - \mathbf{V}_{\mathsf{OSTD}}}{\mathbf{V}_{\mathsf{OSTD}}} \times \mathbf{R}_{\mathsf{FB2}}$$

where  $\rm V_{\rm OSTD}$  is the pre-determined output voltage via the CTL pins.

 $C_{\rm FF}$  is needed to maintain good transient response performance. The correct value of  $C_{\rm FF}$  can be found using the following equation.

$$C_{\text{FF}}[\text{nF}] = 2.5 \times \frac{\left(V_{\text{OUT}} - 0.5\right)^2}{R_{\text{FB1}}[k\Omega] \times \left(V_{\text{OUT}} - V_{\text{OSTD}}\right)} \times \left(\frac{V_{\text{OSTD}}}{V_{\text{OSTD}} - 0.5}\right)$$

To simplify the design, it is recommended to program the desired output voltage from a standard 1.0V as shown in Figure 2 with a proper  $C_{_{FF}}$  calculated from Equation 2. For programming the output voltage from other standard voltages,  $R_{_{FB1}}$ ,  $R_{_{FB2}}$  and  $C_{_{FF}}$  need to be adjusted to conform to the previous equations.

### **Maximum Power Dissipation**

Each channel of SC286 has its own  $\Theta_{JA}$  of 32.5°C/W when only one channel is in operation. Since both channels are within the same package, there is about 50% of the heat generated which will be transferred to the adjacent channel. The equivalent total thermal impedance will be higher when the neighboring channel is also in operation.



To guarantee an operating junction temperature of less than 125°C, Figure 3 shows the maximum allowable total power loss versus temperature. The curve is based upon the junction temperature of either channel reaching a maximum of 125°C. Each channel of SC286 can support up to 4A load current. Figure 4 shows the maximum allowable power loss in channel B versus power loss in channel A for a range of temperatures.







### Figure 4 — Maximum allowable power loss in channel B versus power loss in channel A for a range of temperatures (both channels same current)

### **Shut Down**

When all CTL pins for a channel are low, the device will run in shutdown mode, drawing less than  $1\mu$ A from the input power supply. The internal switches and band-gap voltage will be immediately turned off.

### **Thermal Shutdown**

The device has an independent thermal shutdown feature for each channel to protect the SC286 if the junction temperature exceeds 160°C. During thermal shutdown, the on-chip power devices are disabled, floating the LX output. When the temperature drops by 10°C, it will initiate a soft start cycle to resume normal operation.

### **Under-Voltage Lockout**

Under-Voltage Lockout (UVLO) is enabled when the input voltage for each channel drops below the UVLO threshold. This prevents the device from entering an ambiguous state in which regulation cannot be maintained. Hysteresis of approximately 300mV is included to prevent chattering near the threshold. When the AVIN voltage rises back to the turn-on threshold and CTL<sub>x</sub> is high, the soft-start mode is initiated.

### **Power Good**

The power good (PGOOD) for each channel is an opendrain output. When the output voltage for each channel drops below 10% of the nominal voltage, the PGOOD pin for that channel is pulled low after a 20µs delay. During start-up, PGOOD will be asserted 1.8ms (typ.) after the output voltage reaches 90% of the final regulation voltage. The faults of over voltage, fold-back current limit mode and thermal shutdown will force PGOOD low after a 20µs delay. When recovering from a fault, PGOOD will be asserted 2ms (typ.) after Vout reaches 90% of the final regulation voltage.



### Soft-Start

The soft-start mode is activated for each channel after AVIN reaches it's UVLO voltage threshold and  $CTL_{XA/B}$  is set high to enable the part. Recovery from a thermal shutdown event will also activate the soft start sequence. The soft-start mode controls the slew-rate of the output voltage during start-up thus limiting in-rush current on the input supply. During start-up, the reference voltage for the error amplifier is clamped by the voltage on SS pin. The output voltage slew rate during soft-start is determined by the value of the external capacitor connected to the SS pin and the internal 5µA charging current. The device requires a minimum soft-start time from enable to final regulation in the order of 200µs, including the 50µs enable delay. As a result the soft start capacitor, Css, should be higher than 1.5nF. During start up, the chip operates in forced PWM mode.

### 100% Duty-Cycle Operation

SC286 is capable of operating at 100% duty-cycle. When the difference between the input voltage and output voltage is less than the minimum dropout voltage, the PMOS switch is turned completely on, operating in 100% duty-cycle. The minimum dropout voltage is the output current multiplied by the on-resistance of the internal PMOS switch and the DC-resistance of the inductor when the PMOS switch is on continuously.

### **Output L-C filter Selection**

SC286 has fixed internal loop-gain compensation for each channel. It is optimized for X5R or X7R ceramic output capacitors and an output L-C filter corner frequency of less than 34kHz. The output L-C corner frequency can be determined by the following equation.

$$f_{\rm C} = \frac{1}{2\pi \sqrt{L \times C_{\rm OUT}}}$$

In general, the inductor is chosen to set the inductor ripple current to approximately 30% of the maximum output current. It is recommended to use a typical inductor value of 1µH to 2.2µH with output ceramic capacitors of 44µF or higher capacitance. Lower inductance should be considered in applications where faster transient response is required. More output capacitance will reduce the output deviation for a particular load transient. When using low inductance, the maximum peak inductor current at any condition (normal operation and start up) can not exceed 5A which is the guaranteed minimum current limit. The saturation current rating of the inductor needs to be at least larger than the peak inductor current which is the maximum output current plus half of inductor ripple current.



### **PCB Layout Considerations**

The layout diagram in Figure 5 shows a recommended top-layer PCB for the SC286 and supporting components. Figure 6 shows the bottom layer for this PCB. Fundamental layout rules must be followed since the layout is critical for achieving the performance specified in the Electrical Characteristics table. Poor layout can degrade the performance of the DC-DC converter and can contribute to EMI problems, ground bounce, and resistive voltage losses. Poor regulation and instability can result.

The following guidelines are recommended when developing a PCB layout:

- 1. The input capacitor,  $C_{IN}$  (for applicable channel) should be placed within 1mm of the PVIN and PGND pins. This capacitor provides a low impedance loop for the pulsed currents present at the buck converter's input. Use short wide traces to connect as closely to the IC as possible. This will minimize EMI and input voltage ripple by localizing the high frequency current pulses.
- 2. Keep the LX pin traces as short as possible to minimize pickup of high frequency switching edges to other parts of the circuit.  $C_{OUT}$  and L (for applicable channel) should be connected as close as possible between the LX and PGND pins, with a direct return to the PGND pin from  $C_{OUT}$ . The gap between the LX trace and the other traces should be at least 0.25mm (10 mils).
- 3. Route the output voltage feedback/sense path away from the inductor and LX node to minimize noise and magnetic interference.
- Use a ground plane referenced to the SC286 PGND pin. Use several vias to connect to the component side ground to further reduce noise and interference on sensitive circuit nodes.
- 5. If possible, minimize the resistance from the VOUT and PGND pins to the load (for applicable channel). This will reduce the voltage drop on the ground plane and improve the load regulation. And it will also improve the overall efficiency by reducing the copper losses on the output and ground planes.
- 6. The filter capacitor, C<sub>AVIN</sub>, should be placed as close to the AVIN and AGND pins as possible. This reduces noise coupling into the internal circuit.



Figure 5 — Recommended PCB Layout (Top Layer)



Figure 6 — Recommended PCB Layout (Bottom Layer)



# **Outline Drawing – 4x4 MLPQ-UT28**





# Land Pattern – 4x4 MLPQ-UT28



|     | DIMENSIONS         |        |  |  |  |  |
|-----|--------------------|--------|--|--|--|--|
| DIM | INCHES MILLIMETERS |        |  |  |  |  |
| С   | (.156)             | (3.95) |  |  |  |  |
| G   | .122               | 3.10   |  |  |  |  |
| н   | .104               | 2.65   |  |  |  |  |
| к   | .104               | 2.65   |  |  |  |  |
| Р   | .016               | 0.40   |  |  |  |  |
| х   | .008               | 0.20   |  |  |  |  |
| Y   | .033               | 0.85   |  |  |  |  |
| Z   | .189               | 4.80   |  |  |  |  |

### NOTES:

- 1. CONTROLLING DIMENSIONS ARE IN MILLIMETERS (ANGLES IN DEGREES).
- 2. THIS LAND PATTERN IS FOR REFERENCE PURPOSES ONLY. CONSULT YOUR MANUFACTURING GROUP TO ENSURE YOUR COMPANY'S MANUFACTURING GUIDELINES ARE MET.
- 3. THERMAL VIAS IN THE LAND PATTERN OF THE EXPOSED PAD SHALL BE CONNECTED TO A SYSTEM GROUND PLANE. FAILURE TO DO SO MAY COMPROMISE THE THERMAL AND/OR FUNCTIONAL PERFORMANCE OF THE DEVICE.
- 4. SQUARE PACKAGE-DIMENSIONS APPLY IN BOTH X AND Y DIRECTIONS.



### © Semtech 2011

All rights reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent or other industrial or intellectual property rights. Semtech assumes no responsibility or liability whatsoever for any failure or unexpected operation resulting from misuse, neglect improper installation, repair or improper handling or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified range.

SEMTECH PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF SEMTECH PRODUCTS IN SUCH AP-PLICATIONS IS UNDERSTOOD TO BE UNDERTAKEN SOLELY AT THE CUSTOMER'S OWN RISK. Should a customer purchase or use Semtech products for any such unauthorized application, the customer shall indemnify and hold Semtech and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs damages and attorney fees which could arise.

**Contact Information** 

Semtech Corporation Power Management Products Division 200 Flynn Road, Camarillo, CA 93012 Phone: (805) 498-2111 Fax: (805) 498-3804

www.semtech.com