

-<sup>OGY</sup> 1-/2-Channel 24-Bit μPower No Latency ΔΣ™ADC in MSOP-10

January 2000

#### **FEATURES**

- 24-Bit ADC in Tiny MSOP-10 Package
- 1- or 2-Channel Inputs
- Automatic Channel Selection (Ping-Pong) (LTC2402)
- Zero Scale and Full Scale Set for Reference and Ground Sensing
- 4ppm INL, No Missing Codes
- 4ppm Full-Scale Error
- 0.5ppm Offset
- 0.6ppm Noise
- Internal Oscillator—No External Components Required
- 110dB Min, 50Hz/60Hz Notch Filter
- Single Conversion Settling Time for Multiplexed Applications
- Reference Input Voltage: 0.1V to V<sub>CC</sub>
- Live Zero—Extended Input Range Accommodates
   12.5% Overrange and Underrange
- Single Supply 2.7V to 5.5V Operation
- Low Supply Current (200µA) and Auto Shutdown

## **APPLICATIONS**

- Weight Scales
- Direct Temperature Measurement
- Gas Analyzers
- Strain-Gage Transducers
- Instrumentation
- Data Acquisition
- Industrial Process Control

#### DESCRIPTION

The LTC®2401/LTC2402 are 1- and 2-channel 2.7V to 5.5V micropower 24-bit analog-to-digital converters with an integrated oscillator, 4ppm INL and 0.6ppm RMS noise. These ultrasmall devices use delta-sigma technology and a new digital filter architecture that settles in a single cycle. This eliminates the latency found in conventional  $\Delta\Sigma$  converters and simplifies multiplexed applications.

Through a single pin, the LTC2401/LTC2402 can be configured for better than 110dB rejection at 50Hz or 60Hz ±2%, or can be driven by an external oscillator for a user defined rejection frequency in the range 1Hz to 120Hz. The internal oscillator requires no external frequency setting components.

These converters accept an external reference voltage from 0.1V to  $V_{CC}$ . With an extended input conversion range of –12.5%  $V_{REF}$  to 112.5%  $V_{REF}$  ( $V_{REF} = FS_{SET} - ZS_{SET}$ ), the LTC2401/LTC2402 smoothly resolve the offset and overrange problems of preceding sensors or signal conditioning circuits.

The LTC2401/LTC2402 communicate through a 2- or 3-wire digital interface that is compatible with SPI and MICROWIRE™ protocols.

 $\begin{subarray}{l} \begin{subarray}{l} \beg$ 

# TYPICAL APPLICATION



#### **Pseudo Differential Bridge Digitizer**





# ABSOLUTE MAXIMUM RATINGS (Notes 1, 2)

| Supply Voltage (V <sub>CC</sub> ) to GND | 0.3V to 7V           |
|------------------------------------------|----------------------|
| Analog Input Voltage to GND0.3V t        | $10 (V_{CC} + 0.3V)$ |
| Reference Input Voltage to GND 0.3V t    | $10 (V_{CC} + 0.3V)$ |
| Digital Input Voltage to GND0.3V t       | $0 (V_{CC} + 0.3V)$  |
| Digital Output Voltage to GND0.3V t      | $(V_{CC} + 0.3V)$    |

| <b>Operating Temperature Range</b> |               |
|------------------------------------|---------------|
| LTC2401/LTC2402C                   | 0°C to 70°C   |
| LTC2401/LTC2402I                   | 40°C to 85°C  |
| Storage Temperature Range          | 65°C to 150°C |
| Lead Temperature (Soldering,       | 10 sec)300°C  |

## PACKAGE/ORDER INFORMATION



Consult factory for Military grade parts.

# **CONVERTER CHARACTERISTICS** The $\bullet$ denotes specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{REF} = FS_{SET} - ZS_{SET}$ . (Notes 3, 4)

| PARAMETER                        | CONDITIONS                                                                                                           |   | MIN | TYP     | MAX      | UNITS                                              |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------|---|-----|---------|----------|----------------------------------------------------|
| Resolution                       |                                                                                                                      | • | 24  |         |          | Bits                                               |
| No Missing Codes Resolution      | $0.1V \le FS_{SET} \le V_{CC}$ , $ZS_{SET} = 0V$ (Note 5)                                                            | • | 24  |         |          | Bits                                               |
| Integral Nonlinearity            | FS <sub>SET</sub> = 2.5V, ZS <sub>SET</sub> = 0V (Note 6)<br>FS <sub>SET</sub> = 5V, ZS <sub>SET</sub> = 0V (Note 6) | • |     | 2<br>4  | 10<br>15 | ppm of V <sub>REF</sub>                            |
| Offset Error                     | $2.5V \le FS_{SET} \le V_{CC}$ , $ZS_{SET} = 0V$                                                                     | • |     | 0.5     | 2        | ppm of V <sub>REF</sub>                            |
| Offset Error Drift               | $2.5V \le FS_{SET} \le V_{CC}$ , $ZS_{SET} = 0V$                                                                     |   |     | 0.01    |          | ppm of V <sub>REF</sub> /°C                        |
| Full-Scale Error                 | $2.5V \le FS_{SET} \le V_{CC}$ , $ZS_{SET} = 0V$                                                                     | • |     | 4       | 10       | ppm of V <sub>REF</sub>                            |
| Full-Scale Error Drift           | $2.5V \le FS_{SET} \le V_{CC}$ , $ZS_{SET} = 0V$                                                                     |   |     | 0.04    |          | ppm of V <sub>REF</sub> /°C                        |
| Total Unadjusted Error           | $FS_{SET} = 2.5V, ZS_{SET} = 0V$<br>$FS_{SET} = 5V, ZS_{SET} = 0V$                                                   |   |     | 5<br>10 |          | ppm of V <sub>REF</sub><br>ppm of V <sub>REF</sub> |
| Output Noise                     | V <sub>IN</sub> = 0V (Note 13)                                                                                       |   |     | 3       |          | $\mu V_{RMS}$                                      |
| Normal Mode Rejection 60Hz ±2%   | (Note 7)                                                                                                             | • | 110 | 130     |          | dB                                                 |
| Normal Mode Rejection 50Hz ±2%   | (Note 8)                                                                                                             | • | 110 | 130     |          | dB                                                 |
| Power Supply Rejection, DC       | FS <sub>SET</sub> = 2.5V, ZS <sub>SET</sub> = 0V, V <sub>IN</sub> = 0V                                               |   |     | 100     |          | dB                                                 |
| Power Supply Rejection, 60Hz ±2% | FS <sub>SET</sub> = 2.5V, ZS <sub>SET</sub> = 0V, V <sub>IN</sub> = 0V, (Note 7)                                     |   |     | 110     |          | dB                                                 |
| Power Supply Rejection, 50Hz ±2% | FS <sub>SET</sub> = 2.5V, ZS <sub>SET</sub> = 0V, V <sub>IN</sub> = 0V, (Note 8)                                     |   |     | 110     |          | dB                                                 |

# **ANALOG INPUT AND REFERENCE** The ullet denotes specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{REF} = FS_{SET} - ZS_{SET}$ . (Note 3)

| SYMBOL                 | PARAMETER                      | CONDITIONS                               |   | MIN                       | TYP | MAX                      | UNITS |
|------------------------|--------------------------------|------------------------------------------|---|---------------------------|-----|--------------------------|-------|
| V <sub>IN</sub>        | Input Voltage Range            | (Note 14)                                | • | -0.125 • V <sub>REF</sub> |     | 1.125 • V <sub>REF</sub> | V     |
| FS <sub>SET</sub>      | Full-Scale Set Range           |                                          | • | 0.1 + ZS <sub>SET</sub>   |     | V <sub>CC</sub>          | V     |
| ZS <sub>SET</sub>      | Zero-Scale Set Range           |                                          | • | 0                         |     | FS <sub>SET</sub> – 0.1  | V     |
| C <sub>S(IN)</sub>     | Input Sampling Capacitance     |                                          |   |                           | 10  |                          | pF    |
| C <sub>S(REF)</sub>    | Reference Sampling Capacitance |                                          |   |                           | 15  |                          | pF    |
| I <sub>IN(LEAK)</sub>  | Input Leakage Current          | CS = V <sub>CC</sub>                     | • | -10                       | 1   | 10                       | nA    |
| I <sub>REF(LEAK)</sub> | Reference Leakage Current      | $V_{REF} = 2.5V, \overline{CS} = V_{CC}$ | • | -12                       | 1   | 12                       | nA    |

# **DIGITAL INPUTS AND DIGITAL OUTPUTS** The $\bullet$ denotes specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . (Note 3)

| SYMBOL              | PARAMETER                                       | CONDITIONS                                                                                 |   | MIN                   | TYP | MAX        | UNITS |
|---------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------|---|-----------------------|-----|------------|-------|
| V <sub>IH</sub>     | High Level Input Voltage CS, F <sub>0</sub>     | $2.7V \le V_{CC} \le 5.5V$<br>$2.7V \le V_{CC} \le 3.3V$                                   | • | 2.5<br>2.0            |     |            | V     |
| V <sub>IL</sub>     | Low Level Input Voltage CS, F <sub>0</sub>      | $4.5V \le V_{CC} \le 5.5V$<br>$2.7V \le V_{CC} \le 5.5V$                                   | • |                       |     | 0.8<br>0.6 | V     |
| V <sub>IH</sub>     | High Level Input Voltage<br>SCK                 | $2.7V \le V_{CC} \le 5.5V \text{ (Note 9)}$<br>$2.7V \le V_{CC} \le 3.3V \text{ (Note 9)}$ | • | 2.5<br>2.0            |     |            | V     |
| V <sub>IL</sub>     | Low Level Input Voltage<br>SCK                  | $4.5V \le V_{CC} \le 5.5V \text{ (Note 9)}$<br>$2.7V \le V_{CC} \le 5.5V \text{ (Note 9)}$ | • |                       |     | 0.8<br>0.6 | V     |
| I <sub>IN</sub>     | Digital Input Current CS, F <sub>0</sub>        | $0V \le V_{IN} \le V_{CC}$                                                                 | • | -10                   |     | 10         | μА    |
| I <sub>IN</sub>     | Digital Input Current<br>SCK                    | $0V \le V_{IN} \le V_{CC}$ (Note 9)                                                        | • | -10                   |     | 10         | μА    |
| C <sub>IN</sub>     | Digital Input Capacitance<br>CS, F <sub>0</sub> |                                                                                            |   |                       | 10  |            | pF    |
| C <sub>IN</sub>     | Digital Input Capacitance<br>SCK                | (Note 9)                                                                                   |   |                       | 10  |            | pF    |
| V <sub>OH</sub>     | High Level Output Voltage<br>SDO                | $I_0 = -800 \mu A$                                                                         | • | V <sub>CC</sub> - 0.5 |     |            | V     |
| V <sub>OL</sub>     | Low Level Output Voltage<br>SDO                 | I <sub>0</sub> = 1.6mA                                                                     | • |                       |     | 0.4        | V     |
| V <sub>OH</sub>     | High Level Output Voltage<br>SCK                | $I_0 = -800\mu\text{A (Note 10)}$                                                          | • | V <sub>CC</sub> - 0.5 |     |            | V     |
| $\overline{V_{0L}}$ | Low Level Output Voltage<br>SCK                 | I <sub>0</sub> = 1.6mA (Note 10)                                                           | • |                       |     | 0.4        | V     |
| I <sub>OZ</sub>     | High-Z Output Leakage<br>SDO                    |                                                                                            | • | -10                   |     | 10         | μА    |

# **POWER REQUIREMENTS** The $\bullet$ denotes specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . (Note 3)

| SYMBOL              | PARAMETER                                       | CONDITIONS                                                                                              |   | MIN | TYP       | MAX       | UNITS    |
|---------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------|---|-----|-----------|-----------|----------|
| $\overline{V_{CC}}$ | Supply Voltage                                  |                                                                                                         | • | 2.7 |           | 5.5       | V        |
| I <sub>CC</sub>     | Supply Current<br>Conversion Mode<br>Sleep Mode | $\frac{\overline{CS}}{\overline{CS}} = 0V \text{ (Note 12)}$ $\overline{CS} = V_{CC} \text{ (Note 12)}$ | • |     | 200<br>20 | 300<br>30 | μA<br>μA |



# **TIMING CHARACTERISTICS** The $\bullet$ denotes specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . (Note 3)

| SYMBOL                 | PARAMETER                                           | CONDITIONS                                                               |   | MIN        | TYP                                | MAX            | UNITS      |
|------------------------|-----------------------------------------------------|--------------------------------------------------------------------------|---|------------|------------------------------------|----------------|------------|
| f <sub>EOSC</sub>      | External Oscillator Frequency Range                 |                                                                          | • | 2.56       |                                    | 307.2          | kHz        |
| t <sub>HEO</sub>       | External Oscillator High Period                     |                                                                          | • | 0.5        |                                    | 390            | μs         |
| t <sub>LEO</sub>       | External Oscillator Low Period                      |                                                                          | • | 0.5        |                                    | 390            | μs         |
| t <sub>CONV</sub>      | Conversion Time                                     | $F_0 = 0V$                                                               | • | 130.66     | 133.33                             | 136            | ms         |
|                        |                                                     | F <sub>0</sub> = V <sub>CC</sub><br>External Oscillator (Note 11)        |   | 156.80     | 160<br> 80/f <sub>EOSC</sub> (in   | 163.20<br>kHz) | ms<br>ms   |
| f <sub>ISCK</sub>      | Internal SCK Frequency                              | Internal Oscillator (Note 10) External Oscillator (Notes 10, 11)         |   |            | 19.2<br>f <sub>EOSC</sub> /8       | /              | kHz<br>kHz |
| D <sub>ISCK</sub>      | Internal SCK Duty Cycle                             | (Note 10)                                                                |   | 45         |                                    | 55             | %          |
| f <sub>ESCK</sub>      | External SCK Frequency Range                        | (Note 9)                                                                 | • |            |                                    | 2000           | kHz        |
| t <sub>LESCK</sub>     | External SCK Low Period                             | (Note 9)                                                                 | • | 250        |                                    |                | ns         |
| t <sub>HESCK</sub>     | External SCK High Period                            | (Note 9)                                                                 | • | 250        |                                    |                | ns         |
| t <sub>DOUT_ISCK</sub> | Internal SCK 32-Bit Data Output Time                | Internal Oscillator (Notes 10, 12)<br>External Oscillator (Notes 10, 11) | • | 1.64<br>25 | 1.67<br>66/f <sub>EOSC</sub> (in k | 1.70<br>Hz)    | ms<br>ms   |
| t <sub>DOUT_ESCK</sub> | External SCK 32-Bit Data Output Time                | (Note 9)                                                                 | • | 3          | 2/f <sub>ESCK</sub> (in k          | Hz)            | ms         |
| t <sub>1</sub>         | CS ↓ to SDO Low Z                                   |                                                                          | • | 0          |                                    | 150            | ns         |
| t2                     | CS ↑ to SDO High Z                                  |                                                                          | • | 0          |                                    | 150            | ns         |
| t3                     | <del>CS</del> ↓ to SCK ↓                            | (Note 10)                                                                | • | 0          |                                    | 150            | ns         |
| t4                     | CS ↓ to SCK ↑                                       | (Note 9)                                                                 | • | 50         |                                    |                | ns         |
| t <sub>KQMAX</sub>     | SCK ↓ to SDO Valid                                  |                                                                          | • |            |                                    | 200            | ns         |
| t <sub>KQMIN</sub>     | SDO Hold After SCK ↓                                | (Note 5)                                                                 | • | 15         |                                    |                | ns         |
| t <sub>5</sub>         | SCK Set-Up Before $\overline{\text{CS}} \downarrow$ |                                                                          | • | 50         |                                    |                | ns         |
| t <sub>6</sub>         | SCK Hold After $\overline{\text{CS}} \downarrow$    |                                                                          | • |            |                                    | 50             | ns         |

**Note 1:** Absolute Maximum Ratings are those values beyond which the life of the device may be impaired.

Note 2: All voltage values are with respect to GND.

Note 3:  $V_{CC}$  = 2.7 to 5.5V unless otherwise specified. Input source resistance =  $0\Omega$ .

**Note 4:** Internal Conversion Clock source with the  $F_0$  pin tied to GND or to  $V_{CC}$  or to external conversion clock source with  $f_{EOSC} = 153600$ Hz unless otherwise specified.

Note 5: Guaranteed by design, not subject to test.

**Note 6:** Integral nonlinearity is defined as the deviation of a code from a straight line passing through the actual endpoints of the transfer curve. The deviation is measured from the center of the quantization band.

**Note 7:**  $F_0 = 0V$  (internal oscillator) or  $f_{EOSC} = 153600$ Hz  $\pm 2\%$  (external oscillator).

**Note 8:**  $F_0 = V_{CC}$  (internal oscillator) or  $f_{EOSC} = 128000$ Hz  $\pm 2\%$  (external oscillator).

**Note 9:** The converter is in external SCK mode of operation such that the SCK pin is used as digital input. The frequency of the clock signal driving SCK during the data output is  $f_{\rm ESCK}$  and is expressed in kHz.

**Note 10:** The converter is in internal SCK mode of operation such that the SCK pin is used as digital output. In this mode of operation, the SCK pin has a total equivalent load capacitance  $C_{LOAD} = 20 pF$ .

**Note 11:** The external oscillator is connected to the  $F_0$  pin. The external oscillator frequency,  $f_{EOSC}$ , is expressed in kHz.

Note 12: The converter uses the internal oscillator.

 $F_0 = 0V \text{ or } F_0 = V_{CC}$ .

**Note 13:** The output noise includes the contribution of the internal calibration operations.

**Note 14:** For reference voltage values  $V_{REF} > 2.5V$ , the extended input of  $-0.125 \cdot V_{REF}$  to  $1.125 \cdot V_{REF}$  is limited by the absolute maximum rating of the Analog Input Voltage pin (Pin 3). For  $2.5V < V_{REF} \le 0.267V + 0.89 \cdot V_{CC}$ , the input voltage range is -0.3V to  $1.125 \cdot V_{REF}$ . For  $0.267V + 0.89 \cdot V_{CC} < V_{REF} \le V_{CC}$ , the input voltage range is -0.3V to  $V_{CC} + 0.3V$ .



### PIN FUNCTIONS

 $V_{CC}$  (Pin 1): Positive Supply Voltage. Bypass to GND (Pin 4) with a  $10\mu$ F tantalum capacitor in parallel with  $0.1\mu$ F ceramic capacitor as close to the part as possible.

**FS**<sub>SET</sub> (**Pin 2**): Full-Scale Set Input. This pin defines the full-scale input value. When  $V_{IN} = FS_{SET}$ , the ADC outputs full scale (FFFFF<sub>H</sub>). The total reference voltage is  $FS_{SET} - ZS_{SET}$ .

**CHO, CH1 (Pins 4, 3):** Analog Input Channels. The input voltage range is  $-0.125 \cdot V_{REF}$  to  $1.125 \cdot V_{REF}$ . For  $V_{REF} > 2.5V$ , the input voltage range may be limited by the absolute maximum rating of -0.3V to  $V_{CC} + 0.3V$ . Conversions are performed alternately between CHO and CH1 for the LTC2402. Pin 4 is a No Connect (NC) on the LTC2401.

**ZS**<sub>SET</sub> (**Pin 5**): Zero-Scale Set Input. This pin defines the zero-scale input value. When  $V_{IN} = ZS_{SET}$ , the ADC outputs zero scale (00000<sub>H</sub>).

**GND** (**Pin 6**): Ground. Shared pin for analog ground, digital ground, reference ground and signal ground. Should be connected directly to a ground plane through a minimum length trace or it should be the single-point-ground in a single-point grounding system.

CS (Pin 7): Active LOW Digital Input. A LOW on this pin enables the SDO digital output and wakes up the ADC. Following each conversion, the ADC automatically enters the Sleep mode and remains in this low power state as long as CS is HIGH. A LOW on CS wakes up the ADC. A LOW-to-HIGH transition on this pin disables the SDO digital output. A LOW-to-HIGH transition on CS during the Data Output transfer aborts the data transfer and starts a new conversion.

**SDO** (Pin 8): Three-State Digital Output. During the data output period,  $\underline{this}$  pin is used for serial data output. When the chip select  $\overline{CS}$  is HIGH ( $\overline{CS} = V_{CC}$ ), the SDO pin is in a high impedance state. During the Conversion and Sleep periods, this pin can be used as a conversion status output. The conversion status can be observed by pulling  $\overline{CS}$  LOW.

**SCK (Pin 9):** Bidirectional Digital Clock Pin. In the Internal Serial Clock Operation mode, SCK is used as digital output for the internal serial interface clock during the data output period. In the External Serial Clock Operation mode, SCK is used as digital input for the external serial interface. An internal pull-up current source is automatically activated in Internal Serial Clock Operation mode. The Serial Clock mode is determined by the level applied to SCK at power up and the falling edge of  $\overline{\text{CS}}$ .

**F<sub>0</sub>** (**Pin 10**): Frequency Control Pin. Digital input that controls the ADC's notch frequencies and conversion time. When the  $F_0$  pin is connected to  $V_{CC}$  ( $F_0 = V_{CC}$ ), the converter uses its internal oscillator and the digital filter's first null is located at 50Hz. When the  $F_0$  pin is connected to GND ( $F_0 = 0V$ ), the converter uses its internal oscillator and the digital filter's first null is located at 60Hz. When  $F_0$  is driven by an external clock signal with a frequency  $f_{EOSC}$ , the converter uses this signal as its clock and the digital filter first null is located at a frequency  $f_{EOSC}/2560$ .

#### **Output Data Format**

The LTC2401/LTC2402 serial output data stream is 32 bits long. The first 4 bits represent status information indicating the sign, selected channel, input range and conversion state. The next 24 bits are the conversion result, MSB first. The remaining 4 bits are sub LSBs beyond the 24-bit level that may be included in averaging or discarded without loss of resolution.

Bit 31 (first output bit) is the end of conversion (EOC) indicator. This bit is available at the SDO pin during the conversion and sleep states whenever the  $\overline{CS}$  pin is LOW. This bit is HIGH during the conversion and goes LOW when the conversion is complete.

Bit 30 (second output bit) is LOW if the last conversion was performed on CHO and HIGH for CH1.

Bit 29 (third output bit) is the conversion result sign indicator (SIG). If  $V_{IN}$  is >0, this bit is HIGH. If  $V_{IN}$  is <0, this bit is LOW. The sign bit changes state during the zero code.

Bit 28 (forth output bit) is the extended input range (EXR) indicator. If the input is within the normal input range  $0 \le V_{IN} \le V_{REF}$ , this bit is LOW. If the input is outside the normal input range,  $V_{IN} > V_{REF}$  or  $V_{IN} < 0$ , this bit is HIGH.

The function of these bits is summarized in Table 1.

Table 1. LTC2401/LTC2402 Status Bits

| Input Range              | Bit 31<br>EOC | Bit 30<br>CHO/CH1 | Bit 29<br>SIG | Bit 28<br>EXR |
|--------------------------|---------------|-------------------|---------------|---------------|
| $V_{IN} > V_{REF}$       | 0             | 0/1               | 1             | 1             |
| $0 < V_{IN} \le V_{REF}$ | 0             | 0/1               | 1             | 0             |
| $V_{IN} = 0^+/0^-$       | 0             | 0/1               | 1/0           | 0             |
| V <sub>IN</sub> < 0      | 0             | 0/1               | 0             | 1             |

Bit 27 (fifth output bit) is the most significant bit (MSB).

Bits 27-4 are the 24-bit conversion result MSB first.

Bit 4 is the least significant bit (LSB).

Bits 3-0 are sub LSBs below the 24-bit level. Bits 3-0 may be included in averaging or discarded without loss of resolution.

Data is shifted out of the SDO pin under control of the serial clock (SCK), see Figure 1. Whenever  $\overline{CS}$  is HIGH, SDO remains high impedance and any SCK clock pulses are ignored by the internal data out shift register.

In order to shift the conversion result out of the device, CS must first be driven LOW. EOC is seen at the SDO pin of the device once CS is pulled LOW. EOC changes real time from HIGH to LOW at the completion of a conversion. This signal may be used as an interrupt for an external microcontroller. Bit 31 (EOC) can be captured on the first rising edge of SCK. Bit 30 is shifted out of the device on the first



Figure 1. Output Data Timing

falling edge of SCK. The final data bit (Bit 0) is shifted out on the falling edge of the 31st SCK and may be latched on the rising edge of the 32nd SCK pulse. On the falling edge of the 32nd SCK pulse, SDO goes HIGH indicating a new conversion cycle has been initiated. This bit serves as EOC (Bit 31) for the next conversion cycle. Table 2 summarizes the output data format.

As long as the voltage on the  $V_{IN}$  pin is maintained within the -0.3V to  $(V_{CC}+0.3V)$  absolute maximum operating range, a conversion result is generated for any input value from  $-0.125 \cdot V_{REF}$  to  $1.125 \cdot V_{REF}$ . For input voltages greater than  $1.125 \cdot V_{REF}$ , the conversion result is clamped to the value corresponding to  $1.125 \cdot V_{REF}$ . For input voltages below  $-0.125 \cdot V_{REF}$ , the conversion result is clamped to the value corresponding to  $-0.125 \cdot V_{REF}$ .

# Single Ended Half-Bridge Digitizer with Reference and Ground Sensing

Sensors convert real world phenomena (temperature, pressure, gas levels, etc.) into a voltage. Typically, this voltage is generated by passing an excitation current

through the sensor. The wires connecting the sensor to the ADC form parasitic resistors  $R_{P1}$  and  $R_{P2}$ . The excitation current also flows through parasitic resistors  $R_{P1}$  and  $R_{P2}$ , as shown in Figure 2. The voltage drop across these parasitic resistors leads to systematic offset and full-scale errors.

In order to eliminate the errors associated with these parasitic resistors, the LTC2401/LTC2402 include a full-scale set input (FS<sub>SET</sub>) and a zero-scale set input (ZS<sub>SET</sub>). As shown in Figure 3, the FS<sub>SET</sub> pin acts as a zero input full-scale sense input. Errors due to parasitic resistance  $R_{P1}$  in series with the half-bridge sensor are



Figure 2. Errors Due to Excitation Currents

Table 2. LTC2401/LTC2402 Output Data Format

| Input Voltage                            | Bit 31<br>EOC | Bit 30<br>CH SELECT | Bit 29<br>SIG | Bit 28<br>EXR | Bit 27<br>MSB | Bit 26 | Bit 25 | Bit 24 | Bit 23 | <br>Bit 4<br>LSB | Bit 3-0<br>SUB LSBs* |
|------------------------------------------|---------------|---------------------|---------------|---------------|---------------|--------|--------|--------|--------|------------------|----------------------|
| V <sub>IN</sub> > 9/8 • V <sub>REF</sub> | 0             | CHO/CH1             | 1             | 1             | 0             | 0      | 0      | 1      | 1      | <br>1            | Х                    |
| 9/8 • V <sub>REF</sub>                   | 0             | CHO/CH1             | 1             | 1             | 0             | 0      | 0      | 1      | 1      | <br>1            | Х                    |
| V <sub>REF</sub> + 1LSB                  | 0             | CHO/CH1             | 1             | 1             | 0             | 0      | 0      | 0      | 0      | <br>0            | Х                    |
| $V_{REF}$                                | 0             | CHO/CH1             | 1             | 0             | 1             | 1      | 1      | 1      | 1      | <br>1            | Х                    |
| 3/4V <sub>REF</sub> + 1LSB               | 0             | CHO/CH1             | 1             | 0             | 1             | 1      | 0      | 0      | 0      | <br>0            | X                    |
| 3/4V <sub>REF</sub>                      | 0             | CH0/CH1             | 1             | 0             | 1             | 0      | 1      | 1      | 1      | <br>1            | X                    |
| 1/2V <sub>REF</sub> + 1LSB               | 0             | CHO/CH1             | 1             | 0             | 1             | 0      | 0      | 0      | 0      | <br>0            | X                    |
| 1/2V <sub>REF</sub>                      | 0             | CHO/CH1             | 1             | 0             | 0             | 1      | 1      | 1      | 1      | <br>1            | X                    |
| 1/4V <sub>REF</sub> + 1LSB               | 0             | CH0/CH1             | 1             | 0             | 0             | 1      | 0      | 0      | 0      | <br>0            | X                    |
| 1/4V <sub>REF</sub>                      | 0             | CHO/CH1             | 1             | 0             | 0             | 0      | 1      | 1      | 1      | <br>1            | Х                    |
| 0+/0-                                    | 0             | CHO/CH1             | 1/0**         | 0             | 0             | 0      | 0      | 0      | 0      | <br>0            | Х                    |
| -1LSB                                    | 0             | CHO/CH1             | 0             | 1             | 1             | 1      | 1      | 1      | 1      | <br>1            | Х                    |
| -1/8 • V <sub>REF</sub>                  | 0             | CHO/CH1             | 0             | 1             | 1             | 1      | 1      | 0      | 0      | <br>0            | X                    |
| $V_{IN} < -1/8 \bullet V_{REF}$          | 0             | CHO/CH1             | 0             | 1             | 1             | 1      | 1      | 0      | 0      | <br>0            | Х                    |

<sup>\*</sup>The sub LSBs are valid conversion results beyond the 24-bit level that may be included in averaging or discarded without loss of resolution.

<sup>\*\*</sup>The sign bit changes state during the 0 code.

removed by the FS<sub>SET</sub> input to the ADC. The absolute full-scale output of the ADC (data out = FFFFFF<sub>HEX</sub>) will occur at  $V_{IN} = V_B = FS_{SET}$ , see Figure 4. Similarly, the offset errors due to  $R_{P2}$  are removed by the ground sense input  $ZS_{SET}$ . The absolute zero output of the ADC (data out = 000000 $_{HEX}$ ) occurs at  $V_{IN} = V_A = ZS_{SET}$ . Parasitic resistors  $R_{P3}$  to  $R_{P5}$  have negligible errors due to the 1nA (typ) leakage current at pins  $FS_{SET}$ ,  $ZS_{SET}$  and  $V_{IN}$ . The wide dynamic input range (-300mV to 5.3V) and low noise (0.6ppm RMS) enable the LTC2401 or the LTC2402 to directly digitize the output of the bridge sensor.

The LTC2402 is ideal for applications requiring continuous monitoring of two input sensors. As shown in Figure 5, the LTC2402 can monitor both a thermocouple temperature probe and a cold junction temperature sensor. Absolute temperature measurements can be performed with a variety of thermocouples using digital cold junction compensation.

The selection between CHO and CH1 is automatic. Initially, after power-up, a conversion is performed on CHO. For each subsequent conversion, the input channel selection



Figure 3. Half-Bridge Digitizer with Zero-Scale and Full-Scale Sense



Figure 4. Transfer Curve with Zero-Scale and Full-Scale Set



Figure 5. Isolated Temperature Measurement



is alternated. Embedded within the serial data output is a status bit indicating which channel corresponds to the conversion result. If the conversion was performed on CHO, this bit (Bit 30) is LOW and is HIGH if the conversion was performed on CH1 (see Figure 6).

There are no extra control or status pins required to perform the alternating 2-channel measurements. The LTC2402 only requires two digital signals (SCK and SDO). This simplification is ideal for isolated temperature measurements or systems where minimal control signals are available.

#### **Pseudo Differential Applications**

Generally, designers choose fully differential topologies for several reasons. First, the interface to a 4- or 6-wire bridge is simple (it is a differential output). Second, they require good rejection of line frequency noise. Third, they

typically look at a small differential signal sitting on a large common mode voltage; they need accurate measurements of the differential signal independent of the common mode input voltage. Many applications currently using fully differential analog-to-digital converters for any of the above reasons may migrate to a pseudo differential conversion using the LTC2402.

#### **Direct Connection to a Full Bridge**

The LTC2402 interfaces directly to a 4- or 6-wire bridge, as shown in Figure 7. Like the LTC2401, the LTC2402 includes a FS<sub>SET</sub> and a ZS<sub>SET</sub> for sensing the excitation voltage directly across the bridge. This eliminates errors due to excitation currents flowing through parasitic resistors. The LTC2402 also includes two single ended input channels which can tie directly to the differential output of the bridge. The two conversion results may be digitally subtracted yielding the differential result.



Figure 6. Embedded Selected Channel Indicator



Figure 7. Pseudo Differential Strain Guage Application



The LTC2402's single ended rejection of line frequencies  $(\pm 2\%)$  and harmonics is better than 110dB. Since the device performs two independent single ended conversions each with >110dB rejection, the overall common mode and differential rejection is much better than the 80dB rejection typically found in other differential input delta-sigma converters.

In addition to excellent rejection of line frequency noise, the LTC2402 also exhibits excellent single ended noise rejection over a wide range of frequencies due to its 4<sup>th</sup> order sinc filter. Each single ended conversion independently rejects high frequency noise (> 60Hz). Care must be taken to insure noise at frequencies below 15Hz and at multiples of the ADC sample rate (15,600Hz) are not present. For this application, it is recommended the LTC2402 is placed in close proximity to the bridge sensor in order to reduce the noise injected into the ADC input. By performing three successive conversions (CH0-CH1-CH0), the drift and low frequency noise can be measured and compensated for digitally.

The absolute accuracy (less than 10 ppm total error) of the LTC2402 enables extremely accurate measurement of small signals sitting on large voltages. Each of the two pseudo differential measurements performed by the LTC2402 is absolutely accurate independent of the common mode voltage output from the bridge. The pseudo differential result obtained from digitally subtracting the two single ended conversion results is accurate to within

the noise level of the device  $(3\mu V_{RMS})$  divided by square root of 2, independent of the common mode input voltage.

Typically, a bridge sensor outputs 2mV/V full scale. With a 5V excitation, this translates to a full-scale output of 10mV. Divided by the RMS noise of  $4.2\mu V (= 3\mu V \bullet 1.414)$ , this circuit yields 2,300 counts with no averaging or amplification. If more counts are required, several conversions may be averaged (the number of effective counts is increased by a factor of square root of 2 for each doubling of averages).

#### **An RTD Temperature Digitizer**

RTDs used in remote temperature measurements often have long lead lengths between the ADC and RTD sensor. These long lead lengths lead to voltage drops due to excitation current in the interconnect to the RTD. This voltage drop can be measured and digitally removed using the LTC2402 (see Figure 8).

The excitation current (typically  $200\mu A$ ) flows from the ADC through a long lead length to the remote temperature sensor (RTD). This current is applied to the RTD, whose resistance changes as a function of temperature ( $100\Omega$  to  $400\Omega$  for  $0^{\circ}$ C to  $800^{\circ}$ C). The same excitation current flows back to the ADC ground and generates another voltage drop across the return leads. In order to get an accurate measurement of the temperature, these voltage drops must be measured and removed from the conversion result. Assuming the resistance is approximately the same



Figure 8. RTD Remote Temperature Measurement

for the forward and return paths (R1 = R2), the auxiliary channel on the LTC2402 can measure this drop. These errors are then removed with simple digital correction.

The result of the first conversion on CH0 corresponds to an input voltage of  $V_{RTD}+R1 \bullet I_{EXCITATION}$ . The result of the second conversion (CH1) is  $-R1 \bullet I_{EXCITATION}$ . Note, the LTC2402's input range is not limited to the supply rails, it has underrange capabilities. The device's input range is -300 mV to  $V_{REF}+300 \text{mV}$ . Adding the two conversion results together, the voltage drop across the RTD's leads are cancelled and the final result is  $V_{RTD}$ .

#### An Isolated, 24-Bit Data Acquisition System

The LTC1535 is useful for signal isolation. Figure 9 shows a fully isolated, 24-bit differential input A/D converter implemented with the LTC1535 and LTC2402. Power on the isolated side is regulated by an LT1761-5.0 low noise, low dropout micropower regulator. Its output is suitable for driving bridge circuits and for ratiometric applications.

During power-up, the LTC2402 becomes active at  $V_{CC}$  = 2.3V, while the isolated side of the LTC1535 must wait for  $V_{CC2}$  to reach its undervoltage lockout threshold of 4.2V. Below 4.2V, the LTC1535's driver outputs Y and Z are in a high impedance state, allowing the  $1k\Omega$  pull-down to define the logic state at SCK. When the LTC2402 first becomes active, it samples SCK; a logic "0" provided by the  $1k\Omega$  pull-down invokes the external serial clock mode. In this mode, the LTC2402 is controlled by a single clock line from the nonisolated side of the barrier, through the LTC1535's driver output Y. The entire power-up sequence, from the time power is applied to  $V_{CC1}$  until the LT1761's output has reached 5V, is approximately 1ms.

Data returns to the nonisolated side through the LTC1535's receiver at RO. An internal divider on receiver input B sets a logic threshold of approximately 3.4V at input A, facilitating communications with the LTC2402's SDO output without the need for any external components.



Figure 9. Complete, Isolated 24-Bit Data Acquisition System

## PACKAGE INFORMATION

 $\label{lem:decomposition} \textbf{Dimensions in inches (millimeters) unless otherwise noted.}$ 

#### MS10 Package 10-Lead Plastic MSOP

(LTC DWG # 05-08-1661)



- \* DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE
- \*\* DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
  INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE

## **RELATED PARTS**

| PART NUMBER     | DESCRIPTION                                                         | COMMENTS                                                                                               |
|-----------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|
| LT1019          | Precision Bandgap Reference, 2.5V, 5V                               | 3ppm/°C Drift, 0.05% Max                                                                               |
| LT1025          | Micropower Thermocouple Cold Junction Compensator                   | 80μA Supply Current, 0.5°C Initial Accuracy                                                            |
| LTC1043         | Dual Precision Instrumentation Switched Capacitor<br>Building Block | Precise Charge, Balanced Switching, Low Power                                                          |
| LTC1050         | Precision Chopper Stabilized Op Amp                                 | No External Components 5μV Offset, 1.6μV <sub>P-P</sub> Noise                                          |
| LT1236A-5       | Precision Bandgap Reference, 5V                                     | 0.05% Max, 5ppm/°C Drift                                                                               |
| LTC1391         | 8-Channel Multiplexer                                               | Low R <sub>ON</sub> : 45Ω, Low Charge Injection Serial Interface                                       |
| LT1460          | Micropower Series Reference                                         | 0.075% Max, 10ppm/°C Max Drift, 2.5V, 5V and 10V Versions, MSOP, PDIP, SO-8, SOT-23 and TO-92 Packages |
| LT1461-2.5      | Precision Micropower Voltage Reference                              | 50μA Supply Current, 3ppm/°C Drift                                                                     |
| LTC2400         | 24-Bit, No Latency ΔΣ ADC in SO-8                                   | 4ppm INL, 10ppm Total Unadjusted Error, 200μA                                                          |
| LTC2404/LTC2408 | 4-/8-Channel, 24-Bit, No Latency $\Delta\Sigma$ ADC                 | 4ppm INL, 10ppm Total Unadjusted Error, 200μA                                                          |