## feATURES

- Sample Rate: 100ksps
- 8-Channel Multiplexer with $\pm \mathbf{2 5 V}$ Protection
- Single 5V Supply
- Software-Programmable Input Ranges:

0 V to $5 \mathrm{~V}, 0 \mathrm{~V}$ to $10 \mathrm{~V}, \pm 5 \mathrm{~V}$ or $\pm 10 \mathrm{~V}$
Single Ended or Differential

- $\pm 3$ LSB INL for the LTC1859, $\pm 1.5$ LSB INL for the LTC1858, $\pm$ 1LSB INL for the LTC1857
- Power Dissipation: 40mW (Typ)
- SPI/MICROWIRE ${ }^{\text {TM }}$ Compatible Serial I/O
- Power Shutdown: Nap and Sleep
- Signal-to-Noise Ratio: 87dB (Typ) for the LTC1859
- Operates with Internal or External Reference
- Internal Synchronized Clock
- 28-Pin SSOP Package


## APPLICATIONS

- Industrial Process Control
- Multiplexed Data Acquisition Systems
- High Speed Data Acquisition for PCs
- Digital Signal Processing


## DESCRIPTIOn

The LTC ${ }^{\circledR 1857 / L T C 1858 / L T C 1859 ~ a r e ~ 8-c h a n n e l, ~ l o w ~}$ power, 12-/14-/16-bit, 100ksps, analog-to-digital converters (ADCs). These SoftSpan ${ }^{\text {TM }}$ ADCs can be softwareprogrammed for 0 V to $5 \mathrm{~V}, 0 \mathrm{~V}$ to $10 \mathrm{~V}, \pm 5 \mathrm{~V}$ or $\pm 10 \mathrm{~V}$ input spans and operate from a single 5 V supply. The 8 -channel multiplexer can be programmed for single-ended inputs or pairs of differential inputs or combinations of both. In addition, all channels are fault protected to $\pm 25 \mathrm{~V}$. A fault condition on any channel will not affect the conversion result of the selected channel.
An onboard high performance sample-and-hold and precision reference minimize external components. The low 40 mW power dissipation is made even more attractive with two user selectable power shutdown modes. DC specifications include $\pm 3$ LSB INL for the LTC1859, $\pm 1.5 \mathrm{LSB}$ INL for the LTC1858 and $\pm$ LSB for the LTC1857.
The internal clock is trimmed for $5 \mu \mathrm{~s}$ maximum conversion time and the sampling rate is guaranteed at 100 ksps . A separate convertstart input and data ready signal (BUSY) ease connections to FIFOs, DSPs and microprocessors.
©T, LTC and LT are registered trademarks of Linear Technology Corporation. SoftSpan is a trademark of Linear Technology Corporation.
MICROWIRE is a trademark of National Semiconductor Corporation.

## TYPICAL APPLICATION

100kHz, 12-Bit/14-Bit/16-Bit Sampling ADC


LTC1859 Typical INL Curve


## LTC1857/LTC 1858/LTC 1859

## ABSOLUTE MAXIMUM RATINGS

(Notes 1, 2)
Supply Voltage $\left(0 V_{D D}=D V_{D D}=A V_{D D}=V_{D D}\right) \ldots \ldots . . . . .6 \mathrm{~V}$
Ground Voltage Difference
DGND, AGND1, AGND2, AGND3 ...................... $\pm 0.3 \mathrm{~V}$
Analog Input Voltage
$\mathrm{ADC}^{+}, \mathrm{ADC}^{-}$
(Note 3) $\qquad$ (AGND1-0.3V) to $\left(A V_{D D}+0.3 \mathrm{~V}\right)$
CHO-CH7, COM $\qquad$ $\pm 25 \mathrm{~V}$
Digital Input Voltage (Note 4) ...... (DGND - 0.3V) to 10V
Digital Output Voltage .... ( $\mathrm{DGND}-0.3 \mathrm{~V}$ ) to ( DV DD +0.3 V )
Power Dissipation $\qquad$ 500 mW
Operating Temperature Range
LTC1857C/LTC1858C/LTC1859C $\qquad$ $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ LTC1857I/LTC1858I/LTC1859I .......... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ Storage Temperature Range $\qquad$ $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10 sec ) $\qquad$ $300^{\circ} \mathrm{C}$

PACKAGE/ORDER INFORMATION

| TOP VIEW |  | ORDER PART NUMBER |
| :---: | :---: | :---: |
| сом | 28 convst |  |
| СНо | 27 RD |  |
| CH1 3 | 26 SCK | LTC1857CG |
| CH2 4 | 25 SDI | LTC1857IG |
| СH3 5 | 24 DGND | LTC1857G <br> LTC1858CG |
| CH4 | 23 SDO | LTC1858CG |
| CH5 | 22 BUSY | LTC1858IG |
| CH6 8 | $21 \mathrm{OV}_{D D}$ | LTC1859CG |
| CH7 | $20 \mathrm{DV}_{\mathrm{DD}}$ | LTC1859IG |
| muxout+ ${ }^{10}$ | $19 \mathrm{AV} \mathrm{V}^{\text {d }}$ |  |
| muxout- ${ }^{11}$ | 18 AGND3 |  |
| $\mathrm{ADC}^{+} 12$ | 17 AGND2 |  |
| $\mathrm{ADC}^{-}$ | 16 RefComp |  |
| AGND1 | 15 V VEF |  |
|  |  |  |
| 28-LEAD PLASTIC SSOP$T_{\mathrm{JMAX}}=110^{\circ} \mathrm{C}, \theta_{\mathrm{JA}}=95^{\circ} \mathrm{C} / \mathrm{W}$ |  |  |
|  |  |  |

Consult LTC Marketing for parts specified with wider operating temperature ranges.

## CONVEßTER AND MULTIPLEXER CHARACTERISTICS

The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. MUXOUT connected to ADC inputs. (Notes 5, 6)


Anfloc InPUT The e denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 5)

| PARAMETER | CONDITIONS | MIN | TYP | MAX |
| :--- | :--- | :---: | :---: | :---: |
| Analog Input Range | CHO to CH7, COM | 0 to 5,0 to 10 |  |  |
|  |  |  |  |  |$)$

DYПAMIC ACCURACY The o denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$. MUXOUT connected to ADC inputs. (Notes 5 and 12)

| SYMBOL | PARAMETER | CONDITIONS | LTC1857 |  |  | LTC1858 |  |  | LTC1859 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| S/(N+D) | Signal-to-(Noise + Distortion) Ratio | 1kHz Input Signal |  | 74 |  |  | 83 |  |  | 87 |  | dB |
| THD | Total Harmonic Distortion | 1kHz Input Signal, First Five Harmonics |  | -101 |  |  | -101 |  |  | -101 |  | dB |
|  | Peak Harmonic or Spurious Noise | 1 kHz Input Signal |  | -103 |  |  | -103 |  |  | -103 |  | dB |
|  | Channel-to-Channel Isolation | 1kHz Input Signal |  | -120 |  |  | -120 |  |  | -120 |  | dB |
|  | -3dB Input Bandwidth |  |  | 1 |  |  | 1 |  |  | 1 |  | MHz |
|  | Aperture Delay |  |  | -70 |  |  | -70 |  |  | -70 |  | ns |
|  | Aperture Jitter |  |  | 60 |  |  | 60 |  |  | 60 |  | ps |
|  | Transient Response | Full-Scale Step (Note 9) |  |  | 4 |  |  | 4 |  |  | 4 | $\mu \mathrm{S}$ |
|  | Overvoltage Recovery | (Note 13) |  | 150 |  |  | 150 |  |  | 150 |  | ns |

## LTC1857/LTC1858/LTC1859

InTERMAL REFERERCE CHARACTERISTICS The $\bullet$ denotes the speciifications which apply ver the
full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 5)

| PARAMETER | CONDITIONS | MIN | TYP | MAX |
| :--- | :--- | :---: | :---: | :---: |
| V $_{\text {REF }}$ Output Voltage | $\mathrm{I}_{\text {OUT }}=0$ | $\bullet$ | 2.475 | 2.50 |
| V $_{\text {REF }}$ Output Temperature Coefficient | $\mathrm{I}_{\text {OUT }}=0$ |  | 2.525 | V |
| V $_{\text {REF }}$ Output Impedance | $-0.1 \mathrm{~mA} \leq \mathrm{I}_{\text {OUT }} \leq 0.1 \mathrm{~mA}$ | 8 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |  |
| V $_{\text {REFCOMP Output Voltage }}$ | $\mathrm{I}_{\text {OUT }}=0$ |  | 8 | $\mathrm{k} \Omega$ |

DIGITAL InPUTS AnD DIGITAL OUTPUTS The e denotes the speciications which apply ver the
full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 5)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | High Level Input Voltage | $V_{D D}=5.25 \mathrm{~V}$ | $\bullet$ | 2.4 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low Level Input Voltage | $V_{D D}=4.75 \mathrm{~V}$ | $\bullet$ |  |  | 0.8 | V |
| IN | Digital Input Current | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}$ | $\bullet$ |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Digital Input Capacitance |  |  |  | 5 |  | pF |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage | $\begin{aligned} & V_{D D}=4.75 \mathrm{~V}, I_{0}=-10 \mu \mathrm{~A}, O V_{D D}=V_{D D} \\ & V_{D D}=4.75 \mathrm{~V}, I_{0}=-200 \mu \mathrm{~A}, O V_{D D}=V_{D D} \end{aligned}$ | $\bullet$ | 4 | 4.74 |  | V |
| $\mathrm{V}_{0 \mathrm{~L}}$ | Low Level Output Voltage | $\begin{aligned} & V_{D D}=4.75 \mathrm{~V}, I_{0}=160 \mu \mathrm{~A}, O V_{D D}=V_{D D} \\ & V_{D D}=4.75 \mathrm{~V}, I_{0}=1.6 \mathrm{~mA}, O V_{D D}=V_{D D} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 0.05 \\ & 0.10 \end{aligned}$ | 0.4 | V |
| $\mathrm{I}_{02}$ | Hi-Z Output Leakage | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}, \overline{\mathrm{RD}}=$ High | $\bullet$ |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{C}_{02}$ | Hi-Z Output Capacitance | $\overline{\mathrm{RD}}=$ High |  |  | 15 |  | pF |
| ISOURCE | Output Source Current | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  |  | -10 |  | mA |
| $\underline{\text { SINK }}$ | Output Sink Current | $V_{\text {OUT }}=V_{\text {DD }}$ |  |  | 10 |  | mA |

POWER REQUIREMEกTS
The denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 5)

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :--- | :--- | :--- | :--- | ---: | ---: |
| Positive Supply Voltage | (Notes 9 and 10) | 4.75 | 5.00 | 5.25 | V |
| Positive Supply Current |  | $\bullet$ | 8.0 | 13 | mA |
| Nap Mode |  |  | 5.5 | 8 | mA |
| Sleep Mode | CONVST = OV or 5V | 8.0 | 15 | MA |  |
| Power Dissipation |  | 40.0 | mW |  |  |
| Nap Mode |  | 27.5 | mW |  |  |
| Sleep Mode |  |  | 40.0 | $\mu \mathrm{~W}$ |  |

TIMING CHARACTERISTICS The $\bullet$ denotes the speciicications which apply ver the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 5)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {SAMPLE(MAX) }}$ | Maximum Sampling Frequency | Through CHO to CH7 Inputs Through ADC ${ }^{+}$, ADC- Only | $\bullet$ | 100 | 166 |  | $\begin{aligned} & \mathrm{kHz} \\ & \mathrm{kHz} \end{aligned}$ |
| tconv | Conversion Time |  | $\bullet$ |  | 4 | 5 | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\text {ACQ }}$ | Acquisition Time | Through CHO to CH7 Inputs Through ADC ${ }^{+}$, ADC- Only | $\bullet$ |  | 1 | 4 | $\mu \mathrm{S}$ $\mu \mathrm{S}$ |
| $\mathrm{fsck}^{\text {S }}$ | SCK Frequency | (Note 14) | $\bullet$ | 0 |  | 20 | MHz |
| $\mathrm{tr}_{r}$ | SDO Rise Time | See Test Circuits |  |  | 6 |  | ns |
| $\mathrm{t}_{f}$ | SDO Fall Time | See Test Circuits |  |  | 6 |  | ns |
| $\mathrm{t}_{1}$ | CONVST High Time |  | $\bullet$ | 40 |  |  | ns |
| $\mathrm{t}_{2}$ | CONVST to BUSY Delay | $C_{L}=25 p F$, See Test Circuits | $\bullet$ |  | 15 | 30 | ns |
| $\mathrm{t}_{3}$ | SCK Period |  | $\bullet$ | 50 |  |  | ns |
| $\mathrm{t}_{4}$ | SCK High |  | $\bullet$ | 10 |  |  | ns |
| $\mathrm{t}_{5}$ | SCK Low |  | $\bullet$ | 10 |  |  | ns |
| $\mathrm{t}_{6}$ | Delay Time, SCK $\downarrow$ to SDO Valid | $\mathrm{C}_{\mathrm{L}}=25 \mathrm{pF}$, See Test Circuits | $\bullet$ |  | 25 | 45 | ns |
| $\mathrm{t}_{7}$ | Time from Previous SDO Data Remains Valid After SCK $\downarrow$ | $\mathrm{C}_{\mathrm{L}}=25 \mathrm{pF}$, See Test Circuits | $\bullet$ | 5 | 20 |  | ns |
| $\mathrm{t}_{8}$ | SDO Valid After $\overline{\mathrm{RD}} \downarrow$ | $\mathrm{C}_{\mathrm{L}}=25 \mathrm{pF}$, See Test Circuits | $\bullet$ |  | 11 | 30 | ns |
| $\mathrm{tg}_{9}$ | $\overline{\mathrm{RD}} \downarrow$ to SCK Setup Time |  | $\bullet$ | 20 |  |  | ns |
| $\mathrm{t}_{10}$ | SDI Setup Time Before SCK $\uparrow$ |  | $\bullet$ | 0 |  |  | ns |
| $\mathrm{t}_{11}$ | SDI Hold Time After SCK $\uparrow$ |  | $\bullet$ | 7 |  |  | ns |
| $\mathrm{t}_{12}$ | SDO Valid Before $\overline{\text { BUSY }} \uparrow$ | $\overline{\mathrm{RD}}=$ Low, $\mathrm{C}_{\mathrm{L}}=25 \mathrm{pF}$, See Test Circuits | $\bullet$ | 5 | 20 |  | ns |
| $\mathrm{t}_{13}$ | Bus Relinquish Time | See Test Circuits | $\bullet$ |  | 10 | 30 | ns |

Note 1: Absolute maximum ratings are those values beyond which the life of a device may be impaired.
Note 2: All voltage values are with respect to ground with DGND, AGND1, AGND2 and AGND3 wired together unless otherwise noted.
Note 3: When these pin voltages are taken below ground or above $A V_{D D}=$ $D V_{D D}=O V_{D D}=V_{D D}$, they will be clamped by internal diodes. This product can handle currents of greater than 100 mA below ground or above $\mathrm{V}_{\mathrm{DD}}$ without latchup.
Note 4: When these pin voltages are taken below ground they will be clamped by internal diodes. This product can handle currents of greater than 100 mA below ground without latchup. These pins are not clamped to $V_{D D}$.
Note 5: $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\text {SAMPLE }}=100 \mathrm{kHz}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=5 \mathrm{~ns}$ unless otherwise specified.
Note 6: Linearity, offset and full-scale specifications apply for a singleended analog MUX input with respect to ground or ADC ${ }^{+}$with respect to ADC- tied to ground.
Note 7: Integral nonlinearity is defined as the deviation of a code from a straight line passing through the actual end points of the transfer curve. The deviation is measured from the center of the quantization band.

Note 8: Bipolar zero error is the offset voltage measured from -0.5 LSB when the output code flickers between 0000000000000000 and 1111 111111111111 for the LTC1859, between 00000000000000 and 11 111111111111 for the LTC1858 and between 000000000000 and 1111 11111111 for the LTC1857. Unipolar zero error is the offset voltage measured from 0.5LSB when the output codes flicker between 00000000 00000000 and 0000000000000001 for the LTC1859, between 000000 00000000 and 00000000000001 for the LTC1858 and between 0000 00000000 and 000000000001 for the LTC1857.
Note 9: Guaranteed by design, not subject to test.
Note 10: Recommended operating conditions.
Note 11: Full-scale bipolar error is the worst case of -FS or +FS untrimmed deviation from ideal first and last code transitions, divided by the full-scale range, and includes the effect of offset error. For unipolar full-scale error, the deviation of the last code transition from ideal, divided by the full-scale range, and includes the effect of offset error.
Note 12: All Specifications in dB are referred to a full-scale $\pm 10 \mathrm{~V}$ input.
Note 13: Recovers to specified performance after ( $2 \bullet$ FS) input overvoltage.
Note 14: $\mathrm{t}_{6}$ of 45 ns maximum allows $\mathrm{f}_{\text {SCK }}$ up to 10 MHz for rising capture with $50 \%$ duty cycle and $\mathrm{f}_{\text {Sck }}$ up to 20 MHz for falling capture (with 5 ns setup time for the receiving logic).
Note 15: The specification is referred to the $\pm 10 \mathrm{~V}$ input range.

## LTC1857/LTC 1858/LTC 1859

TYPICAL PGRFORMARCE CHARACTERISTICS


## TYPICAL PGRFORMANCE CHARACTGRISTICS

LTC1859 Power Supply
Feedthrough vs Ripple Frequency


1859 G10


1859 G11

Supply Current vs Temperature


1859 G12

## PIn functions

COM (Pin 1): Common Input. This is the reference point for all single-ended inputs. It must be free of noise and is usually connected to the analog ground plane.
CHO (Pin 2): Analog MUX Input.
CH1 (Pin 3): Analog MUX Input.
CH2 (Pin 4): Analog MUX Input.
CH3 (Pin 5): Analog MUX Input.
CH4 (Pin 6): Analog MUX Input.
CH5 (Pin 7): Analog MUX Input.
CH6 (Pin 8): Analog MUX Input.
CH7 (Pin 9): Analog MUX Input.
MUXOUT ${ }^{+}$(Pin 10): Positive MUX Output. Output of the analog multiplexer. Connect to ADC ${ }^{+}$for normal operation.
MUXOUT${ }^{-}$(Pin 11): Negative MUX Output. Output of the analog multiplexer. Connectto ADC for normal operation.

ADC ${ }^{+}$(Pin 12): Positive Analog Input to the Analog-toDigital Converter.
ADC- (Pin 13): Negative Analog Input to the Analog-toDigital Converter.

AGND1 (Pin 14): Analog Ground.
$\mathbf{V}_{\text {REF }}$ (Pin 15): 2.5V Reference Output. Bypass to analog ground with a $1 \mu \mathrm{~F}$ tantalum capacitor.

REFCOMP (Pin 16): Reference Buffer Output. Bypass to analog ground with a $10 \mu \mathrm{~F}$ tantalum and a $0.1 \mu \mathrm{~F}$ ceramic capacitor. Nominal output voltage is 4.096 V .
AGND2 (Pin 17): Analog Ground.
AGND3 (Pin 18): Analog Ground. This is the substrate connection.

AV ${ }_{\text {DD }}$ (Pin 19): 5V Analog Supply. Bypass to analog ground with a $0.1 \mu \mathrm{~F}$ ceramic and a $10 \mu \mathrm{~F}$ tantalum capacitor.
DV ${ }_{\text {DD }}$ (Pin 20): 5V Digital Supply. Bypass to digital ground with a $0.1 \mu \mathrm{~F}$ ceramic and a $10 \mu \mathrm{~F}$ tantalum capacitor.
OV ${ }_{\text {DD }}$ (Pin 21): Positive Supply for the Digital Output Buffers ( 3 V to 5 V ). Bypass to digital ground with a $0.1 \mu \mathrm{~F}$ ceramic and a $10 \mu \mathrm{~F}$ tantalum capacitor.
$\overline{B U S Y}$ (Pin 22): Output shows converter status. It is low when a conversion is in progress.
SDO (Pin 23): Serial Data Output.

## PIn functions

DGND (Pin 24): Digital Ground.
SDI (Pin 25): Serial Data Input.
SCK (Pin 26): Serial Data Clock.
$\overline{\operatorname{RD}}$ (Pin 27): Read Input. This active low signal enables the digital output pin SDO.
CONVST (Pin 28): Conversion Start. This active high signal starts a conversion on its rising edge.

## fUnCTIONAL BLOCK DIAGRAM



## TEST CIRCUITS

Load Circuits for Access Timing

(A) $\mathrm{Hi}-\mathrm{Z} \mathrm{TO} \mathrm{V}_{\mathrm{OH}}$ AND $\mathrm{V}_{\mathrm{OL}} \mathrm{TO} \mathrm{V}_{\mathrm{OH}}$

(B) $\mathrm{Hi}-\mathrm{Z} \mathrm{TO} \mathrm{V}_{\mathrm{OL}}$ AND $\mathrm{V}_{\mathrm{OH}} \mathrm{TO} \mathrm{V}_{\mathrm{OL}}$

Load Circuits for Output Float Delay

(A) $\mathrm{V}_{\mathrm{OH}} \mathrm{TOHi} \mathrm{Z}$
(B) $\mathrm{V}_{\mathrm{OL}} \mathrm{TO} \mathrm{Hi-Z}$

## timing piagrams

t1 (For Short Pulse Mode)

$\mathbf{t}_{3}, \mathbf{t}_{4}, \mathrm{t}_{5}$ (SCK Timing)

$\mathbf{t}_{10}$ (SDI Setup Time Before SCK $\uparrow$ )


$\mathrm{t}_{6}$ (Delay Time, SCK $\downarrow$ to SDO Valid) $\mathrm{t}_{7}$ (Time from Previous Data Remains Valid After SCK $\downarrow$ )

to ( $\overline{\mathrm{RD}} \downarrow$ to $\operatorname{SCK}$ Setup Time)

$\mathrm{t}_{11}$ (SDI Hold Time After SCK $\uparrow$ )


## APPLICATIONS INFORMATION

## OVERVIEW

The LTC1857/LTC1858/LTC1859 are innovative, multichannel ADCs that provide software-selectable input ranges for each of their eight input channels. Using on-chip resistors and switches, it provides an attenuation and offset that can be programmed for each channel on the fly. The precisely trimmed attenuators ensure accurate input ranges. Because they precede the multiplexer, errors due to multiplexer on-resistance are eliminated.

The input word that selects the input channel also selects the desired input range for that channel. The available ranges are 0 V to $5 \mathrm{~V}, 0 \mathrm{~V}$ to 10 V (unipolar), $\pm 5 \mathrm{~V}$ and $\pm 10 \mathrm{~V}$ (bipolar). They are achieved with the ADC running on a single 5 V supply. In addition to the range selection, single ended or differential inputs may be selected for each channel or pair of channels. Finally, overrange protection is provided for unselected channels. An overrange condition on an unused channel will not affect the conversion result on the selected channel.

## CONVERSION DETAILS

The LTC1857/LTC1858/LTC1859use asuccessive approximation algorithm and an internal sample-and-hold circuit to convert an analog signal to a 12-/14-/16-bit serial output respectively. The ADCs are complete with a precision reference and an internal clock. The control logic provides easy interface to microprocessors and DSPs. (Please refer to the Digital Interface section for the data format.)
The analog signals applied at the MUX input channels are rescaled by the resistor divider network formed by R1, R2 and R3 as shown below. The rescaled signals appear on the MUXOUT (Pins 10,11) which are also connected to the ADC inputs (Pins 12, 13) under normal operation.


Before starting a conversion, an 8-bit data word is clocked into the SDI input on the first eight rising SCK edges to select the MUX address, input range and power down mode. The ADC enters acquisition mode on the falling edge of the sixth clock in the 8-bit data word and ends on the rising edge of the CONVST signal which also starts a conversion (see Figure 7). A minimum time of $4 \mu \mathrm{~s}$ will provide enough time for the sample-and-hold capacitors to acquire the analog signal. Once a conversion cycle has begun, it cannot be restarted.
During the conversion, the internal differential 12-/14-/ 16-bit capacitive DAC output is sequenced by the SAR from the most significant bit (MSB) to the least significant bit (LSB). The input is successively compared with the binary weighted charges supplied by the differential capacitive DAC. Bit decisions are made by a high speed comparator. At the end of a conversion, the DAC output balances the analog input ( $\mathrm{ADC}^{+}-\mathrm{ADC}^{-}$). The SAR contents (a 16-bit data word) which represents the difference of $\mathrm{ADC}^{+}$and ADC ${ }^{-}$are loaded into the 12-/14-/16-bit shift register.

## DRIVING THE ANALOG INPUTS

The nominal input ranges for the LTC1857/LTC1858/ LTC1859 are 0 V to $5 \mathrm{~V}, 0 \mathrm{~V}$ to $10 \mathrm{~V}, \pm 5 \mathrm{~V}$ and $\pm 10 \mathrm{~V}$ and the MUX inputs are overvoltage protected to $\pm 25 \mathrm{~V}$. The input impedance is typically $42 \mathrm{k} \Omega$ in unipolar mode and $31 \mathrm{k} \Omega$ in bipolar mode, therefore, it should be driven with a low impedance source. Wideband noise coupling into the input can be minimized by placing a 3000pF capacitor at the input as shown in Figure 2. An NPO-type capacitor gives the lowest distortion. Place the capacitor as close to the device input pin as possible. If an amplifier is to be used to drive the input, care should be taken to select an amplifier with adequate accuracy, linearity and noise for the application. The following list is a summary of the op amps that are suitable for driving the LTC1857/LTC1858/ LTC1859. More detailed information is available in the Linear Technology data books and online at www.linear.com.

LT ${ }^{\circledR}$ 1007: Low noise precision amplifier. 2.7 mA supply current $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ supplies. Gain bandwidth product 8MHz. DC applications.

## APPLICATIONS InFORMATION



Figure 1. LTC1857/LTC1858/LTC1859 Simplified Equivalent Circuit


Figure 2. Analog Input Filtering

LT1227: 140MHz video current feedback amplifier. 10mA supply current. $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ supplies. Low noise and low distortion.

LT1468/LT1469: Single and dual 90MHz, 16-bit accurate op amp. Good AC/DC specs.

LT1677: Single, low noise op amp. Rail-to-rail input and output. Up to $\pm 15 \mathrm{~V}$ supplies.

LT1792: Single, low noise JFET input op amp, $\pm 5 \mathrm{~V}$ supplies.

LT1793: Single, low noise JFET input op amp, 10pA bias current, $\pm 5 \mathrm{~V}$ supplies.

LT1881/LT1882: Dual and quad, 200pA bias current, rail-to-rail output op amps. Up to $\pm 15 \mathrm{~V}$ supplies.
LT1844/LT1885: Dual and quad, 400pA bias current, rail-to-rail output op amps. Up to $\pm 15 \mathrm{~V}$ supplies. Faster response and settling time.

## INTERNAL VOLTAGE REFERENCE

The LTC1857/LTC1858/LTC1859 have an on-chip, temperature compensated, curvature corrected, bandgap reference, which is factory trimmed to 2.50 V . The full-scale range of the LTC1857/LTC1858/LTC1859 is equal to $\pm 5 \mathrm{~V}$, 0 V to $5 \mathrm{~V}, \pm 10 \mathrm{~V}$ or 0 V to 10 V . The output of the reference is connected to the input of a gain of 1.6384x buffer through an 8 k resistor (see Figure 3). The input to the

## APPLICATIONS InFORMATION

buffer or the output of the reference is available at $\mathrm{V}_{\text {REF }}$ (Pin 15). The internal reference can be overdriven with an external reference if more accuracy is needed. The buffer output drives the internal DAC and is available at REFCOMP (Pin 16). The REFCOMP pin can be used to drive a steady DC load of less than 2 mA . Driving an AC load is not recommended because it can cause the performance of the converter to degrade.


Figure 3. Internal or External Reference Source
For minimum code transition noise the $\mathrm{V}_{\text {REF }}$ pin and the REFCOMP pin should each be decoupled with a capacitor to filter wideband noise from the reference and the buffer.

## UNIPOLAR / BIPOLAR OPERATION

Figure 4a shows the ideal input/output characteristics for the LTC1859. The code transitions occur midway between


Figure 4a. Unipolar Transfer Characteristics ( $\mathrm{UNI}=1$ )
successive integer LSB values (i.e., 0.5LSB, 1.5LSB, $2.5 \mathrm{LSB}, \ldots \mathrm{FS}-1.5 \mathrm{LSB})$. The output code is natural binary with $1 \mathrm{LSB}=\mathrm{FS} / 65536$. Figure 4b shows the input/output transfer characteristics for the bipolar mode in two's complement format.

## FULL SCALE AND OFFSET

In applications where absolute accuracy is important, offset and full-scale errors can be adjusted to zero during a calibration sequence. Offset error must be adjusted before full-scale error. Zero offset is achieved by adjusting the offset applied to the "-" input. For single-ended inputs, this offset should be applied to the COM pin. For differential inputs, the "-" input is dictated by the MUX address. For unipolar zero offset error, apply 0.5LSB (actual voltage will vary with input span selected) to the " + " input and adjust the offset at the "-" input until the output code flickers between 0000000000000000 and 00000000 00000001 for the LTC1859, between 00000000000000 and 00000000000001 for the LTC1858 and between 000000000000 and 000000000001 for the LTC1857.

For bipolar zero error, apply - 0.5LSB (actual voltage will vary with input span selected) to the " + " input and adjust the offset at the "-" input until the output code flickers between 0000000000000000 and 111111111111 1111 for the LTC1859, between 00000000000000 and


Figure 4b. Bipolar Transfer Characteristics ( $\mathrm{UNI}=0$ )

## APPLICATIONS INFORMATION

11111111111111 for the LTC1858 and between 0000 00000000 and 111111111111 for the LTC1857.

As mentioned earlier, the internal reference is factory trimmed to 2.50 V . To make sure that the reference buffer gain is not compensating for trim errors in the reference, REFCOMP is trimmed with an accurate external 2.5 V reference applied to $\mathrm{V}_{\text {REF }}$. For unipolar inputs, an input voltage of FS -1.5 LSBs should be applied to the " + " input and the appropriate reference adjusted until the output code flickers between 1111111111111110 and 11111111 11111111 for the LTC1859, between 11111111111110 and 11111111111111 for the LTC1858 and between 111111111110 and 111111111111 for the LTC1857.

For bipolar inputs, an input voltage of FS - 1.5 LSBs should be applied to the "+" input and the appropriate reference adjusted until the output code flickers between 01111111 11111110 and 0111111111111111 for the LTC1859, between 01111111111110 and 01111111111111 for the LTC1858 and between 011111111110 and 01111111 1111 for the LTC1857.

These adjustments as well as the factory trims affect all channels. The channel-to-channel offset and gain error matching are guaranteed by design to meet the specifications in the Converter Characteristics table.

## DC PERFORMANCE

One way of measuring the transition noise associated with a high resolution ADC is to use a technique where a DC signal is applied to the input of the MUX and the resulting output codes are collected over a large number of conversions. For example in Figure 5 the distribution of output code is shown for a DC input that has been digitized 4096 times. The distribution is Gaussian and the RMS code transition is about 1LSB for the LTC1859.

## DIGITAL INTERFACE

## Internal Clock

The ADC has an internal clock that is trimmed to achieve a typical conversion time of $4 \mu s$. No external adjustments are required and, with the maximum acquisition time of $4 \mu \mathrm{~s}$, throughput performance of 100 ksps is assured.


Figure 5. LTC1859 Histogram for 4096 Conversions

## 3V Input/Output Compatible

The LTC1857/LTC1858/LTC1859 operate on a 5V supply, which makes the devices easy to interface to 5 V digital systems. These devices can also interface to 3 V digital systems: the digital input pins (SCK, SDI, CONVST and $\overline{\mathrm{RD}}$ ) of the LTC1857/LTC1858/LTC1859 recognize 3V or 5V inputs. The LTC1857/LTC1858/LTC1859 have a dedicated output supply pin (OVP) that controls the output swings of the digital output pins (SDO, BUSY) and allows the part to interface to either 3V or 5V digital systems. The output is two's complement binary for bipolar mode and offset binary for unipolar mode.

## Timing and Control

Conversion start and data read are controlled by two digital inputs: CONVST and $\overline{\mathrm{RD}}$. To start a conversion and putthe sample-and-hold into the hold mode bring CONVST high for no less than 40ns. Once initiated it cannot be restarted until the conversion is complete. Converter status is indicated by the BUSY output and this is low while the conversion is in progress.

Figures 6 a and 6 b show two different modes of operation for the LTC1859. For the 12-bit LTC1857 and 14-bit LTC1858, the last four and two bits of the SDO will output zeros respectively. In mode 1 (Figure 6a), $\overline{\mathrm{RD}}$ is tied low. The rising edge of CONVST starts the conversion. The data outputs are always enabled. The MSB of the data output is available after the conversion. In mode 2 (Figure 6b), CONVST and $\overline{\mathrm{RD}}$ are tied together. The rising edge of the CONVST signal starts the conversion. Data outputs are in

## LTC1857/LTC 1858/LTC 1859

APPLICATIONS INFORMATION


## APPLICATIONS InFORMATION

three-state at this time. When the conversion is complete (BUSY goes high), CONVST and $\overline{\mathrm{RD}}$ go low to enable the data output for the previous conversion.

## SERIAL DATA INPUT (SDI) INTERFACE

The LTC1857/LTC1858/LTC1859 communicate with microprocessors and other external circuitry via a synchronous, full duplex, 3-wire serial interface (see Figure 7). The shift clock (SCK) synchronizes the data transfer with each bit being transmitted on the falling SCK edge and captured on the rising SCK edge in both transmitting and receiving systems. The data is transmitted and received simultaneously (full duplex).

An 8-bit input word is shifted into the SDI input which configures the LTC1857/LTC1858/LTC1859 for the next conversion. Simultaneously, the result of the previous conversion is output on the SDO line. At the end of the data exchange the requested conversion begins by applying a rising edge on CONVST. After $\mathrm{t}_{\text {Conv, }}$, the conversion is complete and the results will be available on the next data
transfer cycle. As shown below, the result of a conversion is delayed by one conversion from the input word requesting it.


## INPUT DATA WORD

The LTC1857/LTC1858/LTC18598-bitdata word is clocked into the SDI input on the first eight rising SCK edges. Further inputs on the SDI pin are then ignored until the next conversion. The eight bits of the input word are defined as follows:


Table 1. Multiplexer Channel Selection

| MUX ADDRESS |  |  | DIFFERENTIAL CHANNEL SELECTION |  |  |  |  |  |  |  | MUX ADDRESS |  |  | SINGLE-ENDED CHANNEL SELECTION |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\frac{\overline{\text { SGL/ }}}{\text { DIFF }}$ | $\begin{aligned} & \text { ODD } \\ & \text { SIGN } \end{aligned}$ | $\begin{gathered} \text { SELECT } \\ 10 \end{gathered}$ | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | $\frac{\text { SGL/ }}{\text { DIFF }}$ | $\begin{aligned} & \text { ODD } \\ & \text { SIGN } \end{aligned}$ | $\begin{gathered} \text { SELECT } \\ 10 \end{gathered}$ | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | COM |
| 0 | 0 | 00 | + | - |  |  |  |  |  |  | 1 | 0 | 0 | + |  |  |  |  |  |  |  | - |
| 0 | 0 | 01 |  |  | + | - |  |  |  |  | 1 | 0 | 01 |  |  | + |  |  |  |  |  | - |
| 0 | 0 | 10 |  |  |  |  | $+$ | - |  |  | 1 | 0 | 10 |  |  |  |  | + |  |  |  | - |
| 0 | 0 | 11 |  |  |  |  |  |  | + | - | 1 | 0 | 11 |  |  |  |  |  |  | + |  | - |
| 0 | 1 | 00 | - | + |  |  |  |  |  |  | 1 | 1 | 00 |  | + |  |  |  |  |  |  | - |
| 0 | 1 | 01 |  |  | - | + |  |  |  |  | 1 | 1 | 01 |  |  |  | + |  |  |  |  | - |
| 0 | 1 | 10 |  |  |  |  | - | + |  |  | 1 | 1 | 10 |  |  |  |  |  | + |  |  | - |
| 0 | 1 | 11 |  |  |  |  |  |  | - | + | 1 | 1 | 11 |  |  |  |  |  |  |  | + | - |



Figure 8. Examples of Multiplexer Options on the LTC1857/LTC1858/LTC1859

## APPLICATIONS InFORMATION

## mUX ADDRESS

The first four bits of the input word assign the MUX configuration for the requested conversion. For a given channel selection, the converter will measure the voltage between the two channels indicated by the + and - signs in the selected row of Table 1. Note that in differential mode (SGL/DIFF $=0$ ) measurements are limited to four adjacent input pairs with either polarity. In single-ended mode, all input channels are measured with respect to COM. Both the "+" and "-" inputs are sampled simultaneously so common mode noise is rejected.

## INPUT RANGE (UNI, GAIN)

The fifth and sixth input bits (UNI, GAIN) determine the input range for the conversion. When UNI is a logical one, a unipolar conversion will be performed. When UNI is a logical zero, a bipolar conversion will result. The GAIN input bit determines the input span for the conversion. When GAIN is a logical one, either 0 V to 10 V or $\pm 10 \mathrm{~V}$ input spans will be selected depending on UNI. When GAIN is a logical zero, either 0 V to 5 V or $\pm 5 \mathrm{~V}$ input spans will be chosen. The input ranges for different UNI and GAIN inputs are shown in Table 2.
Table 2. Input Range Selection

| UNI | GAIN | INPUT RANGE |
| :---: | :---: | :---: |
| 0 | 0 | $\pm 5 \mathrm{~V}$ |
| 1 | 0 | 0 V to 5 V |
| 0 | 1 | $\pm 10 \mathrm{~V}$ |
| 1 | 1 | 0 V to 10 V |

## POWER DOWN SELECTION (NAP, SLEEP)

The last two bits of the input word (Nap and Sleep) determine the power shutdown mode of the LTC1857/LTC1858/ LTC1859. See Table 3. Nap mode is selected when Nap = 1 and Sleep $=0$. The previous conversion result will be clocked out and a conversion will occur before entering
the Nap mode. The Nap mode starts at the end of the conversion which is indicated by the rising edge of the BUSY signal. Nap mode lasts until the falling edge of the 2nd SCK (see Figure 9). Automatic nap will be achieved if Nap =1 is selected each time an input word is written to the ADC.

Table 3. Power Down Selection

| NAP | SLEEP | POWER DOWN MODE |
| :---: | :---: | :---: |
| 0 | 0 | Power On |
| 1 | 0 | Nap |
| $X$ | 1 | Sleep |

Sleep mode will occur when Sleep $=1$ is selected, regardless of the selection of the Nap input. The previous conversion result can be clocked out and the Sleep mode will start on the falling edge of the last (16th) SCK. Notice that the CONVST should stay either high or low in sleep mode (see Figure 10). To wake up from the sleep mode, apply a rising edge on the CONVST signal and then apply Sleep $=0$ on the next SDI word and the part will wake up on the falling edge of the last (16th) SCK (see Figure 11).
In Sleep mode, all bias currents are shut down and only the power on reset circuit and leakage currents (about 10 $\mu \mathrm{A}$ ) remain. Sleep mode wake-up time is dependent on the value of the capacitor connected to the REFCOMP (Pin 16). The wake-up time is typically 40 ms with the recommended $10 \mu \mathrm{~F}$ capacitor connected on the REFCOMP pin.

## DYNAMIC PERFORMANCE

FFT (Fast Fourier Transform) test techniques are used to test the ADC's frequency response, distortion and noise at the rated throughput. By applying a low distortion sine wave and analyzing the digital output using an FFT algorithm, the ADC's spectral content can be examined for frequencies outside the fundamental. Figure 12 shows a typical LTC1859 FFT plot which yields a SINAD of 87dB and THD of -101 dB .


## APPLICATIONS InFORMATION

SIGNAL-TO-NOISE RATIO
The Signal-to-Noise and Distortion Ratio (SINAD) is the ratio between the RMS amplitude of the fundamental input frequency to the RMS amplitude of all other frequency components at the A/D output. The output is band limited to frequencies from above DC and below half the sampling frequency. Figure 12 shows a typical SINAD of 87 dB with a 100 kHz sampling rate and a 1 kHz input.

## TOTAL HARMONIC DISTORTION

Total Harmonic Distortion (THD) is the ratio of the RMS sum of all harmonics of the input signal to the fundamental itself. The out-of-band harmonics alias into the frequency band between DC and half the sampling frequency. THD is expressed as:

$$
T H D=20 \log \frac{\sqrt{V_{2}^{2}+V_{3}^{2}+V_{4}^{2} \ldots+V_{N}^{2}}}{V_{1}}
$$

where $\mathrm{V}_{1}$ is the RMS amplitude of the fundamental frequency and $\mathrm{V}_{2}$ through $\mathrm{V}_{\mathrm{N}}$ are the amplitudes of the second through Nth harmonics.

## BOARD LAYOUT, POWER SUPPLIES AND DECOUPLING

Wire wrap boards are not recommended for high resolution or high speed A/D converters. To obtain the best performance from the LTC1857/LTC1858/LTC1859, a printed circuit board is required. Layout for the printed circuit board should ensure the digital and analog signal lines are separated as much as possible. In particular, care should be taken not to run any digital track alongside an analog signal track or underneath the ADC. The analog input should be screened by AGND.
In applications where the MUX is connected to the ADC, it is possible to get noise coupling into the ADC from the trace connecting the MUXOUT to the ADC. Therefore, reducing the length of the traces connecting the MUXOUT pins (Pins 10, 11) to the ADC pins (Pins 12, 13) can minimize the problem. The unused MUX inputs should be grounded to prevent noise coupling into the inputs.
Figure 13 shows the power supply grounding that will help obtain the best performance from the 12-bit/14-bit/16-bit ADCs. Pay particular attention to the design of the analog and digital ground planes. The DGND pin of the LTC1857/


1859 F12

Figure 12. LTC1859 Nonaveraged 4096 Point FFT Plot

## APPLICATIONS INFORMATION

LTC1858/LTC1859 can be tied to the analog ground plane. Placing the bypass capacitor as close as possible to the power supply pins, the reference and reference buffer output is very important. Low impedance common returns for these bypass capacitors are essential to low noise operation of the ADC, and the foil width for these tracks should be as wide as possible. Also, since any potential difference
in grounds between the signal source and ADC appears as an error voltage in series with the input signal, attention should be paid to reducing the ground circuit impedance as much as possible. The digital output latches and the onboard sampling clock have been placed on the digital ground plane. The two ground planes are tied together at the power supply ground connection.


Figure 13. Power Supply Grounding Practice

## PACKAGE DESCRIPTION

## G Package

28-Lead Plastic SSOP (5.3mm)
(Reference LTC DWG \# 05-08-1640)


## LTC1857/LTC 1858/LTC1859

## TYPICAL APPLICATION



## RELATED PARTS



