## FEATURES

Single Chip Construction<br>Very High-Speed Settling to 1/2 LSB<br>AD565A: 250 ns max<br>AD566A: 350 ns max<br>Full-Scale Switching Time: 30 ns<br>Guaranteed for Operation with $\pm 12 \mathrm{~V}$ Supplies: AD565A with -12 V Supply: AD566A<br>Linearity Guaranteed Over Temperature: 1/2 LSB max (K, T Grades)<br>Monotonicity Guaranteed Over Temperature<br>Low Power: AD566A = $\mathbf{1 8 0} \mathbf{~ m W}$ max; AD565A $=\mathbf{2 2 5} \mathrm{mW}$ max<br>Use with On-Board High-Stability Reference (AD565A) or with External Reference (AD566A)<br>Low Cost<br>MIL-STD-883-Compliant Versions Available

## PRODUCT DESCRIPTION

The AD565A and AD566A are fast 12-bit digital-to-analog converters that incorporate the latest advances in analog circuit design to achieve high speeds at low cost.
The AD565A and AD566A use 12 precision, high-speed bipolar current-steering switches, control amplifier and a laser-trimmed thin-film resistor network to produce a very fast, high accuracy analog output current. The AD565A also includes a buried Zener reference that features low-noise, long-term stability and temperature drift characteristics comparable to the best discrete reference diodes.
The combination of performance and flexibility in the AD565A and AD566A has resulted from major innovations in circuit design, an important new high-speed bipolar process, and continuing advances in laser-wafer-trimming techniques (LWT). The AD565A and AD566A have a $10-90 \%$ full-scale transition time less than 35 ns and settle to within $\pm 1 / 2$ LSB in 250 ns $\max$ ( 350 ns for AD566A). Both are laser-trimmed at the wafer level to $\pm 1 / 8$ LSB typical linearity and are specified to $\pm 1 / 4$ LSB max error ( K and T grades) at $+25^{\circ} \mathrm{C}$. High speed and accuracy make the AD565A and AD566A the ideal choice for high-speed display drivers as well as fast analog-to-digital converters.
The laser trimming process which provides the excellent linearity is also used to trim both the absolute value and the temperature coefficient of the reference of the AD565A resulting in a typical full-scale gain TC of $10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. When tighter TC performance is required or when a system reference is available, the AD566A may be used with an external reference.
*Covered by Patent Nos.: 3,803,590; RE 28,633; 4,213,806; 4,136,349; 4,020,486; 3,747,088.

REV. D
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

FUNCTIONAL BLOCK DIAGRAMS


AD565A and AD566A are available in four performance grades. The J and K are specified for use over the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range while the S and T grades are specified for the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ range. The D grades are all packaged in a 24-lead, hermetically sealed, ceramic, dual-in-line package. The JR grade is packaged in a 28 -lead plastic SOIC.

## PRODUCT HIGHLIGHTS

1. The wide output compliance range of the AD565A and AD566A are ideally suited for fast, low noise, accurate voltage output configurations without an output amplifier.
2. The devices incorporate a newly developed, fully differential, nonsaturating precision current switching cell structure which combines the dc accuracy and stability first developed in the AD562/3 with very fast switching times and an optimally-damped settling characteristic.
3. The devices also contain SiCr thin film application resistors which can be used with an external op amp to provide a precision voltage output or as input resistors for a successive approximation A/D converter. The resistors are matched to the internal ladder network to guarantee a low gain temperature coefficient and are laser-trimmed for minimum full-scale and bipolar offset errors.
4. The AD 565 A and AD 566 A are available in versions compliant with MIL-STD-883. Refer to the Analog Devices Military Products Databook or current /883B data sheet for detailed specifications.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700

World Wide Web Site: http://www.analog.com Fax: 781/326-8703
© Analog Devices, Inc., 2000



## NOTES

${ }^{1}$ The digital inputs are guaranteed but not tested over the operating temperature range.
${ }^{2}$ The power supply gain sensitivity is tested in reference to a $\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\mathrm{EE}}$ of $\pm 15 \mathrm{~V}$ dc.
${ }^{3}$ For operation at elevated temperatures the reference cannot supply current for external loads. It, therefore, should be buffered if additional loads are to be supplied.
Specifications subject to change without notice.

AD565A/AD566A

| Model |  |  |  |  AD565AT  <br> Min Typ Max |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ```DATA INPUTS \({ }^{1}\) (Pins 13 to 24 ) TTL or 5 Volt CMOS Input Voltage Bit ON Logic " 1 " Bit OFF Logic "0" Logic Current (Each Bit) Bit ON Logic " 1 " Bit OFF Logic "0"``` | +2.0 | $\begin{aligned} & +120 \\ & +35 \end{aligned}$ | $\begin{array}{r} +5.5 \\ +0.8 \\ +300 \\ +100 \\ \hline \end{array}$ | +2.0 | $\begin{aligned} & +120 \\ & +35 \\ & \hline \end{aligned}$ | $\begin{array}{r} +5.5 \\ +0.8 \\ +300 \\ +100 \end{array}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| RESOLUTION |  |  | 12 |  |  | 12 | Bits |
| OUTPUT <br> Current <br> Unipolar (All Bits On) <br> Bipolar (All Bits On or Off) <br> Resistance (Exclusive of Span Resistors) <br> Offset <br> Unipolar <br> Bipolar (Figure 3, R2 $=50 \Omega$ Fixed) <br> Capacitance <br> Compliance Voltage <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | $\begin{aligned} & -1.6 \\ & \pm 0.8 \\ & 6 \end{aligned}$ | $\begin{aligned} & -2.0 \\ & \pm 1.0 \\ & 8 \\ & 0.01 \\ & 0.05 \\ & 25 \end{aligned}$ | $\begin{aligned} & -2.4 \\ & \pm 1.2 \\ & 10 \\ & \\ & \mathbf{0 . 0 5} \\ & \mathbf{0 . 1 5} \\ & \\ & +10 \\ & \hline \end{aligned}$ | $\begin{aligned} & -1.6 \\ & \pm 0.8 \\ & 6 \end{aligned}$ | $\begin{aligned} & -2.0 \\ & \pm 1.0 \\ & 8 \\ & 0.01 \\ & 0.05 \\ & 25 \end{aligned}$ | $\begin{aligned} & -2.4 \\ & \pm 1.2 \\ & 10 \\ & \\ & 0.05 \\ & 0.1 \\ & \\ & +10 \\ & \hline \end{aligned}$ | mA mA $\mathrm{k} \Omega$ $\%$ of F.S. Range $\%$ of F.S. Range pF V |
| $\begin{aligned} & \text { ACCURACY (Error Relative to } \\ & \text { Full Scale) }+25^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\text {MIN }} \text { to } \mathrm{T}_{\mathrm{MAX}} \end{aligned}$ |  | $\begin{aligned} & \pm 1 / 4 \\ & (0.006) \\ & \pm 1 / 2 \\ & (0.012) \\ & \hline \end{aligned}$ | $\begin{aligned} & \pm 1 / 2 \\ & (0.012) \\ & \pm 3 / 4 \\ & (0.018) \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \pm 1 / 8 \\ & (0.003) \\ & \pm 1 / 4 \\ & (0.006) \\ & \hline \end{aligned}$ | $\begin{aligned} & \pm 1 / 4 \\ & (0.006) \\ & \pm 1 / 2 \\ & (0.012) \\ & \hline \end{aligned}$ | LSB <br> \% of F.S. Range <br> LSB <br> \% of F.S. Range |
| $\begin{aligned} & \hline \text { DIFFERENTIAL NONLINEARITY } \\ & +25^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX }} \\ & \hline \end{aligned}$ | MON | $\begin{aligned} & \pm 1 / 2 \\ & \text { NICITY } \\ & \hline \end{aligned}$ | $\begin{aligned} & \pm 3 / 4 \\ & \text { IRANTEED } \end{aligned}$ | MON | $\pm 1 / 4$ | $\begin{aligned} & \pm 1 / 2 \\ & \text { RANTEED } \end{aligned}$ | LSB |
| TEMPERATURE COEFFICIENTS <br> With Internal Reference <br> Unipolar Zero <br> Bipolar Zero <br> Gain (Full Scale) <br> Differential Nonlinearity |  | $\begin{aligned} & 1 \\ & 5 \\ & 15 \\ & 2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2 \\ & 10 \\ & 30 \end{aligned}$ |  | $\begin{aligned} & 1 \\ & 5 \\ & 10 \\ & 2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2 \\ & 10 \\ & 15 \end{aligned}$ | $\begin{aligned} & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ |
| SETTLING TIME TO $1 / 2$ LSB <br> All Bits ON-to-OFF or OFF-to-ON |  | 250 | 400 |  | 250 | 400 | ns |
| FULL-SCALE TRANSITION 10\% to 90\% Delay plus Rise Time 90\% to $10 \%$ Delay plus Fall Time |  | $\begin{aligned} & 15 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 50 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 15 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| TEMPERATURE RANGE <br> Operating <br> Storage | $\begin{array}{r} -55 \\ -65 \\ \hline \end{array}$ |  | $\begin{aligned} & +125 \\ & +150 \\ & \hline \end{aligned}$ | $\begin{array}{r} -55 \\ -65 \\ \hline \end{array}$ |  | $\begin{aligned} & +125 \\ & +150 \\ & \hline \end{aligned}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |
| POWER REQUIREMENTS <br> $\mathrm{V}_{\mathrm{CC}},+11.4$ to +16.5 V dc <br> $\mathrm{V}_{\mathrm{EE}},-11.4$ to -16.5 V dc |  | $\begin{aligned} & 3 \\ & -12 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \\ & -18 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 3 \\ & -12 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \\ & -18 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \hline \end{aligned}$ |
| $\begin{aligned} & \hline \text { POWER SUPPLY GAIN SENSITIVITY }{ }^{2} \\ & V_{\mathrm{CC}}=+11.4 \text { to }+16.5 \mathrm{~V} \mathrm{dc} \\ & \mathrm{~V}_{\mathrm{EE}}=-11.4 \text { to }-16.5 \mathrm{~V} \mathrm{dc} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 3 \\ & 15 \end{aligned}$ | $\begin{array}{r} 10 \\ 25 \\ \hline \end{array}$ |  | $\begin{aligned} & 3 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & 10 \\ & 25 \\ & \hline \end{aligned}$ | ppm of F.S./\% <br> ppm of F.S./\% |
| PROGRAMMABLE OUTPUT RANGES (See Figures 2, 3, 4) | $\begin{aligned} & 0 \text { to }+5 \\ & -2.5 \text { to }+2.5 \\ & 0 \text { to }+10 \\ & -5 \text { to }+5 \\ & -10 \text { to }+10 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & 0 \text { to }+5 \\ & -2.5 \text { to }+2.5 \\ & 0 \text { to }+10 \\ & -5 \text { to }+5 \\ & -10 \text { to }+10 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ |
| EXTERNAL ADJUSTMENTS <br> Gain Error with Fixed $50 \Omega$ Resistor for R2 (Figure 2) Bipolar Zero Error with Fixed $50 \Omega$ Resistor for R1 (Figure 3) Gain Adjustment Range (Figure 2) Bipolar Zero Adjustment Range |  $\pm 0.1$ $\mathbf{0 0 . 2 5}$ <br>  $\pm 0.05$ $\mathbf{0 0 . 1 5}$ <br> $\pm 0.25$   <br> $\pm 0.15$   |  |  |  $\pm 0.1$ $\pm \mathbf{0 . 2 5}$ <br>  $\pm 0.05$ $\pm \mathbf{0 . 1}$ <br> $\pm 0.25$   <br> $\pm 0.15$   |  |  | $\begin{aligned} & \text { \% of F.S. Range } \\ & \text { \% of F.S. Range } \\ & \text { \% of F.S. Range } \\ & \text { \% of F.S. Range } \end{aligned}$ |
| REFERENCE INPUT <br> Input Impedance | $15 \quad 20$ 25 |  |  | 15 | 20 | 25 | $\mathrm{k} \Omega$ |
| REFERENCE OUTPUT <br> Voltage <br> Current (Available for External Loads) ${ }^{3}$ | $\begin{aligned} & 9.90 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 10.00 \\ & 2.5 \\ & \hline \end{aligned}$ | 10.10 | $\begin{aligned} & 9.90 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 10.00 \\ & 2.5 \\ & \hline \end{aligned}$ | 10.10 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \end{aligned}$ |
| POWER DISSIPATION |  | 225 | 345 |  | 225 | 345 | mW |

Specifications shown in boldface are tested on all production units at final electrical test. Results from those tests are used to calculate outgoing quality levels. All min and max specifications are guaranteed, although only those shown in boldface are tested on all production units.
Specification subject to change without notice.

## AD56GA-SPEGAFIGATIONS $\left(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{v}_{\mathrm{EE}}=-15 \mathrm{~V}\right.$, unless otherwise noted $)$



## NOTES

${ }^{1}$ The digital input levels are guaranteed but not tested over the temperature range.
${ }^{2}$ The power supply gain sensitivity is tested in reference to a $\mathrm{V}_{\mathrm{EE}}$ of -1.5 V dc
Specifications subject to change without notice.

| Model | Min | $\begin{aligned} & \text { AD566AS } \\ & \text { Typ } \end{aligned}$ | Max | Min | $\begin{aligned} & \text { D566AT } \\ & \text { Typ } \end{aligned}$ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ```DATA INPUTS \({ }^{1}\) (Pins 13 to 24) TTL or 5 Volt CMOS Input Voltage Bit ON Logic " 1 " Bit OFF Logic "0" Logic Current (Each Bit) Bit ON Logic " 1 " Bit OFF Logic " 0 "``` | ${ }_{0}^{+2.0}$ | $\begin{aligned} & +120 \\ & +35 \\ & \hline \end{aligned}$ | $\begin{aligned} & +5.5 \\ & +0.8 \\ & +300 \\ & +100 \\ & \hline \end{aligned}$ | +2.0 0 | $\begin{aligned} & +120 \\ & +35 \end{aligned}$ | $\begin{aligned} & +5.5 \\ & +0.8 \\ & +300 \\ & +100 \end{aligned}$ | V V <br> $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| RESOLUTION |  |  | 12 |  |  | 12 | Bits |
| OUTPUT <br> Current <br> Unipolar (All Bits On) <br> Bipolar (All Bits On or Off) <br> Resistance (Exclusive of Span Resistors) <br> Offset <br> Unipolar (Adjustable to Zero per Figure 3) <br> Bipolar (Figure 4, R1 and R2 $=50 \Omega$ Fixed) <br> Capacitance <br> Compliance Voltage <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | $\begin{aligned} & -1.6 \\ & \pm 0.8 \\ & 6 \end{aligned}$ | $\begin{aligned} & -2.0 \\ & \pm 1.0 \\ & 8 \\ & 0.01 \\ & 0.05 \\ & 25 \end{aligned}$ | $\begin{aligned} & \mathbf{- 2 . 4} \\ & \pm 1.2 \\ & 10 \\ & \\ & 0.05 \\ & 0.15 \\ & \\ & +10 \\ & \hline \end{aligned}$ | $\begin{aligned} & -1.6 \\ & \pm 0.8 \\ & 6 \end{aligned}$ | $\begin{aligned} & -2.0 \\ & \pm 1.0 \\ & 8 \\ & 0.01 \\ & 0.05 \\ & 25 \end{aligned}$ | $\begin{aligned} & -2.4 \\ & \pm 1.2 \\ & 10 \\ & \\ & 0.05 \\ & 0.1 \\ & \\ & +10 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mathrm{k} \Omega \\ & \% \text { of F.S. Range } \\ & \% \text { of F.S. Range } \\ & \mathrm{pF} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ |
| ```ACCURACY (Error Relative to Full Scale) \(+25^{\circ} \mathrm{C}\) \(\mathrm{T}_{\text {MIN }}\) to \(\mathrm{T}_{\mathrm{MAX}}\)``` |  | $\begin{aligned} & \pm 1 / 4 \\ & (0.006) \\ & \pm 1 / 2 \\ & (0.012) \\ & \hline \end{aligned}$ | $\begin{aligned} & \pm 1 / 2 \\ & (0.012) \\ & \pm 3 / 4 \\ & (0.018) \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \pm 1 / 8 \\ & (0.003) \\ & \pm 1 / 4 \\ & (0.006) \\ & \hline \end{aligned}$ | $\begin{aligned} & \pm 1 / 4 \\ & (0.006) \\ & \pm 1 / 2 \\ & (0.012) \\ & \hline \end{aligned}$ | LSB <br> \% of F.S. Range <br> LSB <br> \% of F.S. Range |
| $\qquad$ <br> DIFFERENTIAL NONLINEARITY $+25^{\circ} \mathrm{C}$ $\mathrm{T}_{\mathrm{MIN}} \text { to } \mathrm{T}_{\mathrm{MAX}}$ | MON | $\pm 1 / 2$ | $\begin{aligned} & \pm 3 / 4 \\ & \text { IRANTEED } \end{aligned}$ | MON | $\pm 1 / 4$ | $\begin{aligned} & \pm 1 / 2 \\ & \text { 2ANTEED } \end{aligned}$ | LSB |
| TEMPERATURE COEFFICIENTS <br> Unipolar Zero <br> Bipolar Zero <br> Gain (Full Scale) <br> Differential Nonlinearity |  | $\begin{aligned} & 5 \\ & 7 \\ & 7 \\ & 2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2 \\ & 10 \\ & 10 \end{aligned}$ |  | $\begin{aligned} & 5 \\ & 3 \\ & 2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2 \\ & 10 \\ & 5 \end{aligned}$ | $\begin{aligned} & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ |
| SETTLING TIME TO $1 / 2$ LSB <br> All Bits ON-to-OFF or OFF-to-ON (Figure 8) |  | 250 | 350 |  | 250 | 350 | ns |
| $\begin{aligned} & \hline \text { FULL-SCALE TRANSITION } \\ & 10 \% \text { to } 90 \% \text { Delay plus Rise Time } \\ & 90 \% \text { to } 10 \% \text { Delay plus Fall Time } \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 15 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{array}{r} 30 \\ 50 \\ \hline \end{array}$ |  | $\begin{aligned} & 15 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{array}{r} 30 \\ 50 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| POWER REQUIREMENTS <br> $\mathrm{V}_{\mathrm{EE}},-11.4$ to -16.5 V dc |  | -12 | -18 |  | -12 | -18 | mA |
| $\begin{aligned} & \text { POWER SUPPLY GAIN SENSITIVITY }{ }^{2} \\ & \mathrm{~V}_{\mathrm{EE}}=-11.4 \text { to }-16.5 \mathrm{~V} \text { dc } \\ & \hline \end{aligned}$ |  | 15 | 25 |  | 15 | 25 | ppm of F.S./\% |
| PROGRAMMABLE OUTPUT RANGES (see Figures 3, 4, 5) |  | $\begin{aligned} & 0 \text { to }+5 \\ & -2.5 \text { to }+ \\ & 0 \text { to }+10 \\ & -5 \text { to }+5 \\ & -10 \text { to }+1 \end{aligned}$ |  |  | $\begin{aligned} & 0 \text { to }+5 \\ & -2.5 \text { to }+ \\ & 0 \text { to }+10 \\ & -5 \text { to }+5 \\ & -10 \text { to }+ \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| EXTERNAL ADJUSTMENTS <br> Gain Error with Fixed $50 \Omega$ <br> Resistor for R2 (Figure 3) <br> Bipolar Zero Error with Fixed <br> $50 \Omega$ Resistor for R1 (Figure 4) <br> Gain Adjustment Range (Figure 3) <br> Bipolar Zero Adjustment Range | $\begin{aligned} & \pm 0.25 \\ & \pm 0.15 \\ & \hline \end{aligned}$ | $\begin{aligned} & \pm 0.1 \\ & \pm 0.05 \end{aligned}$ | $\begin{aligned} & \pm 0.25 \\ & \pm 0.15 \end{aligned}$ | $\begin{aligned} & \pm 0.25 \\ & \pm 0.15 \end{aligned}$ | $\begin{aligned} & \pm 0.1 \\ & \pm 0.05 \end{aligned}$ | $\begin{aligned} & \pm 0.25 \\ & \pm 0.1 \end{aligned}$ | $\begin{aligned} & \% \text { of F.S. Range } \\ & \% \text { of F.S. Range } \\ & \% \text { of F.S. Range } \\ & \% \text { of F.S. Range } \\ & \hline \end{aligned}$ |
| REFERENCE INPUT Input Impedance | 15 | 20 | 25 | 15 | 20 | 25 | $\mathrm{k} \Omega$ |
| POWER DISSIPATION |  | 180 | 300 |  | 180 | 300 | mW |
| MULTIPLYING MODE PERFORMANCE (All Models) <br> Quadrants <br> Reference Voltage <br> Accuracy <br> Reference Feedthrough (Unipolar Mode, <br> All Bits OFF, and 1 V to $+10 \mathrm{~V}[\mathrm{p}-\mathrm{p}]$, Sine Wave <br> Frequency for 1/2 LSB [p-p] Feedthrough) <br> Output Slew Rate 10\%-90\% 90\%-10\% <br> Output Settling Time (All Bits ON and a $0 \mathrm{~V}-10 \mathrm{~V}$ Step Change in Reference Voltage) | Two (2): Bipolar Operation at Digital Input Only <br> +1 V to +10 V , Unipolar <br> 10 Bits ( $\pm 0.05 \%$ of Reduced F.S.) for 1 V dc Reference Voltage <br> 40 kHz typ <br> $5 \mathrm{~mA} / \mu \mathrm{s}$ <br> $1 \mathrm{~mA} / \mu \mathrm{s}$ <br> $1.5 \mu \mathrm{~s}$ to $0.01 \%$ F.S. |  |  |  |  |  |  |
| CONTROL AMPLIFIER <br> Full Power Bandwidth Small-Signal Closed-Loop Bandwidth | 300 kHz <br> 1.8 MHz |  |  |  |  |  |  |

## NOTES

Specifications shown in boldface are tested on all production units at final electrical test. Results from those tests are used to calculate outgoing quality levels. All min and max specifications are guaranteed, although only those shown in boldface are tested on all production units.
Specification subject to change without notice.

## AD565A/AD566A

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{V}_{\mathrm{CC}}$ to Power Ground . . . . . . . . . . . . . . . . . . . . . 0 V to +18 V
$\mathrm{V}_{\mathrm{EE}}$ to Power Ground (AD565A) . . . . . . . . . . . . . 0 V to -18 V
Voltage on DAC Output (Pin 9) . . . . . . . . . . . . -3 V to +12 V
Digital Inputs (Pins 13 to 24) to
Power Ground . . . . . . . . . . . . . . . . . . . . . . -1.0 V to +7.0 V
REF IN to Reference Ground . . . . . . . . . . . . . . . . . . . . $\pm 12 \mathrm{~V}$
Bipolar Offset to Reference Ground . . . . . . . . . . . . . . . $\pm 12 \mathrm{~V}$
10 V Span R to Reference Ground . . . . . . . . . . . . . . . . $\pm 12 \mathrm{~V}$
20 V Span R to Reference Ground . . . . . . . . . . . . . . . $\pm 24 \mathrm{~V}$
REF OUT (AD565A) . . . . . Indefinite Short to Power Ground Momentary Short to $\mathrm{V}_{\mathrm{CC}}$
Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . 1000 mW

## AD565A ORDERING GUIDE

|  | Max Gain <br> T.C. $(\mathbf{p p m}$ <br> of F.S. $\left./^{\circ} \mathbf{C}\right)$ | Temperature <br> Range | Linearity <br> Error Max <br> $@+\mathbf{2 5} \mathbf{C}$ | Package <br> Options ${ }^{2}$ |
| :--- | :--- | :--- | :--- | :--- |
| Model $^{1}$ | 50 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\pm 1 / 2$ LSB | Ceramic (D-24) |
| AD565AJD | 50 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\pm 1 / 2$ LSB | SOIC (R-28) |
| AD565AJR | 50 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\pm 1 / 4$ LSB | Ceramic (D-24) |
| AD565AKD | 20 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 1 / 2$ LSB | Ceramic (D-24) |
| AD565ASD | 30 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 1 / 4$ LSB | Ceramic (D-24) |
| AD565ATD | 15 |  |  |  |

## NOTES

${ }^{1}$ For details on grade and package offerings screened in accordance with MIL-STD-883, refer to the Analog Devices Military Products Databook or current/ 883B data sheet.
${ }^{2} \mathrm{D}=$ Ceramic DIP, $\mathrm{R}=$ SOIC.

## AD566A ORDERING GUIDE

| Model ${ }^{1}$ | Max Gain T.C. (ppm of F.S. $I^{\circ} \mathrm{C}$ ) | Temperature Range | Linearity <br> Error Max <br> (a) $+25^{\circ} \mathrm{C}$ | Package Option ${ }^{2}$ |
| :---: | :---: | :---: | :---: | :---: |
| AD566AJD | 10 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\pm 1 / 2$ LSB | Ceramic (D-24) |
| AD566AKD | 3 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\pm 1 / 4$ LSB | Ceramic (D-24) |
| AD566ASD | 10 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 1 / 2$ LSB | Ceramic (D-24) |
| AD566ATD | 3 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 1 / 4$ LSB | Ceramic (D-24) |

## NOTES

${ }^{1}$ For details on grade and package offerings screened in accordance with MIL-STD-883, refer to the Analog Devices Military Products Databook or current/
883B data sheet.
${ }^{2} \mathrm{D}=$ Ceramic DIP.

## GROUNDING RULES

The AD565A and AD566A bring out separate reference and power grounds to allow optimum connections for low noise and high-speed performance. These grounds should be tied together at one point, usually the device power ground. The separate ground returns are provided to minimize current flow in low-level signal paths. In this way, logic return currents are not summed into the same return path with analog signals.

## CONNECTING THE AD565A FOR BUFFERED VOLTAGE OUTPUT

The standard current-to-voltage conversion connections using an operational amplifier are shown here with the preferred trimming techniques. If a low offset operational amplifier (AD510L, AD517L, AD741L, AD301AL, AD OP07) is used, excellent performance can be obtained in many situations without trimming (an op amp with less than 0.5 mV max offset voltage should be used to keep offset errors below $1 / 2 \mathrm{LSB}$ ). If a $50 \Omega$ fixed resistor is substituted for the $100 \Omega$ trimmer, unipolar zero will typically be within $\pm 1 / 2$ LSB (plus op amp offset), and full-scale accuracy will be within $0.1 \%$ ( $0.25 \%$ max). Substituting a $50 \Omega$ resistor for the $100 \Omega$ bipolar offset trimmer will give a bipolar zero error typically within $\pm 2$ LSB ( $0.05 \%$ ).
The AD509 is recommended for buffered voltage-output applications which require a settling time to $\pm 1 / 2$ LSB of one microsecond. The feedback capacitor is shown with the optimum value for each application; this capacitor is required to compensate for the 25 picofarad DAC output capacitance.

## PIN DESIGNATIONS

## 24-Lead DIP



28-Lead SOIC


## AD565A/AD566A

## FIGURE 1. UNIPOLAR CONFIGURATION

This configuration will provide a unipolar 0 volt to +10 volt output range. In this mode, the bipolar terminal, Pin 8 , should be grounded if not used for trimming.


Figure 1. 0 V to +10 V Unipolar Voltage Output

## STEP I . . . ZERO ADJUST

Turn all bits OFF and adjust zero trimmer R1, until the output reads 0.000 volts ( $1 \mathrm{LSB}=2.44 \mathrm{mV}$ ). In most cases this trim is not needed, but Pin 8 should then be connected to Pin 12.

## STEP II . . . GAIN ADJUST

Turn all bits ON and adjust $100 \Omega$ gain trimmer R2, until the output is 9.9976 volts. (Full scale is adjusted to 1 LSB less than nominal full scale of 10.000 volts.) If a 10.2375 V full scale is desired (exactly $2.5 \mathrm{mV} / \mathrm{bit}$ ), insert a $120 \Omega$ resistor in series with the gain resistor at Pin 10 to the op amp output.

## FIGURE 2. BIPOLAR CONFIGURATION

This configuration will provide a bipolar output voltage from -5.000 to +4.9976 volts, with positive full scale occurring with all bits ON (all 1s).


Figure 2. $\pm 5$ V Bipolar Voltage Output

STEP I . . . OFFSET ADJUST
Turn OFF all bits. Adjust $100 \Omega$ trimmer R1 to give -5.000 volts output.

## STEP II . . . GAIN ADJUST

Turn ON All bits. Adjust $100 \Omega$ gain trimmer R2 to give a reading of +4.9976 volts.
Please note that it is not necessary to trim the op amp to obtain full accuracy at room temperature. In most bipolar situations, an op amp trim is unnecessary unless the untrimmed offset drift of the op amp is excessive.

## FIGURE 3. OTHER VOLTAGE RANGES

The AD565A can also be easily configured for a unipolar 0 volt to +5 volt range or $\pm 2.5$ volt and $\pm 10$ volt bipolar ranges by using the additional 5 k application resistor provided at the 20 volt span $R$ terminal, Pin 11. For a 5 volt span ( 0 to +5 or $\pm 2.5$ ), the two 5 k resistors are used in parallel by shorting Pin 11 to Pin 9 and connecting Pin 10 to the op amp output and the bipolar offset either to ground for unipolar or to REF OUT for the bipolar offset either to ground for unipolar or to REF OUT for the bipolar range. For the $\pm 10$ volt range ( 20 volt span) use the 5 k resistors in series by connecting only Pin 11 to the op amp output and the bipolar offset connected as shown. The $\pm 10$ volt option is shown in Figure 3.


Figure 3. $\pm 10$ V Voltage Output

## CONNECTING THE AD566A FOR BUFFERED VOLTAGE OUTPUT

The standard current-to-voltage conversion connections using an operational amplifier are shown here with the preferred trimming techniques. If a low offset operational amplifier (AD510L, AD517L, AD741L, AD301AL, AD OP07) is used, excellent performance can be obtained in many situations without trimming (an op amp with less than 0.5 mV max offset voltage should be used to keep offset errors below $1 / 2$ LSB). If a $50 \Omega$ fixed resistor is substituted for the $100 \Omega$ trimmer, unipolar zero will typically be within $\pm 1 / 2$ LSB (plus op amp offset), and full scale accuracy will be within $0.1 \%$ ( $0.25 \%$ max). Substituting a $50 \Omega$ resistor for the $100 \Omega$ bipolar offset trimmer will give a bipolar zero error typically within $\pm 2$ LSB ( $0.05 \%$ ).

The AD509 is recommended for buffered voltage-output applications which require a settling time to $\pm 1 / 2$ LSB of one microsecond. The feedback capacitor is shown with the optimum value for each application; this capacitor is required to compensate for the 25 picofarad DAC output capacitance.

FIGURE 4. UNIPOLAR CONFIGURATION
This configuration will provide a unipolar 0 volt to +10 volt output range. In this mode, the bipolar terminal, Pin 7, should be grounded if not used for trimming.


Figure 4. 0 V to +10 V Unipolar Voltage Output

## STEP I . . . ZERO ADJUST

Turn all bits OFF and adjust zero trimmer, R1, until the output reads 0.000 volts ( $1 \mathrm{LSB}=2.44 \mathrm{mV}$ ). In most cases this trim is not needed, but Pin 7 should then be connected to Pin 12 .

## STEP II . . . GAIN ADJUST

Turn all bits ON and adjust $100 \Omega$ gain trimmer, R2, until the output is 9.9976 volts. (Full scale is adjusted to 1 LSB less than nominal full scale of 10.000 volts.) If a 10.2375 V full scale is desired (exactly $2.5 \mathrm{mV} / \mathrm{bit}$ ), insert a $120 \Omega$ resistor in series with the gain resistor at Pin 10 to the op amp output.

## FIGURE 5. BIPOLAR CONFIGURATION

This configuration will provide a bipolar output voltage from -5.000 volts to +4.9976 volts, with positive full scale occurring with all bits ON (all 1s).


Figure 5. $\pm 5$ V Bipolar Voltage Output

## STEP I . . . OFFSET ADJUST

Turn OFF all bits. Adjust $100 \Omega$ trimmer R1 to give -5.000 output volts.

## STEP II . . . GAIN ADJUST

Turn ON all bits. Adjust $100 \Omega$ gain trimmer R2 to give a reading of +4.9976 volts.
Please note that it is not necessary to trim the op amp to obtain full accuracy at room temperature. In most bipolar situations, an op amp trim is unnecessary unless the untrimmed offset drift of the op amp is excessive.

## AD565A/AD566A

## FIGURE 6. OTHER VOLTAGE RANGES

The AD566A can also be easily configured for a unipolar 0 volt to +5 volt range or $\pm 2.5$ volt and $\pm 10$ volt bipolar ranges by using the additional 5 k application resistor provided at the 20 volt span R terminal, Pin 11 . For a 5 volt span $(0 \mathrm{~V}$ to +5 V or $\pm 2.5 \mathrm{~V}$ ), the two 5 k resistors are used in parallel by shorting Pin 11 to Pin 9 and connecting Pin 10 to the op amp output and the bipolar offset resistor either to ground for unipolar or to $\mathrm{V}_{\text {REF }}$ for the bipolar range. For the $\pm 10$ volt range ( 20 volt span) use the 5 k resistors in series by connecting only Pin 11 to the op amp output and the bipolar offset connected as shown. The $\pm 10$ volt option is shown in Figure 6.


* THE PARALLEL COMBINATION OF THE BIPOLAR OFFSET RESISTOR AND R3 ESTABLISHES A CURRENT TO BALANCE THE MSB CURRENT. THE EFFECT OF TEMPERATURE COEFFICIENT MISMATCH BETWEEN THE BIPOLAR RESISTOR COMBINATION AND DAC RESISTORS IS EXPANDED ON PREVIOUS PAGE.

Table I. Digital Input Codes

| DIGITAL INPUT | ANALOG OUTPUT |  |  |
| :---: | :---: | :---: | :---: |
| MSB LSB | Straight Binary | Offset Binary | Twos Compl.* |
| 000000000000 | Zero | -FS | Zero |
| 011111111111 | Mid Scale - 1 LSB | Zero - 1 LSB | +FS - 1 LSB |
| 100000000000 | +1/2 FS | Zero | -FS |
| 111111111111 | +FS - 1 LSB | + FS - 1 LSB | Zero - 1 LSB |

*Inverts the MSB of the offset binary code with an external inverter to obtain twos complement.

Fgure 6. $\pm 10$ V Voltage Output

## OUTLINE DIMENSIONS

Dimensions shown in inches and (mm).
Ceramic DIP (D-24)


SOIC (R-28) Package


