6367254 MOTOROLA SC (XSTRS/R F) 96D 80735 T-33-15 ### **MOTOROLA** SEMICONDUCTOR **TECHNICAL DATA** # **BUS48 BUS48A** # **SWITCHMODE IIA SERIES NPN SILICON POWER TRANSISTORS** The BUS 48 and BUS 48A transistors are designed for highvoltage, high-speed, power switching in inductive circuits where fall time is critical. They are particularly suited for line-operated switchmode applications such as: - Switching Regulators - Inverters - Solenoid and Relay Drivers - Motor Controls - Deflection Circuits Fast Turn-Off Times 60 ns Inductive Fall Time - 25°C (Typ) 120 ns Inductive Crossover Time - 25°C (Typ) Operating Temperature Range -65 to +200°C 100°C Performance Specified for: Reverse-Biased SOA with Inductive Loads Switching Times with Inductive Loads Saturation Voltages Leakage Currents (125°C) ### NPN SILICON **POWER TRANSISTORS** 400 and 450 VOLTS (BVCEO) 850 - 1000 VOLTS (BVCES) **15 AMPERES** 175 WATTS # Designer's Data for "Worst Case" Conditions The Designers Data Sheet permits the design of most circuits entirely from the information presented. Limit data – representing device characteristics boundaries – are given to facilitate "worst case" design. #### **MAXIMUM RATINGS** | Rating | Symbol | BUS 48 | BUS 48A | Unit | |--------------------------------------------------------------------------------------------------|-----------------------------------|-------------------|---------|---------------| | Collector-Emitter Voltage | V <sub>CEO(sus)</sub> | 400 450 | | Vdc | | Collector-Emitter Voltage | VCEV | 850 1000 | | Vdc | | Emitter Base Voltage | VEB | | Vdc | | | Collector Current — Continuous<br>— Peak(1)<br>— Overload | ICM<br>IOL | | Adc | | | Base Current - Continuous .<br>- Peak(1) | IB<br>IBM | 5<br>20 | | Adc | | Total Power Dissipation - T <sub>C</sub> = 25°C<br>- T <sub>C</sub> = 100°C<br>Derate above 25°C | PD | 175<br>100<br>1.0 | | Watts<br>W/°C | | Operating and Storage Junction<br>Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -65 to +200 | | °C | #### THERMAL CHARACTERISTICS | Characteristic | Symbol | Max | Unit | |-------------------------------------------------------------------------------------|------------------|-----|------| | Thermal Resistance,<br>Junction to Case | R <sub>ÐJC</sub> | 1.0 | °C/W | | Maximum Lead Temperature<br>for Soldering Purposes:<br>1/8" from Case for 5 Seconds | TL | 275 | °C | (1) Pulse Test: Pulse Width = 5 ms, Duty Cycle ≤ 10%. CASE 1-05 TO-3 Vdc 1.6 1.6 1.6 1.6 ### ELECTRICAL CHARACTERISTICS (T<sub>C</sub> = 25°C unless otherwise noted) | Characteristic | | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|---------------|--------------------------------|-------------|-------------------|----------------| | OFF CHARACTERISTICS (1) | | | - | | | | | Collector-Emitter Sustaining Voltage (Table 1) ( $I_C = 200 \text{ mA}, I_B = 0$ ) L = 25 mH | BUS48<br>BUS48A | VCEO(sus) | 400<br>450 | - | - | Vdc | | Collector Cutoff Current (VCEV = Rated Value, VBE(off) = 1.5 Vdc) (VCEV = Rated Value, VBE(off) = 1.5 Vdc, TC = 125 °C) | | ICEV | _ | - | 0.2<br>2.0 | mAdc | | Collector Cutoff Current (VCE = Rated VCEV, RBE = 10 Ω) | T <sub>C</sub> = 25°C<br>T <sub>C</sub> = 125°C | ICER | _ | _ | 0.5<br>3.0 | mAdc | | Emitter Cutoff Current<br>(VEB = 5 Vdc, IC = 0) | | IEBO | | _ | 0.1 | mAdc | | Emitter-base breakdown Voltage<br>(IE = 50 mA - IC = 0) | | BVEBO | 7.0 | _ | _ | Vdc | | SECOND BREAKDOWN | | | | | | | | Second Breakdown Collector Current with Base Forward Biased Clamped Inductive SOA with Base Reverse Biased | | IS/b<br>RBSOA | See Figure 12<br>See Figure 13 | | | | | ON CHARACTERISTICS (1) | | _ | | | | <del>-</del> . | | DC Current Gain (IC = 10 Adc, VCE = 5 Vdc) (IC = 8 Adc, VCE = 5 V) | BUS48<br>BUS48A | hFE | 8 | _ | - | | | Collector-Emitter Saturation Voltage (I <sub>C</sub> = 10 Adc, I <sub>B</sub> = 2 Adc) (I <sub>C</sub> = 15 Adc, I <sub>B</sub> = 3 Adc) (I <sub>C</sub> = 10 Adc, I <sub>B</sub> = 2 Adc, $T_{C}$ = 100°C) | BUS48 | VCE(sat) | - | | 1.5<br>5.0<br>2.0 | Vdc | | (I <sub>C</sub> = 8 Adc, I <sub>B</sub> = 1.6 Adc)<br>(I <sub>C</sub> = 12 Adc, I <sub>B</sub> = 2.4 Adc)<br>(I <sub>C</sub> = 8 Adc, I <sub>B</sub> = 1.6 Adc, T <sub>C</sub> = 100°C) | BUS48A | | -<br>-<br>- | -<br>-<br>- | 1.5<br>5.0<br>2.0 | | | | | | | | | | # DYNAMIC CHARACTERISTICS BU\$48 BUS48A VBE(sat) ## SWITCHING CHARACTERISTICS Base-Emitter Saturation Voltage $(I_C = 10 \text{ Adc}, I_B = 2 \text{ Adc})$ $(I_C = 10 \text{ Adc}, I_B = 2 \text{ Adc}, T_C = 100^{\circ}\text{C})$ (I<sub>C</sub> = 8 Adc, I<sub>B</sub> = 1.6 Adc) (I<sub>C</sub> = 8 Adc, I<sub>B</sub> = 1.6 Adc, T<sub>C</sub> = 100°C) #### Resistive Load (Table 1) | Delay Time | | td | _ | 0.1 | 0.2 | μς | |------------|-----------------------------------------------------------------------------------------------------|----------------|---|-----|-----|----| | | C = 250 Vdc, IC = 10 A, | t <sub>r</sub> | _ | 0.4 | 0.7 | | | | ig <sub>1</sub> = 2.0 A, t <sub>p</sub> = 30 μs,<br>Duty Cycle < 2°/o , V <sub>BE(off)</sub> = 5 V) | ts | | 1.3 | 2.0 | | | Fall Time | The section of | tę | - | 0.2 | 0.4 | | #### Inductive Load, Clamped (Table 1) | Storage Time | | (T <sub>C</sub> = 25°C) | tsv | _ | 1.3 | _ | μs | |----------------|---------------------------------------------------------|--------------------------|-----------------|---|------|------|----| | Fall Time | $(I_{C(pk)} = 10 A,$ | | tfi | - | 0.06 | _ | | | Storage Time | I <sub>B1</sub> = 2.0 A,<br>V <sub>BE(off)</sub> = 5 V, | | t <sub>sv</sub> | | 1.5 | 2.5 | | | Crossover Time | VCE(c1) = 250 V) | (T <sub>C</sub> = 100°C) | t <sub>c</sub> | - | 0.3 | 0.6 | | | Fall Time | | 1 | tfi | _ | 0.17 | 0.35 | I | (1) Pulse Test: PW = 300 µs, Duty Cycle ≤ 2%. 6367254 MOTOROLA SC (XSTRS/R F) **BUS48, BUS48A** 96D 80737 T-33-15 #### DC CHARACTERISTICS TABLE 1 - TEST CONDITIONS FOR DYNAMIC PERFORMANCE FIGURE 7 — INDUCTIVE SWITCHING MEASUREMENTS FIGURE 8 - PEAK-REVERSE CURRENT 6367254 MOTOROLA SC (XSTRS/R F) BUS48, BUS48A 96D 80739 [ T-33-15 #### **SWITCHING TIMES NOTE** in resistive switching circuits, rise, fall, and storage times have been defined and apply to both current and voltage waveforms since they are in phase. However, for inductive loads which are common to SWITCHMODE power supplies and hammer drivers, current and voltage waveforms are not in phase. Therefore, separate measurements must be made on each waveform to determine the total switching time. For this reason, the following new terms have been defined. t<sub>sv</sub> = Voltage Storage Time, 90% IB1 to 10% V<sub>clamp</sub> try = Voltage Rise Time, 10-90% Vclamp tfi = Current Fall Time, 90-10% IC tti = Current Tail, 10-2% IC tc = Crossover Time, 10% V<sub>clamp</sub> to 10% IC An enlarged portion of the inductive switching waveforms is shown in Figure 7 to aid in the visual identity of these terms. For the designer, there is minimal switching loss during storage time and the predominant switching power losses occur during the crossover interval and can be obtained using the standard equation from AN-222: $P_{SWT} = 1/2 \ V_{CC} I_{C}(t_{c}) f$ In general, $t_{rv} + t_{fi} \simeq t_{c}$ . However, at lower test currents this relationship may not be valid. As is common with most switching transistors, resistive switching is specified at 25°C and has become a benchmark for designers. However, for designers of high frequency converter circuits, the user oriented specifications which make this a "SWITCHMODE" transistor are the inductive switching speeds (t<sub>C</sub> and t<sub>SV</sub>) which are guaranteed at 100°C. # 6367254 MOTOROLA SC (XSTRS/R F) BUS48, BUS48A 96D 80740 D T-33-/5 #### SAFE OPERATING AREA INFORMATION The Safe Operating Area figures shown in Figures 12 and 13 are specified for these devices under the test conditions shown. FIGURE 12 - FORWARD BIAS SAFE OPERATING AREA FIGURE 13 - REVERSE BIAS SAFE OPERATING AREA FIGURE 14 - POWER DERATING #### **FORWARD BIAS** There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate IC-VCE limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate. The data of Figure 12 is based on $T_C=25^{\circ}C$ ; $TJ(\rho k)$ is variable depending on power level. Second breakdown pulse limits are valid for duty cycles to 10% but must be derated when $T_C \ge 25^{\circ}C$ . Second breakdown limitations do not derate the same as thermal limitations. Allowable current at the voltages shown on Figure 12 may be found at any case temperature by using the appropriate curve on Figure 14. $T_{J(pk)}$ may be calculated from the data in Figure 11. At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown. #### REVERSE BIAS For inductive loads, high voltage and high current must be sustained simultaneously during turn-off, in most cases, with the base to emitter junction reverse biased. Under these conditions the collector voltage must be held to a safe level at or below a specific value of collector current. This can be accomplished by several means such as active clamping, RC snubbing, load line shaping, etc. The safe level for these devices is specified as Reverse Bias Safe Operating Area and represents the voltage-current conditions during reverse biased turn-off. This rating is verified under clamped conditions so that the device is never subjected to an avalanche mode. Figure 13 gives RBSOA characteristics. The observed data of conjugation of the th 96 D 6367254 MOTOROLA SC (XSTRS/R F) **BUS48, BUS48A** T-33-15 96D 80741 FIGURE 15 - THERMAL RESPONSE #### **OVERLOAD CHARACTERISTICS** #### FIGURE 16 - RATED OVERLOAD SAFE OPERATING AREA (OLSOA) #### **OLSOA** OLSOA applies when maximum collector current is limited and known. A good example is a circuit where an inductor is inserted between the transistor and the bus, which limits the rate of rise of collector current to a known value. If the transistor is then turned off within a specified amount of time, the magnitude of collector current is also Maximum allowable collector-emitter voltage versus collector current is plotted for several pulse widths. (Pulse width is defined as the time lag between the fault condition and the removal of base drive.) Storage time of the transistor has been factored into the curve. Therefore, with bus voltage and maximum collector current known, Figure 16 defines the maximum time which can be allowed for fault detection and shutdown of base drive. OLSOA is measured in a common-base circuit (Figure 18) which allows precise definition of collector-emitter voltage and collector current. This is the same circuit that is used to measure forward-bias safe operating area. ## FIGURE 18 - OVERLOAD SOA TEST CIRCUIT 500 V Notes: - V<sub>CE</sub> = V<sub>CC</sub> + V<sub>BE</sub> - Adjust pulsed current source for desired IC, tp ۷сс