**Preferred Device** 

# SMARTDISCRETES™ MOSFET 1 Amp, 62 Volts, Logic Level N-Channel DPAK

The MLD1N06CL is designed for applications that require a rugged power switching device with short circuit protection that can be directly interfaced to a microcontrol unit (MCU). Ideal applications include automotive fuel injector driver, incandescent lamp driver or other applications where a high in–rush current or a shorted load condition could occur.

This Logic Level Power MOSFET features current limiting for short circuit protection, integrated Gate–Source clamping for ESD protection and integral Gate–Drain clamping for over–voltage protection and Sensefet technology for low on–resistance. No additional gate series resistance is required when interfacing to the output of a MCU, but a 40 k $\Omega$  gate pulldown resistor is recommended to avoid a floating gate condition.

The internal Gate-Source and Gate-Drain clamps allow the device to be applied without use of external transient suppression components. The Gate-Source clamp protects the MOSFET input from electrostatic voltage stress up to 2.0 kV. The Gate-Drain clamp protects the MOSFET drain from the avalanche stress that occurs with inductive loads. Their unique design provides voltage clamping that is essentially independent of operating temperature.

#### Features

• Pb-Free Package is Available

# MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted)

| Rating                                                   | Symbol                            | Value               | Unit       |
|----------------------------------------------------------|-----------------------------------|---------------------|------------|
| Drain-to-Source Voltage                                  | V <sub>DSS</sub>                  | Clamped             | Vdc        |
| Drain-to-Gate Voltage ( $R_{GS} = 1.0 \text{ M}\Omega$ ) | $V_{DGR}$                         | Clamped             | Vdc        |
| Gate-to-Source Voltage - Continuous                      | V <sub>GS</sub>                   | ±10                 | Vdc        |
| Drain Current – Continuous<br>– Single Pulse             | I <sub>D</sub><br>I <sub>DM</sub> | Self–limited<br>1.8 | Adc<br>Apk |
| Total Power Dissipation                                  | $P_{D}$                           | 40                  | W          |
| Operating and Storage Temperature Range                  | T <sub>J</sub> , T <sub>stg</sub> | -50 to 150          | °C         |
| Electrostatic Discharge Voltage (Human Model)            | ESD                               | 2.0                 | kV         |

#### THERMAL CHARACTERISTICS

| Thermal Resistance Junction-to-Case Junction-to-Ambient (Note 1) Junction-to-Ambient (Note 2) | R <sub>θ</sub> JC<br>R <sub>θ</sub> JA<br>R <sub>θ</sub> JA | 3.12<br>100<br>71.4 | °C/W |
|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------|---------------------|------|
| Maximum Lead Temperature for Soldering Purposes, 1/8" from case for 5 seconds                 | TL                                                          | 260                 | °C   |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

- When surface mounted to an FR-4 board using the minimum recommended pad size.
- 2. When surface mounted to an FR-4 board using the 0.5 sq.in. drain pad size.



# ON Semiconductor®

#### http://onsemi.com

| V <sub>(BR)DSS</sub> | V <sub>(BR)DSS</sub> R <sub>DS(on)</sub> TYP |  |
|----------------------|----------------------------------------------|--|
| 62 V (Clamped)       | ` '                                          |  |



# MARKING DIAGRAM



Y = Year WW = Work Week L1N06C = Device Code G = Pb-Free Package

#### ORDERING INFORMATION

| Device       | Package           | Shipping <sup>†</sup> |
|--------------|-------------------|-----------------------|
| MLD1N06CLT4  | DPAK              | 2500 Tape & Reel      |
| MLD1N06CLT4G | DPAK<br>(Pb-Free) | 2500 Tape & Reel      |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

**Preferred** devices are recommended choices for future use and best overall value.

# **UNCLAMPED DRAIN-TO-SOURCE AVALANCHE CHARACTERISTICS**

| Rating                                                                     | Symbol          | Value | Unit |
|----------------------------------------------------------------------------|-----------------|-------|------|
| Single Pulse Drain–to–Source Avalanche Energy Starting $T_J = 25^{\circ}C$ | E <sub>AS</sub> | 80    | mJ   |

# FLECTRICAL CHARACTERISTICS (To = 25°C unless otherwise noted)

| ELECTRICAL CHARACTERISTICS (T <sub>C</sub> = 25°C unless otherwise noted)                                                                                                                                                                                                                                                                                       |                                                                   |                     |                  |                            |                            |      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------|------------------|----------------------------|----------------------------|------|
|                                                                                                                                                                                                                                                                                                                                                                 | Characteristic                                                    | Symbol              | Min              | Тур                        | Max                        | Unit |
| OFF CHARACTERISTICS                                                                                                                                                                                                                                                                                                                                             |                                                                   |                     |                  |                            |                            |      |
| Drain-to-Source Breakd<br>( $I_D = 20 \text{ mAdc}, V_{GS} = (I_D = 20 \text{ mAdc}, V_{GS} = 0)$                                                                                                                                                                                                                                                               | V <sub>(BR)DSS</sub>                                              | 59<br>59            | 62<br>62         | 65<br>65                   | Vdc                        |      |
| Zero Gate Voltage Drain $(V_{DS} = 45 \text{ Vdc}, V_{GS} = (V_{DS} = 45 \text{ Vdc}, V_{GS} = 45 \text{ Vdc})$                                                                                                                                                                                                                                                 | I <sub>DSS</sub>                                                  |                     | 0.6<br>6.0       | 5.0<br>20                  | μAdc                       |      |
| Gate-Source Leakage C $(V_G = 5.0 \text{ Vdc}, V_{DS} = (V_G = 5.0 \text{ Vdc}, V_{DS} = $                                                                                                                                                                                                                                                                      | l <sub>GSS</sub>                                                  |                     | 0.5<br>1.0       | 5.0<br>20                  | μAdc                       |      |
| ON CHARACTERISTICS                                                                                                                                                                                                                                                                                                                                              | (Note 3)                                                          |                     |                  |                            |                            |      |
| Gate Threshold Voltage $ \begin{array}{l} \text{(I}_D = 250 \; \mu\text{Adc, V}_{DS} = \text{V}_{GS}) \\ \text{(I}_D = 250 \; \mu\text{Adc, V}_{DS} = \text{V}_{GS},  \text{T}_J = 150^{\circ}\text{C}) \end{array} $                                                                                                                                           |                                                                   | V <sub>GS(th)</sub> | 1.0<br>0.6       | 1.5<br>-                   | 2.0<br>1.6                 | Vdc  |
| $ \begin{array}{l} \text{Static Drain-to-Source On-Resistance} \\ (I_D = 1.0 \text{ Adc, } V_{GS} = 4.0 \text{ Vdc}) \\ (I_D = 1.0 \text{ Adc, } V_{GS} = 5.0 \text{ Vdc}) \\ (I_D = 1.0 \text{ Adc, } V_{GS} = 5.0 \text{ Vdc, } T_J = 150^{\circ}\text{C}) \\ (I_D = 1.0 \text{ Adc, } V_{GS} = 5.0 \text{ Vdc, } T_J = 150^{\circ}\text{C}) \\ \end{array} $ |                                                                   | R <sub>DS(on)</sub> | -<br>-<br>-<br>- | 0.63<br>0.59<br>1.1<br>1.0 | 0.75<br>0.75<br>1.9<br>1.8 | Ω    |
| Static Source-to-Drain D                                                                                                                                                                                                                                                                                                                                        | Diode Voltage (I <sub>S</sub> = 1.0 Adc, V <sub>GS</sub> = 0 Vdc) | V <sub>SD</sub>     | _                | 1.1                        | 1.5                        | Vdc  |
| Static Drain Current Limit                                                                                                                                                                                                                                                                                                                                      |                                                                   | I <sub>D(lim)</sub> | 2.0<br>1.1       | 2.3<br>1.3                 | 2.75<br>1.8                | Adc  |
| Forward Transconductan                                                                                                                                                                                                                                                                                                                                          | ce (I <sub>D</sub> = 1.0 Adc, V <sub>DS</sub> = 10 Vdc)           | 9FS                 | 1.0              | 1.4                        | _                          | mhos |
| RESISTIVE SWITCHING                                                                                                                                                                                                                                                                                                                                             | CHARACTERISTICS (Note 4)                                          |                     |                  |                            |                            |      |
| Turn-On Delay Time                                                                                                                                                                                                                                                                                                                                              |                                                                   | t <sub>d(on)</sub>  | _                | 1.2                        | 2.0                        | ns   |
| Rise Time                                                                                                                                                                                                                                                                                                                                                       | (V <sub>DD</sub> = 25 Vdc, I <sub>D</sub> = 1.0 Adc,              | t <sub>r</sub>      | _                | 4.0                        | 6.0                        |      |
| Turn-Off Delay Time                                                                                                                                                                                                                                                                                                                                             | $V_{GS(on)} = 5.0 \text{ Vdc}, R_{GS} = 50 \Omega$                | t <sub>d(off)</sub> | _                | 4.0                        | 6.0                        | 1    |
| Fall Time                                                                                                                                                                                                                                                                                                                                                       |                                                                   | t <sub>f</sub>      | -                | 3.0                        | 5.0                        |      |
| INTERNAL PACKAGE IN                                                                                                                                                                                                                                                                                                                                             | NDUCTANCE                                                         |                     |                  |                            |                            |      |
| Internal Drain Inductance (Measured from drain lead 0.25" from package to center of die)                                                                                                                                                                                                                                                                        |                                                                   | L <sub>D</sub>      | _                | 4.5                        | -                          | nH   |
| Internal Source Inductance (Measured from the source lead 0.25" from package to source bond pad)                                                                                                                                                                                                                                                                |                                                                   | LS                  | _                | 7.5                        | -                          | nH   |

Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%.
 Switching characteristics are independent of operating junction temperature.



Figure 1. Output Characteristics



Figure 2. Transfer Function

#### THE SMARTDISCRETES CONCEPT

From a standard power MOSFET process, several active and passive elements can be obtained that provide on—chip protection to the basic power device. Such elements require only a small increase in silicon area and/or the addition of one masking layer to the process. The resulting device exhibits significant improvements in ruggedness and reliability as well as system cost reduction. The SMARTDISCRETES device functions can now provide an economical alternative to smart power ICs for power applications requiring low on—resistance, high voltage and high current.

These devices are designed for applications that require a rugged power switching device with short circuit protection that can be directly interfaced to a microcontroller unit (MCU). Ideal applications include automotive fuel injector driver, incandescent lamp driver or other applications where a high in—rush current or a shorted load condition could occur.

#### **OPERATION IN THE CURRENT LIMIT MODE**

The amount of time that an unprotected device can withstand the current stress resulting from a shorted load before its maximum junction temperature is exceeded is dependent upon a number of factors that include the amount of heatsinking that is provided, the size or rating of the device, its initial junction temperature, and the supply voltage. Without some form of current limiting, a shorted load can raise a device's junction temperature beyond the maximum rated operating temperature in only a few milliseconds.

Even with no heatsink, the MLD1N06CL can withstand a shorted load powered by an automotive battery (10 to 14 V) for almost a second if its initial operating temperature is under 100°C. For longer periods of operation in the current–limited mode, device heatsinking can extend operation from several seconds to indefinitely depending on the amount of heatsinking provided.

# SHORT CIRCUIT PROTECTION AND THE EFFECT OF TEMPERATURE

The on-chip circuitry of the MLD1N06CL offers an integrated means of protecting the MOSFET component from high in-rush current or a shorted load. As shown in the schematic diagram, the current limiting feature is provided by an NPN transistor and integral resistors R1 and R2. R2 senses the current through the MOSFET and forward biases the NPN transistor's base as the current increases. As the NPN turns on, it begins to pull gate drive current through R1, dropping the gate drive voltage across it, and thus lowering the voltage across the gate-to-source of the power MOSFET and limiting the current. The current limit is temperature dependent as shown in Figure 3, and decreases from about 2.3 A at 25°C to about 1.3 A at 150°C.

Since the MLD1N06CL continues to conduct current and dissipate power during a shorted load condition, it is important to provide sufficient heatsinking to limit the device junction temperature to a maximum of 150°C.

The metal current sense resistor R2 adds about 0.4  $\Omega$  to the power MOSFET's on–resistance, but the effect of temperature on the combination is less than on a standard MOSFET due to the lower temperature coefficient of R2. The on–resistance variation with temperature for gate voltages of 4 and 5 V is shown in Figure 5.

Back-to-back polysilicon diodes between gate and source provide ESD protection to greater than 2 kV, HBM. This on-chip protection feature eliminates the need for an external Zener diode for systems with potentially heavy line transients.



Figure 3. I<sub>D(lim)</sub> Variation With Temperature



Figure 4. R<sub>DS(on)</sub> Variation With Gate-To-Source Voltage



Figure 5. On–Resistance Variation With Temperature



Figure 6. Single Pulse Avalanche Energy versus Junction Temperature



Figure 7. Drain-Source Sustaining Voltage Variation With Temperature

#### FORWARD BIASED SAFE OPERATING AREA

The FBSOA curves define the maximum drain—to—source voltage and drain current that a device can safely handle when it is forward biased, or when it is on, or being turned on. Because these curves include the limitations of simultaneous high voltage and high current, up to the rating of the device, they are especially useful to designers of linear systems. The curves are based on a case temperature of 25°C and a maximum junction temperature of 150°C. Limitations for repetitive pulses at various case temperatures can be determined by using the thermal response curves. ON Semiconductor Application Note, AN569, "Transient Thermal Resistance — General Data and Its Use" provides detailed instructions.

#### **MAXIMUM DC VOLTAGE CONSIDERATIONS**

The maximum drain-to-source voltage that can be continuously applied across the MLD1N06CL when it is in current limit is a function of the power that must be dissipated. This power is determined by the maximum current limit at maximum rated operating temperature

 $(1.8 \text{ A at } 150^{\circ}\text{C})$  and not the  $R_{DS(on)}$ . The maximum voltage can be calculated by the following equation:

$$V_{supply} = \frac{(150 - T_A)}{I_{D(lim)} (R_{\theta JC} + R_{\theta CA})}$$

where the value of  $R_{\theta CA}$  is determined by the heatsink that is being used in the application.

#### **DUTY CYCLE OPERATION**

When operating in the duty cycle mode, the maximum drain voltage can be increased. The maximum operating temperature is related to the duty cycle (DC) by the following equation:

$$T_C = (V_{DS} \times I_D \times DC \times R_{\theta CA}) + T_A$$

The maximum value of  $V_{DS}$  applied when operating in a duty cycle mode can be approximated by:

$$V_{DS} = \frac{150 - T_C}{I_{D(lim)} \times DC \times R_{\theta JC}}$$



Figure 8. Maximum Rated Forward Bias Safe Operating Area (MLD1N06CL)



Figure 9. Thermal Response (MLD1N06CL)



Figure 10. Switching Test Circuit

#### **ACTIVE CLAMPING**

SMARTDISCRETES technology can provide on-chip realization of the popular gate-to-source and gate-to-drain Zener diode clamp elements. Until recently, such features have been implemented only with discrete components which consume board space and add system cost. The SMARTDISCRETES technology approach economically melds these features and the power chip with only a slight increase in chip area.

In practice, back—to—back diode elements are formed in a polysilicon region monolithicly integrated with, but electrically isolated from, the main device structure. Each back—to—back diode element provides a temperature compensated voltage element of about 7.2 V. As the polysilicon region is formed on top of silicon dioxide, the diode elements are free from direct interaction with the conduction regions of the power device, thus eliminating parasitic electrical effects while maintaining excellent thermal coupling.

To achieve high gate-to-drain clamp voltages, several voltage elements are strung together; the MLD1N06CL uses 8 such elements. Customarily, two voltage elements are used to provide a 14.4 V gate-to-source voltage clamp. For the



Figure 11. Switching Waveforms

MLD1N06CL, the integrated gate-to-source voltage elements provide greater than 2.0 kV electrostatic voltage protection.

The avalanche voltage of the gate—to—drain voltage clamp is set less than that of the power MOSFET device. As soon as the drain—to—source voltage exceeds this avalanche voltage, the resulting gate—to—drain Zener current builds a gate voltage across the gate—to—source impedance, turning on the power device which then conducts the current. Since virtually all of the current is carried by the power device, the gate—to—drain voltage clamp element may be small in size. This technique of establishing a temperature compensated drain—to—source sustaining voltage (Figure 7) effectively removes the possibility of drain—to—source avalanche in the power device.

The gate—to—drain voltage clamp technique is particularly useful for snubbing loads where the inductive energy would otherwise avalanche the power device. An improvement in ruggedness of at least four times has been observed when inductive energy is dissipated in the gate—to—drain clamped conduction mode rather than in the more stressful gate—to—source avalanche mode.

# TYPICAL APPLICATIONS: INJECTOR DRIVER, SOLENOIDS, LAMPS, RELAY COILS

The MLD1N06CL has been designed to allow direct interface to the output of a microcontrol unit to control an isolated load. No additional series gate resistance is required, but a 40 k $\Omega$  gate pulldown resistor is recommended to avoid a floating gate condition in the event of an MCU failure. The internal clamps allow the device to be used without any external transistent suppressing components.



#### PACKAGE DIMENSIONS

# **DPAK** CASE 369C **ISSUE O**



|     | INCHES    |       | MILLIMETERS |      |  |
|-----|-----------|-------|-------------|------|--|
| DIM | MIN       | MAX   | MIN         | MAX  |  |
| Α   | 0.235     | 0.245 | 5.97        | 6.22 |  |
| В   | 0.250     | 0.265 | 6.35        | 6.73 |  |
| С   | 0.086     | 0.094 | 2.19        | 2.38 |  |
| D   | 0.027     | 0.035 | 0.69        | 0.88 |  |
| Е   | 0.018     | 0.023 | 0.46        | 0.58 |  |
| F   | 0.037     | 0.045 | 0.94        | 1.14 |  |
| G   | 0.180 BSC |       | 4.58 BSC    |      |  |
| Н   | 0.034     | 0.040 | 0.87        | 1.01 |  |
| J   | 0.018     | 0.023 | 0.46        | 0.58 |  |
| K   | 0.102     | 0.114 | 2.60        | 2.89 |  |
| L   | 0.090 BSC |       | 2.29 BSC    |      |  |
| R   | 0.180     | 0.215 | 4.57        | 5.45 |  |
| S   | 0.025     | 0.040 | 0.63        | 1.01 |  |
| U   | 0.020     |       | 0.51        |      |  |
| ٧   | 0.035     | 0.050 | 0.89        | 1.27 |  |
| Z   | 0.155     |       | 3.93        |      |  |

- STYLE 2: PIN 1. GATE 2. DRAIN 3. SOURCE
  - DRAIN

# SOLDERING FOOTPRINT\*



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

# SMARTDISCRETES is a trademark of Semiconductor Components Industries, LLC (SCILLC).

ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

# **PUBLICATION ORDERING INFORMATION**

# LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082-1312 USA Phone: 480-829-7710 or 800-344-3860 Toll Free USA/Canada Fax: 480-829-7709 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free

Japan: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Phone: 81-3-5773-3850

ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative

MLD1N06CL/D