# 9-Bit, 30 MSPS ADC ### AD9049 #### **FEATURES** Low Power: 300 mW On-Chip T/H, Reference Single +5 V Power Supply Operation Selectable 5 V or 3 V Logic I/O Wide Dynamic Performance APPLICATIONS Digital Communications Professional Video Medical Imaging Instrumentation #### FUNCTIONAL BLOCK DIAGRAM ### PRODUCT DESCRIPTION The AD9049 is a complete 9-bit monolithic sampling analog-to-digital converter (ADC) with an onboard track-and-hold and reference. The unit is designed for low cost, high performance applications and requires only +5 V and an encode clock to achieve 30 MSPS sample rates with 9-bit resolution. The encode clock is TTL compatible and the digital outputs are CMOS; both can operate with 5 V/3 V logic, selected by the user. The two-step architecture used in the AD9049 is optimized to provide the best dynamic performance available while maintaining low power consumption. A 2.5 V reference is included onboard, or the user can provide an external reference voltage for gain control or matching of multiple devices. Fabricated on an advanced BiCMOS process, the AD9049 is packaged in space saving surface mount packages (SOIC, SSOP) and is specified over the industrial (-40°C to +85°C) temperature range. Figure 1. Typical Connections ### REV. A Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 617/329-4700 World Wide Web Site: http://www.analog.com Fax: 617/326-8703 © Analog Devices, Inc., 1996 # AD9049-SPECIFICATIONS # $\textbf{ELECTRICAL CHARACTERISTICS} \; (\textbf{V}_{\text{D}}, \textbf{V}_{\text{DD}} = +5 \; \textbf{V}; internal \; reference}; \; \textbf{ENCODE} = 30 \; \textbf{MSPS} \; unless \; otherwise \; noted)$ | | | Test | AD9049BR/BRS | | | | | |--------------------------------------------|-------|-------|--------------|----------|------|---------|--| | Parameter | Temp | Level | Min | Typ | Max | Units | | | RESOLUTION | | | | 9 | | Bits | | | DC ACCURACY | | | | | | | | | Differential Nonlinearity | +25°C | I | | 0.5 | 1.0 | LSB | | | 2 11101 01111111 1 (01111110 unit) | Full | V | | 0.5 | 2.0 | LSB | | | Integral Nonlinearity | +25°C | İ | | 0.5 | 1.0 | LSB | | | integral 1 (online unit) | Full | V | | 0.5 | 2.0 | LSB | | | No Missing Codes | Full | iV | | GUARANTE | ED | | | | Gain Error | +25°C | I | | ±1.0 | ±7.5 | % FS | | | Gain Tempco <sup>1</sup> | Full | V | | ±100 | | ppm/°C | | | ANALOG INPUT | | | | | | | | | Input Voltage Range | +25°C | V | | 1.024 | | V p-p | | | Input Offset Voltage | +25°C | Ì | -10 | +7 | +25 | mV | | | input Onset Voltage | Full | IV | -32 | | +51 | mV | | | Input Resistance | +25°C | I | 3.5 | 5.0 | 6.5 | kΩ | | | Input Capacitance | +25°C | V | 5.5 | 5.0 | 0.5 | pF | | | Analog Bandwidth | +25°C | V | | 100 | | MHz | | | BANDGAP REFERENCE | | | | | | | | | Output Voltage | +25°C | I | 2.4 | 2.5 | 2.6 | V | | | Temperature Coefficient <sup>1</sup> | Full | V | | ±50 | | ppm/°C | | | SWITCHING PERFORMANCE | | | | | | | | | Maximum Conversion Rate | +25°C | I | 30 | | | MSPS | | | Minimum Conversion Rate | +25°C | IV | | 1.5 | 3 | MSPS | | | Aperture Delay (t <sub>A</sub> ) | +25°C | V | | 2.7 | - | ns | | | Aperture Uncertainty (Jitter) | +25°C | V | | 5 | | ps, rms | | | Output Propagation Delay $(t_{PD})^2$ | Full | IV | 5 | | 15 | ns | | | DYNAMIC PERFORMANCE | | | | | | | | | Transient Response | +25°C | V | | 10 | | ns | | | Overvoltage Recovery Time | +25°C | V | | 10 | | ns | | | ENOBS | | | | | | | | | $f_{IN} = 2.3 \text{ MHz}$ | +25°C | V | | 8.56 | | ENOB | | | $f_{IN} = 10.3 \text{ MHz}$ | +25°C | I | 8.01 | 8.51 | | ENOB | | | Signal-to-Noise Ratio (SINAD) <sup>3</sup> | | | | | | | | | $f_{IN} = 2.3 \text{ MHz}$ | +25°C | V | | 53.3 | | dB | | | $f_{IN} = 10.3 \text{ MHz}$ | +25°C | I | 50 | 53 | | dB | | | Signal-to-Noise Ratio | | | | | | | | | (Without Harmonics) | | | | | | | | | $f_{IN} = 2.3 \text{ MHz}$ | +25°C | V | | 53.5 | | dB | | | $f_{IN} = 10.3 \text{ MHz}$ | +25°C | I | 51 | 53.3 | | dB | | | 2nd Harmonic Distortion | | | | | | | | | $f_{IN} = 2.3 \text{ MHz}$ | +25°C | V | | -69 | | dBc | | | $f_{IN} = 10.3 \text{ MHz}$ | +25°C | I | | -67 | -60 | dBc | | | 3rd Harmonic Distortion | | | | | | | | | $f_{IN} = 2.3 \text{ MHz}$ | +25°C | V | | -75 | | dBc | | | $f_{IN} = 10.3 \text{ MHz}$ | +25°C | I | | -66 | -58 | dBc | | | Two-Tone Intermodulation | | | | | | | | | Distortion (IMD) <sup>4</sup> | +25°C | V | | 65 | | dBc | | | Differential Phase | +25°C | V | | 0.15 | | Degree | | | Differential Gain | +25°C | V | | 0.35 | | % | | | | | Test AD9049BR/BRS | | S | | | |--------------------------------------------------------------|-------|-------------------|--------|--------|----------|-------| | Parameter | Temp | Level | Min | Typ | Max | Units | | ENCODE INPUT | | | | | | | | Logic "1" Voltage | Full | IV | 2.0 | | | V | | Logic "0" Voltage | Full | IV | | | 0.8 | V | | Logic "1" Current | Full | IV | | | 1 | μΑ | | Logic "0" Current | Full | IV | | | 1 | μA | | Input Capacitance | +25°C | V | | 10 | | pF | | Encode Pulse Width High (t <sub>EH</sub> ) | +25°C | IV | 10 | | 166 | ns | | Encode Pulse Width Low (t <sub>EL</sub> ) | +25°C | IV | 10 | | 166 | ns | | DIGITAL OUTPUTS | | | | | | | | Logic "1" Voltage | Full | IV | 4.95 | | | V | | Logic "0" Voltage | Full | IV | | | 0.05 | V | | Logic "1" Voltage (3.0 V <sub>DD</sub> ) | Full | IV | 2.95 | | | V | | Logic "0" Voltage (3.0 V <sub>DD</sub> ) | Full | IV | | | 0.05 | V | | Output Coding | | | Offset | Binary | Code | | | POWER SUPPLY | | | | | | | | V <sub>D</sub> , V <sub>DD</sub> Supply Current <sup>5</sup> | Full | IV | 40 | 60 | 80 | mA | | Power Dissipation <sup>5</sup> | Full | IV | | 300 | 400 | mW | | Power Supply Rejection Ratio | | | | | | | | (PSRR) <sup>6</sup> | +25°C | I | | | $\pm 10$ | mV/V | ### NOTES Specifications subject to change without notice. ## EXPLANATION OF TEST LEVELS Test Level I - 100% Production Tested. Parameter is guaranteed by design and characterization testing. V – Parameter is a typical value only. ### ABSOLUTE MAXIMUM RATINGS\* | $V_D, V_{DD}$ +7 | V | |--------------------------------------------|------------------| | ANALOG IN $-1.0 \text{ V}$ to $V_D + 1.0 $ | V | | Digital Inputs | $V_{\mathrm{D}}$ | | V <sub>REF</sub> Input | $V_{\mathrm{D}}$ | | Digital Output Current | nΑ | | Operating Temperature | | | AD9049BR/BRS40°C to +85 | °C | | Storage Temperature65°C to +150° | °C | <sup>\*</sup>Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum ratings for extended periods may effect device reliability. ### **ORDERING GUIDE** | Model | Temperature Range | Package Option* | | |-----------|-------------------|-----------------|--| | AD9049BR | -40°C to +85°C | R-28 | | | AD9049BRS | -40°C to +85°C | RS-28 | | <sup>\*</sup>R = Small Outline (SO); RS = Shrink Small Outline (SSOP). REV. A -3- <sup>&</sup>lt;sup>1</sup>"Gain Tempco" is for converter only; "Temperature Coefficient" is for bandgap reference only. <sup>&</sup>lt;sup>2</sup>Output propagation delay (t<sub>PD</sub>) is measured from the 50% point of the rising edge of the encode command to the midpoint of the digital outputs with 10 pF maximum loads. <sup>&</sup>lt;sup>3</sup>RMS signal to rms noise with analog input signal 0.5 dB below full scale at specified frequency. <sup>&</sup>lt;sup>4</sup>Intermodulation measured relative to either tone with analog input frequencies of 9.5 MHz and 9.9 MHz at 7 dB below full scale. <sup>&</sup>lt;sup>5</sup>Power dissipation is measured at 30 MSPS with AIN of 10.3 MHz and digital outputs loaded with 10 pF maximum. See Figure 4 for power dissipation at other conditions. $<sup>^6</sup> Measured$ as the ratio of the change in offset voltage for 5% change in +V $_{\rm D}.$ ### AD9049 Table I. AD9049 Digital Coding (Single Ended Input AIN, AINB Bypassed to GND) | Analog Input | Voltage Level | Digital Output MSB LSB Digital Output | |--------------|---------------------|---------------------------------------| | 3.810 | Positive Full Scale | 111111111 | | 3.300 | Midscale | 011111111 | | 2.790 | Negative Full Scale | 000000000 | ### PIN DESCRIPTIONS | Pin No | Name | Function | |------------------|---------------------|----------------------------------------------------------------------------------| | 1, 7, 12, 21, 23 | GND | Ground. | | 2, 8, 11 | $V_{\rm D}$ | Analog +5 V $\pm$ 5% power supply. | | 3 | VREF <sub>OUT</sub> | Internal bandgap voltage reference (nominally +2.5 V). | | 4 | VREF <sub>IN</sub> | Input to reference amplifier. Voltage reference for ADC is connected here. | | 5 | COMP | Internal compensation pin, 0.1 $\mu$ F bypass connected here to $V_D$ (+5 V). | | 6 | $REF_{RP}$ | External connection for (0.1 µF) reference bypass capacitor. | | 9 | AINB | Complementary analog input pin (Analog input bar). | | 10 | AIN | Analog input pin. | | 13 | ENCODE | Encode clock input to ADC. Internal T/H is placed in hold mode (ADC is encoding) | | | | on rising edge of encode signal. | | 14 | NC | Not internally connected. | | 15 | D8 (MSB) | Most significant bit of ADC output. | | 16-19 | D7-D4 | Digital output bits of ADC. | | 20, 22 | $V_{\mathrm{DD}}$ | Digital output power supply (only used by digital outputs). | | 24-26 | D3-D1 | Digital output bits of ADC. | | 27 | D0 (LSB) | Least significant bit of ADC output. | | 28 | NC Y | Not internally connected. | ### PIN CONNECTIONS ### CAUTION . ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD9049 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. -4- REV. A | | | MIN | TYP | MAX | |-----------------|-------------------|-------|-------|--------| | t <sub>A</sub> | APERTURE DELAY | | 2.7ns | | | t <sub>EH</sub> | PULSE WIDTH HIGH | 10ns | | 166ns | | t <sub>EL</sub> | PULSE WIDTH LOW | 10ns | | 166ns | | t <sub>PD</sub> | OUTPUT PROP DELAY | 5.0ns | 8.2ns | 15.0ns | Figure 2. Timing Diagram Figure 3. Equivalent Circuits REV. A -5- ## **AD9049-Typical Performance Curves** Figure 4. Power Dissipation vs. Clock Rate Figure 5. SNR/Distortion vs. Frequency Figure 6. SNR vs. Clock Rate Figure 7. SNR vs. Temperature Figure 8. Two-Tone IMD Figure 9. Differential Gain/Differential Phase Figure 10. FFT Plot 30 MSPS, 2.3 MHz Figure 11. FFT Plot 30 MSPS, 4.3 MHz Figure 12. FFT Plot 30 MSPS, 10.3 MHz Figure 13. SNR vs. Clock Pulse Width Figure 14. ADC Gain vs. A<sub>IN</sub> Frequency Figure 15. t<sub>PD</sub> vs. Temperature 3 V/5 V REV. A -7- ### AD9049 ### THEORY OF OPERATION Refer to the block diagram on the front page. The AD9049 employs a subranging architecture with digital error correction. This combination of design techniques ensures true 9-bit accuracy at the digital outputs of the converter. At the input, the analog signal is buffered by a high speed differential buffer and applied to a track-and-hold (T/H) that holds the analog value which is present when the unit is strobed with an ENCODE command. The conversion process begins on the rising edge of this pulse. The two stage architecture completes a coarse and then a fine conversion of the T/H output signal. Error correction and decode logic correct and align data from the two conversions and present the result as a 9-bit parallel digital word. Output data are strobed on the rising edge of the ENCODE command. The subranging architecture results in five pipeline delays for the output data. Refer to the AD9049 Timing Diagram. ### **USING THE AD9049** ### 3 V System The digital input and outputs of the AD9049 can easily be configured to directly interface to 3 V logic systems. The encode input (Pin 13) is TTL compatible with a logic threshold of 1.5 V. This input is actually a CMOS stage (refer to Equivalent Encode Input Stage) with a TTL threshold, allowing operation with TTL, CMOS and 3 V CMOS logic families. Using 3 V CMOS logic allows the user to drive the encode directly without the need to translate to +5 V. This saves the user power and board space. As with all high speed data converters, the clock signal must be clean and jitter free to prevent the degradation of dynamic performance. The AD9049 outputs can also directly interface to 3 V logic systems. The digital outputs are standard CMOS stages (refer to AD9049 Output Stage) with isolated supply pins (Pins 20, 22 $V_{\rm DD}$ ). By varying the voltage on the $V_{\rm DD}$ pins, the digital output levels vary respectively. By connecting Pins 20 and 22 to the 3 V logic supply, the AD9049 will supply 3 V output levels. Care should be taken to filter and isolate the output supply of the AD9049 as noise could be coupled into the ADC, limiting performance. #### **Analog Input** The analog input of the AD9049 is a differential input buffer (refer to AD9049 Equivalent Analog Input). The differential inputs are internally biased at +3.3 V, obviating the need for external biasing. Excellent performance is achieved whether the analog inputs are driven single-ended or differential. (For best dynamic performance, impedances at AIN and AINB should match.) Figure 16 shows typical connections for the analog inputs when using the AD9049 in a dc coupled system with single ended signals. All components are powered from a single +5 V supply. The AD820 is used to offset the ground referenced input signal to the level required by the AD9049. AC coupling of the analog inputs to the AD9049 is easily accomplished. Figure 17 shows capacitive coupling of a single ended signal while Figure 18 shows transformer coupling differentially into the AD9049. Figure 16. Single Supply, Single Ended, DC Coupled AD9049 Figure 17. Single Ended, Capacitively Coupled AD9049 Figure 18. Differentially Driven AD9049 Using Transformer Coupling. The AD830 provides a unique method of providing dc level shift for the analog input. Using the AD830 allows a great deal of flexibility for adjusting offset and gain. Figure 19 shows the AD830 configured to drive the AD9049. The offset is provided by the internal biasing of the AD9049 differential input (Pin 9). For more information regarding the AD830, see the AD830 data sheet. Figure 19. Level Shifting with the AD830 ### Overdrive of the Analog Input Special care was taken in the design of the analog input section of the AD9049 to prevent damage and corruption of data when the input is overdriven. The nominal input range is +2.788 V to 3.812 V (1.024 V p-p centered at 3.3 V). Out-of-range comparators detect when the analog input signal is out of this range and shut the T/H off. The digital outputs are locked at their maximum or minimum value (i.e., all "0" or all "1"). This precludes the digital outputs from changing to an invalid value when the analog input is out of range. When the analog input signal returns to the nominal range, the out-of-range comparators switch the T/H back to the active mode and the device recovers in approximately 10 ns. The input is protected to one volt outside the power supply rails. For nominal power (+5 V and ground), the analog input will not be damaged with signals from +6.0 V to -1.0 V. #### **Timing** The performance of the AD9049 is very insensitive to the duty cycle of the clock. Pulse width variations of as much as $\pm 10\%$ will cause no degradation in performance (see Figure 13, SNR vs. Clock Pulse Width). The AD9049 provides latched data outputs, with five pipeline delays. Data outputs are available one propagation delay ( $t_{PD}$ ) after the rising edge of the encode command (refer to the AD9049 Timing Diagram). The length of the output data lines and loads placed on them should be minimized to reduce transients within the AD9049; these transients can detract from the converter's dynamic performance. The minimum guaranteed conversion rate of the AD9049 is 3 MSPS. Below a nominal of 1.5 MSPS the internal T/H switches to a track function only. This precludes the T/H from drooping to the rail during the conversion process and minimizes saturation issues. At clock rates below 3 MSPS dynamic performance degrades. The AD9049 will operate in burst mode operation, but the user must flush the internal pipeline each time the clock stops. This requires 5 clock pulses each time the clock is restarted for the first valid data output (refer to Figure 2 Timing Diagram). ### **Power Dissipation** The power dissipation specification in the parameter table is measured under the following conditions: encode is 30 MSPS, analog input is -1 dBFS at 10.3 MHz, the digital outputs are loaded with approximately 7 pF (10 pF maximum), and $V_{\rm DD}$ is 5 V. These conditions intend to reflect actual usage of the device. As shown in Figure 4, the actual power dissipation varies based on these conditions. For instance, reducing the clock rate will reduce power as expected for CMOS type devices. Also the loading determines the power dissipated in the output stages. From an ac standpoint, the capacitive loading will be the key (refer to Equivalent Output Stage). The analog input frequency and amplitude in conjunction with the clock rate determine the switching rate of the output data bits. Power dissipation increases as more data bits switch at faster rates. For instance, if the input is a dc signal that is out of range, no output bits will switch. This minimizes power in the output stages but is not realistic from a usage standpoint. The dissipation in the output stages can be minimized by interfacing the outputs to 3 V logic (refer to USING THE AD9049, 3 V System). The lower output swings minimize consumption. Refer to Figure 4 for performance characteristics. ### Voltage Reference A stable and accurate +2.5 V voltage reference is built into the AD9049 (Pin 3, $V_{REF}$ Output). In normal operation the internal reference is used by strapping Pins 3 and 4 of the AD9049 together. The internal reference has 500 $\mu$ A of extra drive current that can be used for other circuits. Some applications may require greater accuracy, improved temperature performance or adjustment of the gain of the AD9049, which cannot be obtained by using the internal reference. For these applications, an external +2.5 V reference can be used to connect to Pin 4 of the AD9049. The VREF requires 5 $\mu A$ of drive current. The input range can be adjusted by varying the reference voltage applied to the AD9049. No appreciable degradation in performance occurs when the reference is adjusted $\pm 5\%$ . The full-scale range of the ADC tracks reference voltage changes linearly. REV. A \_9\_ ### AD9049 Figure 20. Evaluation Board Top Layer Figure 22. Evaluation Board Bottom Layer Figure 21. Evaluation Board Ground Layer Figure 23. Evaluation Board Schematic ### **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm). ### 28-Lead SOIC (R-28) ### 28-Lead SSOP (RS-28)