# ISO2-CMOS ST-BUS™ FAMILY MT8930 ## Subscriber Network Interface Circuit #### **Features** - CCITT I.430 S and T interface - Full-duplex 2B + D, 192 kbit/s transmission - Link activation/deactivation - D-channel access contention resolution - Point-to-point, point-to-multipoint and star configurations - Master (NT)/Slave (TE) modes of operation - Complete loopback testing capabilities - Self-contained timing extraction with on-chip PLL/VCO (no crystal required) - On chip HDLC D-channel protocoller - 8 bit Motorola/Intel microprocessor interface - Mitel ST-BUS<sup>™</sup> interface - Low power ISO2-CMOS technology - Single 5 volt power supply #### **Applications** - ISDN 5 or T interface - NT1 with Mitel MT8972 or MT8910 - Terminal Adaptor (TA) with MH89500 - Digital sets (TE1) 4 wire ISDN interface - Digital PABXs, Digital Line Cards (NT2) - D-channel controller for ISDN basic access #### Description The MT8930 Subscriber Network Interface Circuit (SNIC) is a device which implements the CCITT 1,430 Recommendation for the ISDN S and T reference points. Providing point-to-point and point-tomultipoint digital transmission, the SNIC may be used at either end of the subscriber line (NT or TE). The SNIC can be connected to Mitel's MH89500 R-Interface Module (RIM) to implement an ISDN Terminal Adaptor (TA), used to connect non-ISDN terminal equipment to the 5 interface. An HDLC D-channel protocoller is included and controlled through a Motorola/Intel microprocessor port. A controllerless mode allows simple implementation of an NT1 function in conjunction with the MT8972 DNIC. The MT8930 is fabricated in Mitel's ISO2-CMOS process. Figure 1 - Functional Block Diagram #### **Absolute Maximum Ratings\*** | | Parameters | Symbol | Min | Max | Units | |---|---------------------------|------------------|------|----------------|-------| | 1 | Supply Voltage | V <sub>DD</sub> | -0.3 | 7.0 | V | | 2 | Voltage on any I/O pin | V <sub>I/O</sub> | -0.3 | $V_{DD} + 0.3$ | V | | 3 | Current on any I/O pin | I <sub>1/0</sub> | | 20 | mA | | 4 | Storage Temperature | T <sub>ST</sub> | -55 | 125 | ∘C | | 5 | Package Power Dissipation | P <sub>D</sub> | | 1000 | mW | <sup>\*</sup>Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied. #### Recommended Operating Conditions - Voltages are with respect to ground (Vss) unless otherwise stated | | Characteristics | Sym | Min | Тур | Max | Units | Test Conditions | |---|------------------------|-----------------|------|-------|-----------------|-------|-------------------------------------| | 1 | Supply Voltage | V <sub>DD</sub> | 4.75 | 5.0 | 5.25 | V | | | 2 | Input High Voltage* | V <sub>IH</sub> | 2.4 | | V <sub>DD</sub> | V | For 400mV noise margin | | 3 | Input Low Voltage* | V <sub>IL</sub> | 0 | | 0.4 | V | For 400mV noise margin | | 4 | Load Resistance (LTx) | RL | | 230** | | Ω | With reference to V <sub>Bias</sub> | | 5 | Load Capacitance (LTx) | CL | | | 32 | pF | With reference to V <sub>Bias</sub> | | 6 | Operating Temperature | T <sub>OP</sub> | 0 | 25 | 70 | ۰C | | <sup>\*</sup> Typical figures <u>are</u> at 25°C and are for design aid only: not guaranteed and not subject to production testing. \* Except for NT/TE pin. See below. \*\* Including the transformer DC resistance. #### DC Electrical Characteristics - Voltages are with respect to ground (Vss) unless otherwise stated | | Characteristics | Sym | Min | Тур | Max | Units | Test Conditions | |----|--------------------------------------------|-----------------|-----|-----|-----|-------|----------------------------------------| | 1 | Supply Current | I <sub>DD</sub> | | 8 | | mA | Outputs unloaded | | 2 | Input High Voltage except for pin<br>NT/TE | V <sub>IH</sub> | 2.0 | | | ٧ | Digital inputs | | 3 | Input High Voltage for pin NT/TE | V <sub>IH</sub> | 4 | | | V | Digital input | | 4 | Input Low Voltage except for pin NT/TE | V <sub>IL</sub> | | | 0.8 | V | Digital inputs | | 5 | Input Low Voltage for pin NT/TE | VIL | | | 2 | V | Digital input | | 6 | Output High Curr. except for pin C4b | Іон | | 15 | | mA | V <sub>OH</sub> = 2.4V Digital outputs | | 7 | Output Low Curr. except for pin | l <sub>OL</sub> | | 7.5 | | mA | V <sub>OL</sub> =0.4V Digital outputs | | 8 | Output High Curr. for pin C4b® | Юн | | 7 | | mA | $V_{OH} = 2.4V$ , $R_L = 300\Omega$ | | 9 | Output Low Curr. for pin C4b® | loL | | 8.8 | | mA | $V_{OL} = 0.4V, R_{L} = 300\Omega$ | | 10 | Input Leakage | l <sub>il</sub> | | | 10 | μА | $V_{IN} = V_{SS}$ to $V_{DD}$ | | 11 | Output Leakage High Imped. | loz | | | 10 | μΑ | $V_{OUT} = V_{SS}$ to $V_{DD}$ | <sup>&</sup>lt;sup>‡</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. $\circ$ $|_{O_H}$ is the difference between the current at the pin & that flowing through the 300 $\Omega$ resistor. $|_{O_L}$ is the addition of these two currents. #### AC Electrical Characteristics - Voltages are with respect to ground (V<sub>SS</sub>) unless otherwise stated | | Character | istics | Sym | Min | Typ: | Max | Units | Test Conditions | |---|-----------------|--------|-----------------|-----|------|-----|-------|--------------------------------------------------------------------| | 1 | Input Voltage | (LRx) | V <sub>IN</sub> | | 1.5 | | ٧ | Peak with Ref. to V <sub>Bias</sub> | | 2 | Input Current | (LRx) | liN | | | 70 | μА | V <sub>I</sub> = 1.5Vp Ref. V <sub>Bias</sub><br>@ f = 0 - 100 kHz | | 3 | Output Voltage | (LTx) | Vo | | 1.5 | | V | Ref. $V_{Bias}$ , $R_L = 230\Omega$ | | 4 | Output Current | (LTx) | lo | | 7.5 | | mA | $V_O = 1.5V_p$ Ref. $V_{Bias}$ , $R_L = 230\Omega$ | | 5 | Input Impedance | (LRx) | Z <sub>IN</sub> | | 20 | | kΩ | f = 100 kHz | <sup>&</sup>lt;sup>‡</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. AC Electrical Characteristics - ST-BUS Timing NT Mode (Ref. Figure 2) | | Characteristics | Sym | Min | Тур | Max | Units | Test Conditions | |----|-------------------------------|------------------|-----|-----|-----|-------|-----------------| | 1 | F0b input pulse width | t <sub>FPW</sub> | | 244 | 1 | ns | | | 2 | Frame pulse (F0b) set-up time | t <sub>FPS</sub> | 50 | | | ns | | | 3 | Frame pulse (F0b) hold time | t <sub>FPH</sub> | 50 | | | ns | | | 4 | C4b input clock period | t <sub>P4o</sub> | | 244 | | ns | | | 5 | C4b pulse width High or Low | t <sub>C4W</sub> | | 122 | | ns | | | 6 | C4b transition time | t <sub>C4T</sub> | | 20 | | ns | | | 7 | F0od delay | t <sub>DFD</sub> | | 20 | | ns | | | 8 | F0od pulse width | t <sub>DFW</sub> | | 244 | | ns | | | 9 | Serial input set-up time | tsis | 30 | | | ns | | | 10 | Serial input hold time | t <sub>SIH</sub> | 50 | | | ns | | | 11 | Serial output delay | t <sub>SOD</sub> | | 125 | | ns | 50 pF load | | 12 | HALF input setup time | t <sub>HAS</sub> | | 175 | | ns | | | 13 | HALF input hold time | t <sub>HAH</sub> | | 150 | | ns | | Timing is over recommended temperature & power supply voltages † Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. Figure 2. ST-BUS Timing NT Mode AC Electrical Characteristics' - ST-BUS Timing TE Mode (Ref. Figure 3) | | Characteristics | Sym | Min | Тур | Max | Units | Test Conditions | |----|-----------------------------|------------------|-----|-----|-----|-------|-----------------| | 1 | F0b output pulse width | t <sub>FPW</sub> | | 244 | | ns | 50 pF load | | 2 | C4b to (F0b) delay | t <sub>CFD</sub> | | 20 | | ns | 50 pF load | | 3 | C4b to (F0b) hold time | t <sub>CFH</sub> | | 20 | | ns | 50 pF load | | 4 | C4b output clock period | t <sub>P4o</sub> | | 244 | | ns | 50 pF load | | 5 | C4b pulse width High or Low | t <sub>C4W</sub> | | 122 | | ns | 50 pF load | | 6 | C4b transition time | t <sub>C4T</sub> | | 20 | | ns | 50 pF load | | 7 | FOod delay | t <sub>DFD</sub> | | 20 | | ns | | | 8 | FOod pulse width | t <sub>DFW</sub> | | 244 | | ns | | | 9 | Serial input setup time | t <sub>SIS</sub> | | 30 | | ns | | | 10 | Serial input hold time | t <sub>SIH</sub> | | 50 | | ns | | | 11 | Serial output delay | t <sub>SOD</sub> | | 125 | | ns | 50 pF load | | 12 | HALF output Delay | t <sub>HAD</sub> | | 50 | | ns | 100 pF load | <sup>†</sup> Timing is over recommended temperature & power supply voltages <sup>\*</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. Figure 3. ST-BUS Timing TE Mode ## AC Electrical Characteristics' - Intel Bus Interface Timing (Ref. Figure 4 & 5) | | Characteristics | Sym | Min | Typ | Max | Units | Test Conditions | |----|---------------------------|------------------|-----|-----|-----|-------|-----------------------------------------| | 1 | Chip select setup time | t <sub>CSS</sub> | | 0 | | ns | | | 2 | Chip select hold time | t <sub>CSH</sub> | | 0 | | ns | *************************************** | | 3 | Cycle time | tcyc | | 200 | | ns | | | 4 | Address Latch pulse width | t <sub>ALW</sub> | | 20 | | ns | | | 5 | Address setup time | t <sub>ADS</sub> | | 20 | | ns | | | 6 | Address hold time | t <sub>ADH</sub> | | 0 | | ns | · | | 7 | Data setup time - Write | t <sub>DWS</sub> | | 30 | | ns | | | 8 | Data hold time - Write | t <sub>DHW</sub> | | 0 | | ns | | | 9 | Data output delay - Read | t <sub>DOD</sub> | | 100 | | ns | <u> </u> | | 10 | Data hold time - Read | t <sub>DHR</sub> | | 100 | | ns | | | 11 | Write pulse width | t <sub>WPW</sub> | | 30 | | ns | ···· | | 12 | RD, WR delay | t <sub>RWD</sub> | | 10 | | ns | | | 13 | Read pulse width | t <sub>RPW</sub> | | 50 | | ns | · • • • • • • • • • • • • • • • • • • • | | 14 | Read setup time | t <sub>RDS</sub> | | 10 | | ns | | Timing is over recommended temperature & power supply voltages Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. Figure 4. Intel Bus Interface Timing (Write Cycle) Figure 5. Intel Bus InterfaceTiming (Read Cycle) ## AC Electrical Characteristics† - Motorola Bus Interface Timing (Ref. Figure 6) | | Characteristics | Sym | Min | Тур | Max | Units | Test Conditions | |----|----------------------------------------|------------------|-----|----------|-----|----------|--------------------------| | 1 | Chip select setup time | t <sub>CSS</sub> | | 0 | | ns | | | 2 | Chip select hold time | t <sub>CSH</sub> | | 0 | | ns | | | 3 | Cycle time | t <sub>CYC</sub> | | 200 | | ns | | | 4 | Address strobe pulse width | t <sub>ASW</sub> | | 20 | | ns | | | 5 | Data strobe setup time | t <sub>DSS</sub> | | 10 | | ns | | | 6 | Data strobe hold | t <sub>DSH</sub> | | 10 | | ns | | | 7 | Data strobe pulse width - Write - Read | t <sub>DSW</sub> | | 30<br>50 | | ns<br>ns | | | 8 | Read/Write setup time | t <sub>RWS</sub> | | 10 | | ns | | | 9 | Read/Write hold time | t <sub>RWH</sub> | | 10 | | ns | | | 10 | Address setup time | t <sub>ADS</sub> | | 20 | | ns | | | 11 | Address hold time | t <sub>ADH</sub> | | 0 | | ns | | | 12 | Data setup time - Write | t <sub>DWS</sub> | | 30 | | ns | | | 13 | Data hold time - Write | t <sub>DHW</sub> | | 15 | | ns | | | 14 | Data output delay | t <sub>DOD</sub> | | 100 | | ns | 100 pF load | | 15 | Data hold time - Read | t <sub>DHR</sub> | | 100 | | ns | 100 pF load (see note 1) | <sup>†</sup> Characteristics are for clocked operation over the ranges of recommended operating temperature and supply voltage. † Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. Note 1: For async registers only. Data hold time on sync registers is typically 180 ns. Figure 6. Motorola Bus Interface Timing ## AC Electrical Characteristics† - Controllerless Mode Timing (Ref. Figure 7) | | Characteristics | Sym | Min | Typ <sup>‡</sup> | Max | Units | Test Conditions | |---|----------------------------------------------|------------------|-----|------------------|-----|-------|-----------------| | 1 | C <sub>mode</sub> input setup time (TE Mode) | t <sub>CIS</sub> | | 30 | | ns | | | 2 | C <sub>mode</sub> input setup time (NT Mode) | t <sub>CIS</sub> | | 0 | | ns | | | 3 | C <sub>mode</sub> input hold time (TE Mode) | t <sub>CIH</sub> | | 60 | | ns | | | 4 | C <sub>mode</sub> input hold time (NT Mode) | t <sub>CIH</sub> | | 110 | | ns | | | 5 | C <sub>mode</sub> output delay (TE Mode) | t <sub>COD</sub> | | 50 | | ns | 100 pF load | | 6 | C <sub>mode</sub> output delay (NT Mode) | t <sub>COD</sub> | | 100 | | ns | 100 pF load | <sup>†</sup> Characteristics are for clocked operation over the ranges of recommended operating temperature and supply voltage. ‡ Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. Figure 7. Controllerless Mode Timing ## AC Electrical Characteristics + - IRQ, Rsti Timing (Ref. Figure 8) | | Characteristics | Sym | Min | Typ <sup>‡</sup> | Max | Units | Test Conditions | |---|-------------------------|------------------|-----|------------------|-----|-------|-----------------| | 1 | Interrupt release delay | t <sub>IRD</sub> | | 100 | | ns | | | 2 | Reset pulse width | t <sub>RSW</sub> | 488 | | | ns | | <sup>†</sup> Characteristics are for clocked operation over the ranges of recommended operating temperature and supply voltage. ‡ Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. Figure 8. INT & Rsti Timing Figure 9. SNIC Mode Dependent Pin Connections ## **Pin Description** | Pin # | Name | Description | |-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | HALF | HALF Input/Output: this is an input in NT mode and an output in TE mode identifying which half of the S-interface frame is currently being written/read over the ST-BUS (HALF = 0 sampled on the falling edge of C4b within the frame pulse low window, identifies the information to be transmitted/received in the first half of the S-Bus frame while HALF = 1 identifies the information to be transmitted/received into the second half of the S-Bus frame). Tying this pin to V <sub>SS</sub> in NT mode will allow the device to free run. This signal can also be accessed from the ST-BUS C-channel. | | 2 | C4b | 4096 kHz Clock: a 4096 kHz ST-BUS Data Clock input in NT mode. In TE mode an output 4096 kHz clock phase-locked to the line data signal. A 300 $\Omega\pm5\%$ resistor is to be connected between this pin and Vss in TE mode. The maximum load capacitance should not exceed 40 pF in TE mode. | | 3 | F0b | Frame Pulse: an active low frame pulse input indicating the beginning of active ST-BUS channel times in NT mode. Frame pulse output in TE mode. | | 4 | F0od | <b>Delayed Frame Pulse Output:</b> an active low delayed frame pulse output indicating the end of active ST-BUS channels for this device. Can be used to daisy chain to other ST-BUS devices to share an ST-BUS stream. | | 5 | DSTi | <b>Data ST-BUS Input:</b> a 2048 kbit/s serial PCM/data ST-BUS input with D, C, B1, and B2 channels assigned to the first four timeslots. These channels contain data to be transmitted on the line and chip control information. | | 6 | DSTo | Data ST-BUS Output: a 2048 kbit/s serial PCM/data ST-BUS output with D, C, B1 and B2 channels assigned to the first four timeslots respectively. The remaining timeslots are placed into high impedance. These channels contain data received from the line and chip status information. | Pin Description (continued) | Pin # | Name | Description | |-------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Cmode | Controller Mode Select Input: when high, microprocessor control is selected. When low the controllerless mode is enabled and the microport pins are redefined as control inputs and status outputs. | | 8 | NT/TE | Network Termination/Terminal Equipment: S-Bus operational mode select input. A "1" selects the Network Termination (NT) mode, while a "0" or a 4.096 MHz clock input selects the Terminal Equipment (TE) mode. Please refer to "ST-BUS Interface" section for explanation of this clock input option. A pull-up resistor is needed when driven by a TTL output gate. | | 9 | R/W/WR | Read/Write or Write Input (Cmode = 1): defines the data bus transfer as a read (R/ $\overline{W}$ | | | AFT/PRI | = 1) or a write $(R/\overline{W}=0)$ in Motorola bus mode. Redefined to $\overline{WR}$ in Intel bus mode. Adaptive-Fixed Timing/Priority Select Input (Cmode = 0): in NT mode, causes the VCO and RX filters/peak detectors to be disabled in favor of fixed timing and fixed thresholds for short passive bus operation (0-fixed, 1-adaptive). In TE mode, this is the Priority input. High priority (PRI = 1) is normally reserved for signalling. | | 10 | DS/RD | Data Strobe/Read Input (Cmode = 1): active high input indicates to the SNIC that valid data is on the bus during a write operation or that the SNIC must output data | | | DinB | during a read operation in Motorola bus mode. Redefined to $\overline{RD}$ in Intel bus mode. D-Channel in B1 Timeslot Input (Cmode = 0): active high input that causes all eight ST-BUS D-channel bits, instead of the usual two bits, to be routed to and from the S-interface B1 timeslot. When active, marks are transmitted in the S-interface D-channel. | | 11 | AS/ALE | Address Strobe/Address Latch Enable Input (Cmode = 1): in Motorola bus mode the falling edge is used to strobe the address into the SNIC during microprocessor access. | | | P/SC | Redefined to ALE in Intel bus mode. Parallel/Serial Control Input (Cmode = 0): determines if the serial C-channel ( $P/\overline{SC}=0$ ) or microport pins ( $P/\overline{SC}=1$ ) are the source of chip control when controllerless mode is selected. If the ST-BUS is chosen as the source, the dedicated Control input pins are ignored but the status output pins remain valid. | | 12 | <u>CS</u> | Chip Select Input (Cmode = 1): active low input used to select the SNIC for microprocessor access. | | | DReq<br>IC | <b>D-Channel Request Input (Cmode</b> = <b>0)</b> : an active high input that in TE mode only causes the SNIC to transmit a "01111110" flag immediately if the D-channel is free, or wait until it becomes available and then transmit the flag. The $\overline{DCack}$ signals the successful acquisition of the D-channel. If DReq is tied low, continuous ones are transmitted in the S-Bus D-channel. Internal Connection (Cmode = <b>0</b> ): tie to VSS for normal operation in NT mode only. | | 13 | ĪRQ | Interrupt Request (Open Drain Output) (Cmode = 1): an output indicating an | | | | unmasked HDLC interrupt. The interrupt remains active until the microprocessor clears it by reading the HDLC Interrupt Status Register. This interrupt source is enabled with 82=0 of Master Control Register. | | | NDA | <b>New Data Available (Open Drain Output) (Cmode = 1):</b> an active low output signal indicating availability of new data from the S-Bus. This signal is selected with $B2 = 1$ of | | | DCack | Master Control Register. D-Channel Acknowledge (Open Drain Output) (Cmode = 0): in TE mode only indicates that the SNIC has gained access to the D-channel in response to a DReq and has transmitted an opening flag. The user should immediately begin transmitting the | | | IC | rest of the packet over the ST-BUS D-channel. If this signal goes high in the middle of transmission, the TE has lost the bus and must regain access of the D-channel before retransmitting the packet. Internal Connection (Open Drain Output) (C-mode = 0). This pin is not used in NT mode and should be left disconnected. This pin must be tied to VDD with a $10k\Omega$ resistor. | | 14 | V <sub>SS</sub> | Ground. | Pin Description (continued) | Pin# | Name | Description | |-------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-22 | AD0-7 | Bidirectional Address/Data Bus (Cmode = 1): electrically and logically compatible to either Intel or Motorola micro-bus specifications. If DS is low on the falling edge of AS then the chip operates to Motorola specs. If DS is high on the falling edge of AS Intel mode is selected. Taking Rsti low sets Motorola mode. | | 15-16 | iSO-IS1 | Internal State Outputs (Cmode = 0): Binary encoded state number outputs. ISO IS1 NT Mode TE Mode 0 0 deactivated deactivated 0 1 pending deactivation synchronized 1 0 pending activation activation request 1 1 activated activated | | 17 | SYNC/BA | Synchronization/Bus Activity Output (Cmode = 0): output indicating synchronization to incoming RX frames when activation request is asserted and the deactivation request is '0' (AR = 1 and DR = 0). Synchronization is declared once three successive frames conforming to the 14-bit bipolar violation criteria have been detected. If part is deactivated or activation request is '0' (AR = 0 or DR = 1), this pin indicates the presence of bus activity. | | 18 | MFR | <b>Multiframe Input/Output (Cmode = 0):</b> multiframe input in NT mode or output in TE mode. Setting this pin to one in NT mode when HALF = 1, forces the $F_A$ , N pair to 1, 0 respectively. This pin going high in TE mode indicates that $F_A = 1$ & N = 0 has been received. This signal is updated on the rising edge of the HALF signal. | | 19 | МСН | Maintenance Channel (Q-channel) Input/Output (Cmode = 0): an output in NT mode which is valid only in the frame following the transmission of MFR. In TE mode, this is the maintenance channel (Q-channel) input which is transmitted in the $F_A$ and L bits following the reception of the multiframe signal. This input is sampled on the falling edge of the HALF signal. | | 20 | M/S | M/S Input/Output (Cmode = 0): M/S bit input in NT mode or M/S bit output in TE mode. M is read or written when HALF = 1 while S is read or written when HALF = 0. | | 21 | AR | Activate Request Input (Cmode $= 0$ ): asserting AR with DR $= 0$ will initiate the appropriate S-interface activation sequence coded in the NT or TE activation/deactivation controller. | | 22 | DR | <b>Deactivate Request Input (Cmode = 0):</b> asserting DR high will initiate the appropriate S-interface deactivation sequence coded in the NT or TE activation/deactivation controller. | | 23 | Rsti | <b>Reset Input:</b> Schmitt trigger reset input. If '0', sets all control registers to the default conditions, resets activation state machines to the deactivated state, resets HDLC, clears the HDLC FIFO's. Sets the microport to Motorola bus mode. | | 24 | STAR/Rsto | Star/Reset (Open Drain Output): 192kbit/s Rx data output fixed relative to the STBUS timebase. A group of NTs can be wire or'ed together to create a Star configuration. Active low reset output in TE mode indicating 128 consecutive marks have been received. Can be connected directly to $\overline{\text{Rsti}}$ to allow NT to reset all TEs on the bus. This pin must be tied to $V_{DD}$ with a 10 k $\Omega$ resistor. | | 25 | LRx | Receive Line Signal Input: this is a high impedance input for the pseudo-ternary line signal to be connected to the line through a 2:1 ratio transformer. A 5 k $\Omega$ resistor should be added in series between this pin and the transformer when TE mode is selected. A DC bias level on this input equal to $V_{Bias}$ must be maintained. | | 26 | LTx | Transmit Line Signal Output: this is a high impedance current source output designed to drive a nominal 50 ohm line through a 2:1 ratio transformer. A $20\Omega$ resistor is to be connected in series between this pin and the transformer. | | 27 | V <sub>Bias</sub> | Bias Voltage: analog ground for Tx and Rx transformers. This pin must be decoupled to $V_{DD}$ through a $10\mu F$ capacitor with good high frequency characteristics. | | 28 | V <sub>DD</sub> | Power Supply Input. | ## **Functional Description** The MT8930 Subscriber Network Interface Circuit (SNIC) is a multifunction transceiver providing a complete interface to the S/T Reference Point as specified in CCITT Recommendation 1.430. Implementing both point-to-point and point-to-multipoint voice/data transmission, the SNIC may be used at either end of the digital subscriber loop. A programmable digital interface allows the MT8930 to be configured as a Network Termination (NT) or as a Terminal Equipment (TE) device. The SNIC supports 192 kbit/s (2B+D + overhead) full duplex data transmission on a 4-wire balanced transmission line. Transmission capability for both B and D channels, as well as related timing and synchronization functions, are provided on chip. The signalling capability and procedures necessary to enable customer terminals (TEs) to be activated and deactivated, form part of the MT8930's functionality. The SNIC handles D-channel resource allocation and prioritization for access contention resolution and signalling requirements in passive bus line configurations. Control and status information allows implementation of maintenance functions and monitoring of the device and the subscriber loop. An HDLC transceiver is included on the SNIC for link access protocol handling via the D-channel. Depacketized data is passed to and from the transceiver via the microprocessor port. Two 19 byte deep FIFOs, one for transmit and one for receive, are provided to buffer the data. The HDLC block can be set up to transmit or receive to/from either the S-interface port or the ST-BUS port. Further, the transmit destination and receive source can be independently selected, e.g., transmit to S-interface while receiving from ST-BUS. The transmit and receive paths can be separately enabled or disabled. Both one and two byte address recognition is supported by the SNIC. A transparent mode allows data to be passed directly to the D channel without being packetized. A block diagram of the MT8930 is shown in Figure 1. The SNIC has three interface ports: a 4-wire CCITT compatible S/T interface (subscriber loop interface), a 2048 kbit/s ST-BUS serial port, and a general purpose parallel microprocessor port. This 8-bit parallel port is compatible with both Motorola or Intel microprocessor bus signals and timing. The SNIC also has provisions for a controllerless mode (Cmode=0), where the microprocessor port is redefined to allow access to the control/status registers via external hardware. An NT1 function can be easily realized using the SNIC back-to-back with Mitel's MT8972 DNIC or MT8910 DSLIC. The three major blocks of the MT8930 consisting of the system serial interface (ST-BUS), HDLC transceiver, and the digital subscriber loop interface (S-interface) are interconnected by high speed data busses. Data sent to and received from the S-interface port (B1, B2 and D channels) can be accessed from either the parallel microprocessor port or the serial ST-BUS port. This is also true for SNIC control and status information (C-channel). Depacketized D-channel information to and from the HDLC section can only be accessed through the parallel microprocessor port. #### S-Bus Interface The S-Bus is a four wire, full duplex, time division multiplexed transmission facility which exchanges information at 192 kbit/s rate including two 64 kbit/s PCM voice or data channels, a 16 kbit/s signalling channel and 48 kbit/s for synchronization and overhead. The relative position of these channels with respect to the ST-BUS is shown in Figure 10. The SNIC makes use of the first four channels on the ST-BUS to transmit and receive control/status and data to and from the S-interface port. These are the B, D and C-channels. The B1 and B2 channels each have a bandwidth of 64 kbit/s and are used to carry PCM voice or data across the network. The D-channel is primarily intended to carry signalling information for circuit switching through the ISDN network. The SNIC provides the capability of having a 16 kbit/s or full 64 kbit/s D-channel by allocating the B1-channel timeslot to the D-channel. Access to the depacketized D-channel is only granted through the parallel microprocessor port. The C-channel provides a means for the system to control and monitor the functionality of the SNIC. This control/status channel is accessed by the system through the ST-BUS or microprocessor port. The C-channel provides access to two registers which provide complete control over the state activation machine, the D-channel priority mechanism as well as the various maintenance functions. A detailed description of these registers is discussed in the microprocessor port interface. #### Line Code The line code used on the S-interface is a Pseudo ternary code with 100% pulse width as seen in Figure 11 below. Binary zeros are represented as marks on the line and successive marks will alternate in polarity. Figure 11. Alternate Zero Inversion Line Code A mark which does not adhere to the alternating polarity is known as a bipolar violation. #### Framing The valid frame structure transmitted by the NT and TE contains the following (refer Fig. 12): #### NT to TE: - Framing bit (F) - B1 and B2 channels (B1,B2) - DC balancing bits (L) - D-channel bits (D0, D1) - Auxiliary framing and N bit (Fa, N), $N = \overline{Fa}$ - Activation bit (A) - D-echo channel bits (E) - Multiframing bit (M) - Spare bit (S) #### TE to NT: - Framing bit (F) - B1 and B2 channels (B1, B2) - DC balancing bits (L) - D-channel bits (D0, D1) - Auxiliary framing bit (Fa) or Q-channel The framing mechanism on the S-interface makes uses of line code violations to identify frame boundaries. The F-bit violates the alternating line code sequence to allow for quick identification of the frame boundaries. To secure the frame alignment, the next mark following the frame balancing bit (L) will also produce a line code violation. If the data following the balancing bit is all binary ones, the zero in the auxiliary framing bit (Fa) will provide successive violations to ensure that the 14 bit criterion specified in Recommendation 1.430 is 9-43 satisfied. If the B1-channel is not all binary ones, the first zero following the L-bit will violate the line code sequence, thus allowing subsequent marks to alternate without bipolar violations. The Fa and N bits can also be used to identify a multiframe structure (when this is done, the 14 bit criterion may not be met). This multiframe structure will make provisions for a low speed signalling channel to be used in the TE to NT direction (Q-channel). It will consist of a five frame multiframe which can be identified by the binary inversion of the Fa and N-bit on the first frame and consequently on every fifth frame of the multiframe. Upon detection of the multiframe signal, the TE will replace the next Fa-bit to be transmitted with the Q-bit. The DC balancing bits (L) are used to remove any DC content from the line. The balancing bit will be a mark if the number of preceding marks up to the previous balancing bit is odd. If the number of marks is even, the L-bit will be a space. The A-bit is used by the NT during line activation procedures (refer to state activation diagrams). The state of the A-bit will advise the TE if the NT has achieved synchronization. The E-bit is the D-echo channel. The NT will reflect the binary value of the received D-channel into the E-bits. This is used to establish the access contention resolution in a point-to-multipoint configuration. This is described in more detail in the section of the D-channel priority mechanism. The M-bit is a second level of multiframing which is used for structuring the Q-bits. The frame with M-bit=1 identifies frame #1 in the twenty frame multiframe. The Q-channel is then received as shown in Table 1. All synchronization with the multiframes must be performed externally. Please refer to section 2.2.2 and 3.3.1 in Mitel's Application Note MSAN-130, "Implementation Details of the MT8930 S/T Interface" for further details. | FRAME # | Q-BIT | M-BIT | |---------|-------|-------| | 1 | Q1 | 1 | | 6 | Q2 | 0 | | 11 | Q3 | 0 | | 16 | Q4 | 0 | Table 1 - Q-channel Allocation #### Bit Order When using the B-channels for PCM voice, the first bit to be transmitted on the S-Bus should be the sign bit. This complies with the existing telecom standards which transmit PCM voice as most significant bit first. However, if the B-channels are to carry data, the bit ordering must be reversed to comply with the existing datacom standards (i.e., least significant bit first). These contradicting standards place a restriction on all information input and output through the serial and parallel ports. Information transferred through the serial ports, will maintain the integrity of the bit order. Data sent to either serial port from the parallel port, will transmit the least significant bit first. Therefore, a PCM byte input through the microprocessor port must be reordered to have the sign bit as the least significant bit. The D-channel received on the serial ST-BUS ports must be ordered with the least significant bit first as shown in Figure 10. This also applies to the D-channel directed to the ST-BUS from the microprocessor port. The C-channel bit mapping from the parallel port to the ST-BUS is organized such that the most significant bit is transmitted or received first. #### State Activation The state activation controller activates or deactivates the SNIC in response to line activity or external command. The controller is completely hardware driven and need not be initialized by the microprocessor. The state diagram for initialization is shown in Figure 13. The protocol used by the state activation controller is defined as follows: - 1) In the deactivated state, neither the NT nor TE assert a signal on the line (Info0). - If the TE wants to initiate activation, it must begin transmitting a continuous signal consisting of a positive zero, a negative zero followed by six ones (Info1). - Once the NT has detected Info1, it begins to transmit Info2 which consists of an S-Bus frame with zeros in the B and D-channel and the activation bit (A-bit) set to zero. - As soon as the TE synchronizes to Info2, it responds with a valid S-Bus frame with data in the B1, B2 and D-channel (Info3). - 5) The NT will then transmit a valid frame with data in the B1, B2 and D-channel. It will also set the activation bit (A) to binary one once synchronization to Info3 is achieved. 9-44 If the NT wishes to initiate the activation, the first two steps are ignored and the NT starts sending Info2. To initiate a deactivation, either end begins to send Info0 (Idle line). #### **D-channel Priority Mechanism** The SNIC contains a hardware priority mechanism for D-channel contention resolution. All TEs connected in a point-to-multipoint configuration are allocated the D-channel using a systematic approach. Allocation of the D-channel is accomplished by monitoring the D-echo channel (E-bit) and incrementing the D-channel priority counter with every consecutive one echoed back in the E bit. Any zero found on the D-echo channel will reset the priority counter. There are two classes of priority within the SNIC, one user accessible and the other being strictly internal. The user accessible priority selects the class of operation and has precedence over the internal priority. The latter (internal priority), will select the level of priority within each class (i.e. the internal Figure 13. Link Activation Protocol, State Diagram priority is a subsection of the user accessible priority). User accessible priority selects the terminal count as 8/9 or 10/11 consecutive ones on the E-bit (8 being high priority while 10 being low priority). The internal priority selects the terminal between 8 or 9 for high class and 10 or 11 for low class. The first terminal equipment to attain the E-bit priority count will immediately take control of the D-channel by sending the opening flag. If more than one terminal has the same priority, all but one of them will eventually detect a collision. The TEs that detect a collision will immediately stop transmitting on the D-channel, generate an interrupt through the Dcoll bit, reset the DCack bit on the next frame pulse, and restart the counting process. The remainder of the packet in the Tx FIFO is ignored. After successfully completing a transmission, the internal priority level is reduced from high to low. The internal priority will only be increased once the terminal count for the respective level of priority has been achieved. (e.g., if TE has high priority internally and externally, it must count 8 consecutive ones in the D-echo channel. Once this is achieved and successful transmission has been completed, the internal priority is reduced to a lower level (i.e., count = 9). This terminal will not return to the high internal priority until 9 consecutive ones have been monitored on the D-echo channel). #### **Line Wiring Configuration** The MT8930 can interface to any of the three wiring configurations which are specified by the CCITT Recommendation I.430 (refer to Figures 14 to 16). These consist of a point-to-point or one of the two point-to-multipoint configurations (i.e., short passive bus or the extended passive bus). The selection of line configurations is performed using the timing bit (B4 of NT Mode Control Register). For the short passive bus, TE devices are connected at random points along the cable. However, for the extended passive bus all connection points are grouped at the far end of the cable from the NT. For an NT SNIC in fixed timing mode, the VCO and Rx fitlers/peak detectors are disabled and the threshold voltage is fixed. However, for a TE SNIC or an NT SNIC (in adaptive timing mode), the VCO and Rx filters/peak detectors are enabled. In this manner, the device can compensate for variable round trip delays and line attenuation using a threshold voltage set to a fixed percentage of the pulse peak amplitude. Figure 14. Point-to-Point Configuration Figure 15. Short Passive Bus Configuration Figure 16. Extended Passive Bus Configuration On power-up or after a reset, the SNIC is set to operate in fixed timing mode. To switch to adaptive timing, the user should: - 1) set the DR bit to 1 - 2) set the Timing bit to 1 - 3) wait for 100 ms period - proceed in using the AR and DR bits as desired Switching from adaptive timing mode is completed by resetting the Timing bit. Another operation can be implemented using the SNIC in the star configuration as shown in Figure 20. This mode allows multiple NTs, with physically independent S-Busses, to share a common input source and transfer information down the S-Bus to all TEs. All NT devices connected into the star will receive the information transmitted by all TEs on all branches of the star, exactly as if they were on the same physical S-Bus. Each branch can be any one of the configurations mentioned previously. Refer to the description of the star configuration in the ST-BUS section. The SNIC has one last mode of operation called the NT slave mode. This has the effect of operating the SNIC in network termination mode (NT/TE pin = 1) but having the frame structure and registers description defined by the TE mode. This can be used where multiple subscriber loops must carry a fixed phase relation between each line. A typical situation is when the system is trying to synchronize two nodes of a synchronous network. This allows multiple TEs to share a common ST-BUS timebase. The synchronization of the loops is established by using the clock signals produced by a local TE as an input timing source to the NT slave. #### **ST-BUS Interface** The ST-BUS is a synchronous time division multiplexed serial bussing scheme with data streams operating at 2048 kbit/s configured as 32, 64 kbit/s channels (Refer Fig. 17). Synchronization of the data transfer is provided from a frame pulse which identifies the frame boundaries and repeats at an 8 kHz rate. Figure 10 shows how the frame pulse (F0b) defines the ST-BUS frame boundaries. All data is clocked into the device on the rising edge of the 4096 kHz clock (C4b) three quarters of the way into the bit cell, while data is clocked out on the falling edge of the 4096 kHz clock at the start of the bit cell. All timing signals (i.e. $\overline{\text{F0b}}$ & $\overline{\text{C4b}}$ ) are identified as bidirectional (denoted by the terminating b). The I/O configuration of these pins is controlled by the mode of operation (NT or TE). In the NT mode, all synchronized signals are supplied from an external source and the SNIC uses this timing while Figure 17. ST-BUS Stream Format Figure 18. Clock & Frame Alignment for ST-BUS Streams transferring information to and from the S or ST-BUS. In the TE mode, timing is generated from an on board analog phase-locked loop which extracts timing from the received data on the S-Bus and generates the system 4096 kHz (C4b) and frame pulse (F0b). By implementing the voltage control oscillator (VCO) on the chip, the system timing signals are produced without the need of an external oscillator/crystal. The analog phase-locked loop also maintains proper phase relation between the timing signals as well as filtering out jitter which may be present on the received line port. When the TE mode is selected by tying the NT/TE pin low, a continuous INFOO signal on the receiver will cause the PLL frequency to drift slightly from its nominal 4.096 MHz value (C4b output). However, if the user's application requires the presence of an exact 4.096 MHz C4b clock at all times, then a 4.096 MHz clock should be connected to the NT/TE pin. This input clock serves to configure the device in TE mode and to train the PLL in the absence of an INFO2 or INFO4 signal on the line. The SNIC uses the first four channels on the ST-BUS (as shown in Figure 10). To simplify the distribution of the serial stream, the SNIC provides a delayed frame pulse (F0od) to eliminate the need for a channel assignment circuit. This signal is used to drive subsequent devices in the daisy chain (Refer Figure 19). In this type of arrangement, only the first SNIC in the chain will receive the system frame pulse (FOb) with the following devices receiving its predecessor's delayed output frame pulse (FOod). The SNIC makes efficient use of its TDM bus through the star configuration. It does so by sharing four common ST-BUS channels to multiple NT devices. Up to eight SNICs in NT mode with physically independent S-Busses can be connected in parallel to realize a star configuration. All devices connected into the star will carry the same input, thus information is sent to all TEs simultaneously. The 2B+D data received from every TE is transmitted to all NTs through the STAR pin. Consequently, all the DSTo streams will carry identical 2B+D data reflecting what is being transmitted by the various TEs. #### Microprocessor/Control Interface The parallel port on the SNIC operates as either a general purpose microprocessor interface or as a hardwired control port. In microprocessor control mode (Cmode = 1), the parallel port is compatible with either Motorola or Intel multiplexed bus signals and timing. The MOTEL circuit (MOtorola and InTEL Compatible bus) uses the level of the DS/ $\overline{RD}$ pin at the rising Figure 19. Daisy Chaining the SNIC Figure 20. NT in Star Configuration edge of AS/ALE to select the appropriate bus timing. If DS/RD is low at the rising edge of AS/ALE (Refer Fig. 6) then Motorola bus timing is selected. Conversely, if DS/RD is high at the rising edge of AS/ALE (refer Fig. 4 & 5), then Intel bus timing is selected. This has the effect of redefining the microprocessor port transparently to the user. In this mode, the user has the option of writing to the C-channel Control or Diagnostic Register through the parallel port interface or through the C-channel on DSTi. Bit 0 of the Master Control Register provides this option. The parallel port on the SNIC allows complete control of the HDLC transceiver and access to all data, control and status registers. The internal registers (defined in Table 2) can be accessed through the microprocessor port only when the Cmode pin is held high. Reading these registers allows the microprocessor to monitor incoming data on the S or ST-BUS without interrupting the normal data flow. Writing to a register will overwrite the corresponding received information from the respective serial port. These parallel accesses must be refreshed every frame. Registers $00_{\rm H}$ to $07_{\rm H}$ operate independently from the S or ST-BUS timing and can be accessed at any time. Registers $08_{\rm H}$ to $0F_{\rm H_{2}}$ on the other hand, are single buffered registers and require synchronous access. Not all the synchronous registers have the same access times, but all can be accessed synchronously in the time during which the NDA signal is low (refer to Fig.12). Therefore it is recommended that the user make use of the NDA signal to access these registers. Since the synchronous registers use common circuitry, it is essential that the register be read before being written. This sequence is important as a write cycle will overwrite the last data received. A list of these synchronous registers and the corresponding access times is given in the Application Note MSAN-130, "Implementation Details of the MT8930 S/T Interface", found in Mitel's Microelectronics Data Book. When the Cmode pin is low, controllerless mode is selected and the parallel port reverts to hardwired control/status pins. This allows the MT8930 to function without the need for a controlling microprocessor. In the controllerless mode, the parallel bus has direct connection to the relevant control/status registers (refer to Pin Description). Discrete logic can be used to drive/sense the respective pins. In this mode, pin 11 (P/SC determines whether the microport pins or the C-channel bits on DSTi stream are the control source of the device. If the C-channel is selected to be the | | - | Addre | ss Lin | es | | Write | Read | |---|----|-------|--------|----|----|-------------------------------|--------------------------------| | | A4 | А3 | A2 | A1 | A0 | Wilde | Reau | | | 0 | 0 | 0 | 0 | 0 | Master Control Register | verify | | Α | 0 | 0 | 0 | 0 | 1 | ST-BUS Control Register | verify | | S | 0 | 0 | 0 | 1 | 0 | HDLC Control Register 1 | verify | | Y | 0 | 0 | 0 | 1 | 1 | HDLC Control Register 2 | HDLC Status Register | | N | 0 | 0 | 1 | 0 | 0 | HDLC Interrupt Mask Register | HDLC Interrupt Status Register | | С | 0 | 0 | 1 | 0 | 1 | HDLC Tx FIFO | HDLC Rx FIFO | | | 0 | 0 | 1 | 1 | 0 | HDLC Address Byte #1 Register | verify | | | 0 | 0 | 1 | 1 | 1 | HDLC Address Byte #2 Register | verify | | | 0 | 1 | 0 | 0 | 0 | C-channel Register | DSTi C-channel | | | 0 | 1 | 0 | 0 | 1 | DSTo C-channel | C-channel Status Register | | s | 0 | 1 | 0 | 1 | 0 | S-Bus Tx D-channel | DSTi D-channel | | Υ | 0 | 1 | 0 | 1 | 1 | DSTo D-channel | S-Bus Rx D-channel | | N | 0 | 1 | 1 | 0 | 0 | S-Bus Tx B1-channel | DSTi B1-channel | | c | 0 | 1 | 1 | 0 | 1 | DSTo B1-channel | S-Bus Rx B1-channel | | | 0 | 1 | 1 | 1 | 0 | S-Bus Tx 82-channel | DSTi B2-channel | | | 0 | 1 | 1 | 1 | 1 | DSTo B2-channel | S-Bus Rx B2-channel | Table 2. SNIC Address Map source, P/SC is tied low, then the microport pins are ignored and the C-channel is loaded into the C-channel Control Register. The data in TE or NT Mode Status Register, depending upon the mode selected, is always sent out on the C-channel of DSTo. However, in microprocessor control mode the user can overwrite this data by writing to the DSTo C-channel Register. This access can be done anytime outside the frame pulse interval of the ST-BUS frame. Data written in the current ST-BUS frame will only appear in the C-channel of the following frame. The least significant bit (B0) of the C-channel Register, selects between the control register or the diagnostic register. Setting the B0 of the C-channel Register to '0' allow access to the control register. Setting the LSB of the C-channel Register to '1' allow access to the diagnostic register. The interpretation of each register is defined in Tables 12 and 13 for NT mode or Tables 15 and 16 for the TE mode. It is important to note that in TE mode, the Cchannel Diagnostic Register should be cleared while the device is not in the active state (ISO, IS1 $\neq$ 1,1). This is accomplished by setting the ClrDia bit of the C-channel Control Register to 1 until the device is activated. In serial control mode, the C-channel on the ST-BUS is loaded into the C-channel Control Register in every ST-BUS frame; the user should make sure that a 1 is written to the CIrDia bit in every frame. However, in parallel control mode the user needs to set the ClrDia bit only once to keep the Diagnostic Register cleared. Once full activation is achieved the Diagnostic Register can be written to in order to enable the various test functions. #### **HDLC Transceiver** The HDLC Transceiver handles the bit oriented protocol structure and formats the D-channel as per level 2 of the X.25 packet switching protocol defined by CCITT. It transmits and receives the packetized data (information or control) serially in a format shown in Figure 21, while providing data transparency by zero insertion and deletion. It generates and detects the flags, various link channel states and the abort sequence. Further, it provides a cyclic redundancy check on the data packets using the CCITT defined polynomial. In addition, it can recognize a single byte, dual byte or an all call address in the received frame. There is also a provision to disable the protocol functions and provide transparent access to either serial port through the microprocessor port. Other features provided by the HDLC include, independent port selection for transmit and received data (e.g. transmit on S-Bus and receive from ST-BUS), selectable 16 or 64 kbit/s D-channel as well as an HDLC loopback from the transmit to the receive port. These features are enabled through the HDLC control registers (see Tables 5 and 6). #### **HDLC Frame Format** All frames start with an opening flag and end with a closing flag as shown in Figure 21 below. Between these two flags, a frame contains the data and the frame check sequence (FCS). | FLAG | DATA FIELD | FCS | FLAG | |------|------------|-------|------| | One | n Bytes | Two | One | | Byte | (n≥2) | Bytes | Byte | Figure 21. Frame Format #### i) Flag The flag is a unique pattern of 8 bits (01111110) defining the frame boundary. The transmit section generates the flags and appends them automatically to the frame to be transmitted. The receive section searches the incoming packets for flags on a bit-by-bit basis and establishes frame synchronization. The flags are used only to identify and synchronize the received frame and are not transferred to the FIFO #### ii) Data The data field refers to the Address, Control and Information fields defined in the CCITT recommendations. A valid frame should have a data field of at least 16 bits. The first and second byte in the data field is the address of the frame. #### iii) Frame Check Sequence (FCS) The 16 bits following the data field are the frame check sequence bits. The generator polynomial is: $$G(x) = x^{16} + x^{12} + x^{5} + 1$$ The transmitter calculates the FCS on all bits of the data field and transmits the complement of the FCS with most significant bit first. The receiver performs a similar computation on all bits of the received data but also includes the FCS field. The generating polynomial will assure that if the integrity of of the transmitted data was maintained, the remainder will have a consistent pattern and this can be used to identify, with high probability, any bit errors occurred during transmission. The error status of the received packet is indicated by B7 and B6 bits in the HDLC Status Register. 9-50 #### iv) Zero Insertion and Deletion The transmitter, while sending either data from the FIFO or the 16 bits FCS, checks the transmission on a bit-by-bit basis and inserts a ZERO after every sequence of five contiguous ONEs (including the last five bits of FCS) to ensure that the flag sequence is not imitated. Similarly the receiver examines the incoming frame content and discards any ZERO directly following the five contiguous ONEs. #### v) Abort The transmitter aborts a frame by sending a zero followed by seven consecutive ONEs. The FA bit in the HDLC Control Register 2 along with a write to the HDLC Transmit FIFO enables the transmission of an abort sequence instead of the byte written to the register (to have a valid abort there must be at least two bytes in the packet). On the receive side, a frame abort is defined as seven or more contiguous ONEs occurring after the start flag and before the end flag of a packet. An interrupt can be generated on reception of the abort sequence using FA bit in the HDLC Interrupt Mask/Vector Registers (Refer to Tables 8 and 9). #### Interframe Time Fill When the HDLC Tranceiver is not sending packets, the transmitter can be in one of two states mentioned below depending on the status of the IFTF bit in the HDLC Control Register 1. #### i) Idle State The Idle state is defined as 15 or more contiguous ONEs. When the HDLC Protocoller is observing this condition on the receiving channel, the Idle bit in the HDLC Status Register is set HIGH. On the transmit side, the Protocoller ends the transmission of all ones (idle state) when data is loaded into the transmit FIFO. CCITT I.430 Specification requires every TE that does not have layer 2 frames to transmit, to send binary ONEs on the D-channel. In this manner, other TEs on the line will have the opportunity to access the D-channel using the priority mechanism circuitry. #### ii) Flag Fill State The HDLC Protocoller transmits continuous flags (7E<sub>Hex</sub>) in Interframe Time Fill state and ends this state when data is loaded into the transmit FIFO. The reception of the interframe time fill will have the effect of setting the idle bit in the HDLC Status Register is set to '0'. #### **HDLC Transmitter** On power up, the HDLC transmitter is disabled and in the idle state. The transmitter is enabled by setting the TxEN bit in the HDLC Control Register 1. To start a packet, the data is written into the 19 byte Transmit FIFO starting with the address field. All the data must be written to the FIFO in a bytewide manner. When the data is detected in the transmit FIFO, the HDLC protocoller will proceed in one of the following ways: - 1) If the transmitter is in idle state, the present byte of ones is completely transmitted before sending the opening flag. The data in the transmit FIFO is then transmitted. A TE transmitting on the D-channel will use the contention circuitry described previously in *D-channel Priority Mechanism* to access this channel. - 2) If the transmitter is in the flag fill state, the flag presently being transmitted is used as the opening flag for the packet stored in the transmit FIFO. - 3) If the HDLC transmitter is in transparent data mode, the protocol functions are disabled and the data in the transmit FIFO is transmitted without a framing structure. To indicate that the particular byte is the last byte of the packet, the EOP bit in the HDLC Control Register 2 must be set before the last byte is written into the transmit FIFO. The EOP bit is cleared automatically when the data byte is written to the FIFO. After the transmission of the last byte in the packet, the frame check sequence (16 bits) is sent followed by a closing flag. If there is any more data in the transmit FIFO, it is immediately sent after the closing flag. That is, the closing flag of a packet is also used as the opening flag the the next packet. However, CCITT I.430 Recommendation states that after the successful transmission of a packet, a TE must lower its priority level within the specified priority class. The user can meet this requirement by loading the Tx FIFO with no more than one packet and then waiting for the DCack bit to go to zero before attempting to load a new packet. If there is no more data to be transmitted, the transmitter assumes the selected link channel state. During the transmission of either the data or the frame check sequence, the Protocol Controller checks the transmitted information on a bit by bit basis to insert a ZERO after every sequence of five consecutive ONEs. This is required to eliminate the possibility of imitating the opening or closing flag, the idle code or an abort sequence. #### i) Transmit Underrun A transmit underrun occurs when the last byte loaded into the transmit FIFO was not 'flagged' with the 'end of packet' (EOP) bit and there are no more bytes in the FIFO. In such a situation, the Protocol Controller transmits the abort sequence (zero and seven ones) and moves to the selected link channel state. Conversely, in the event that the transmit FIFO is full, any further writes will overwrite the last byte in the Transmit FIFO. #### ii) Abort Transmission If it is desired to abort the packet currently being loaded into the transmit FIFO, the next byte written to the FIFO should be 'flagged' to cause this to happen. The FA bit of the HDLC Control Register 2 must be set HIGH, before writing the next byte into the FIFO. This bit is cleared automatically once the byte is written to the Transmit FIFO. When the 'flagged' byte reaches the bottom of the FIFO, a frame abort sequence is sent instead of the byte and the transmitter operation returns to normal. The frame abort sequence is ignored if the packet has less then two bytes. #### iii) Transparent Data Transfer The Trans bit (B4) in the HDLC Control Register 2 can be set to provide transparent data transfer by disabling the protocol functions. The transmitter no longer generates the Flag, Abort and Idle sequences nor does it insert the zeros and calculate the FCS. It should be noted that none of the protocol related status or interrupt bits are applicable in transparent data transfer state. However, the FIFO related status and interrupt bits are pertinent and carry the same meaning as they do while performing the protocol functions. #### **HDLC** Receiver After a reset on power up, the receive section is disabled. Address detection is also disabled when a reset occurs. If address detection is required, the Receiver Address Registers are loaded with the desired address and the ADRec bit in the HDLC Control Register 1 is set HIGH. The receive section can then be enabled by RxEN bit in this same Control Register 1. All HDLC interrupts are masked, thus the desired interrupt signal must be unmasked through the HDLC Interrupt Mask Register. All active interrupts are cleared by reading the HDLC Interrupt Status Register. #### i) Normal Packets After initialization as explained above, the serial data starts to be clocked in and the receiver checks for the idle channel and flags. If an idle channel is detected, the 'Idle' bit in the HDLC Status Register is set HIGH. Once a flag is detected, the receiver synchronizes itself in a bytewide manner to the incoming data stream. The receiver keeps resynchronizing to the flags until an incoming packet appears. The incoming packet is examined on a bit-by-bit basis, inserted zeros are deleted, the FCS is calculated and the data bytes are written into the 19 byte Receive FIFO. However, the FCS and other control characters, i.e., flag and abort, are never stored in the Receive FIFO. If the address detection is enabled, the address field following the flag is compared to the bytes in the Receive Address Registers. If one byte address recognition is enabled, the address field is one byte long and it is compared with the six most significant bits in address recognition register 1. If two byte address recognition is enabled, the address field is two bytes long and is compared with the address recognition registers 1 and 2. The address byte can also be recognized if it is an all call address (i.e., seven most significant bits are 1). If a match is not found, the entire packet is ignored, nothing is written to the Receive FIFO and the receiver waits for the next packet. If the active address byte is valid, the packet is received in normal fashion. All the bytes written to the receive FIFO are flagged with two status bits. The status bits are found in the HDLC status register and indicate whether the byte to be read from the FIFO is the first byte of the packet, the middle of the packet, the last byte of the packet with good FCS or the last byte of the packet with bad FCS. This status indication is valid for the byte which is to be read from the Receive FIFO. The incoming data is always written to the FIFO in a bytewide manner. However, in the event of data sent not being a multiple of eight bits, the software associated with the receiver should be able to pick the data bits from the LSB positions of the last byte in the received data written to the FIFO. The Protocoller does not provide any indication as to how many bits this might be. #### ii) Invalid Packets In TE mode, if there are less than 25 data bits between the opening and closing flags, the packet is considered invalid and the data never enters the receive FIFO (inserted zeros do not form part of the valid bit count). This is true even with data and the abort sequence, the total of which is less than 25 bits. The data packets that are at least 25 bits but less than 32 bits long are also invalid, but not ignored. They are clocked into the receive FIFO and tagged as having bad FCS. In NT mode, however, all the data packets that are less than 32 bits long are considered invalid. They are clocked into the receive FIFO with "Bad FCS" status. #### iii) Frame Abort When a frame abort is received, the EOPD and FA bits in the HDLC Interrupt Status Register are set. The last byte of the aborted packet is written to the FIFO with a status of "Packet Byte". If there is more than one packet in the FIFO, the aborted packet is distinguished by the fact that it has no "Last Byte" status on any of its bytes. #### iv) Idle Channel While receiving the idle channel, the idle bit in the HDLC status register remains set. #### v) Transparent Data Transfer By setting the Trans bit in the HDLC Control Register 2 to select the transparent data transfer, the receive section will disable the protocol functions like Flag/Abort/Idle detection, zero deletion, CRC calculation and address comparison. The received data is shifted in from the active port and written to receive FIFO in bytewide format. It should be noted that none of the protocol related status or interrupt bits are applicable in transparent data transfer state. However, the FIFO related status and interrupt bits are pertinent and carry the same meaning as they do while performing the protocol functions. #### vi) Receive Overflow Receive overflow occurs when the receive section attempts to load a byte to an already full receive FIFO. All attempts to write to the full FIFO will be ignored until the receive FIFO is read. When overflow occurs, the rest of the present packet is ignored as the receiver will be disabled until the reception of the next opening flag. | BIT | NAME | DESCRIPTION | |-------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | B7-B3 | NA <sup>(1)</sup> | Keep at '0' for normal operation. | | B2 | ĪRQ/NDĀ | The state of this pin will select the mode of the IRQ/NDA pin. A '0' will enable the IRQ pin for HDLC interrupts. A '1' will enable the New Data Available signal which identifies the access time to the synchronous registers. (If NDA is enabled, the HDLC interrupts are disabled.) | | B1 | M/Sen | A '0' will enable the transmission of the M <sup>(2)</sup> or S bit as selected in the NT Mode C-channel Register (refer Table 12). The selection of M or S is determined by the HALF signal (refer to functional timing). A '1' will disable this feature forcing the M and S bits to binary zero. | | ВО | P/ <del>SC</del> | The Parallel/Serial Control bit selects the source of the control channel. If '0', then the C-channel Register is access through the ST-BUS stream. If '1', then the C-channel Register is accessed through the microprocessor port. | Table 3. Master Control Register (Read/Write Add. 00000<sub>B</sub>) Note 1: These bits have no designated memory space and will read as the last values written to the microprocessor port. Note 2: The transmission of M=1 is used for a second level of multiframing | BIT | NAME | DESCRIPTION | |-----|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | В7 | CH3i <sup>(3)</sup> | If '1', then the ST-BUS channel 3 input port is enabled (B2-channel).<br>If '0', then the channel is disabled, and will read FF <sub>H</sub> . | | В6 | CH2i <sup>(3)</sup> | If '1', then the ST-BUS channel 2 input port is enabled (B1-channel). If '0', then the channel is disabled, and will read FF <sub>H</sub> . | | B5 | CH1i <sup>(3)</sup> | If '1', then the ST-BUS channel 1 input port is enabled (C-channel).<br>If '0', then the channel is disabled, and will read 00 <sub>H</sub> . | | B4 | CH0i <sup>(3)</sup> | If '1', then the ST-BUS channel 0 input port is enabled (D-channel). If '0', then the channel is disabled, and will read FF <sub>H</sub> . | | В3 | CH3o <sup>(3)</sup> | If '1', then the ST-BUS channel 3 output port is enabled (B2-channel). If '0', then the channel is disabled and it will be placed in High impedance. | | В2 | CH2o <sup>(3)</sup> | If '1', then the ST-BUS channel 2 output port is enabled (B1-channel). If '0', then the channel is disabled and it will be placed in High impedance. | | 81 | CH1o <sup>(3)</sup> | If '1', then the ST-BUS channel 1 output port is enabled (C-channel). If '0', then the channel is disabled and it will be placed in High impedance | | В0 | CH0o <sup>(3)</sup> | If '1', then the ST-BUS channel 0 output port is enabled (D-channel).<br>If '0', then the channel is disabled and it will be placed in High impedance. | Table 4. ST-BUS Control Register (Read/Write Add. 00001<sub>B</sub>) Note 3: All ST-BUS channels are enabled in controllerless mode. | BIT | NAME | DESCRIPTION | |-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | В7 | TxEn | A '1' enables the HDLC transmitter for the selected D-channel (i.e., ST-BUS or S-Bus).<br>A '0' disables the HDLC transmitter (i.e., an all 1s signal will be sent). | | В6 | RxEn | A '1' enables the HDLC receiver for the selected D-channel (i.e., ST-BUS or S-Bus).<br>A '0' disables the HDLC receiver (i.e., an all 1s signal will be received). | | B5 | ADRec | If '1', then the address recognition is enabled. This forces the receiver to recognize only those packets having the unique address as programmed in the Receive Address Registers or if the address byte is the All-Call address (all 1s). If '0', then the address recognition is disabled and every valid packet is stored in the received FIFO. | | B4 | TxPrtSel | This bit selects the port of the HDLC transmitted D-channel. A'1' selects the S-Bus port. A'0' selects the ST-BUS port. The destination port should be selected before writing data to the transmit FIFO. | | В3 | RxPrtSel | This bit selects the port of the HDLC received D-channel.<br>A '1' selects the S-Bus port. A '0' selects the ST-BUS port. | | В2 | IFTF | This bit selects the Inter Frame Time Fill.<br>A '1' selects continuous flags. A '0' selects an all 1's idle state. | | В1 | NA | Keep at '0' for normal operation. | | В0 | HLoop | A '1' will activate the HDLC loopback where the transmitted D-channel is looped back to the received D-channel("). The transmission of the packet is not affected. A '0' disables the loopback. In TE mode, the DReq bit in the C-channel Control Register must also be set to '1' to activate this loop. | Table 5. HDLC Control Register 1 (Read/Write Add. 00010<sub>B</sub>) Note 1: The HDLC receiver must be enabled as well as the designated channel. 9-54 | BIT | NAME | DESCRIPTION | |-------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | B7-B5 | NA | Keep at '0' for normal operation. | | В4 | Trans | A '1' will place the HDLC in a transparent mode. This will perform the serial to parallel or parallel to serial conversion without inserting or deleting the opening and closing flags, CRC bytes or zero insertion. The source or destination of the data is determined by the port selection bits in the HDLC Control Register 1. | | В3 | RxRst | A transition from '0' to '1' will reset the receive FIFO. This causes the receiver to be disabled until the reception of the next flag. (The status Register will identify the RxFIFO as being empty). The device resets this bit to '0' immediately after clearing the receive FIFO. | | B2 | TxRst | A transition from '0' to '1' will reset the transmit FIFO. This causes the transmitter to clear all data in the TxFIFO. The device resets this bit to '0' immediately after clearing the transmit FIFO. | | B1 | FA <sup>(2)</sup> | A '1' will 'tag' the next byte written to the transmit FIFO and cause an abort sequence to be transmitted once it reaches the bottom of the FIFO. | | В0 | EOP <sup>(2)</sup> | A '1' will 'tag' the next byte written to the transmit FIFO and cause an end of packet sequence to be transmitted once it reaches the bottom of the FIFO. | Table 6. HDLC Control Register 2 (Write Add. 00011<sub>B</sub>) Note 2: These bits will be reset after a write to the TxFIFO | ВІТ | NAME | DESCRIPTION | |-------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | B7-B6 | RxByte<br>Status | These two bits indicate the status of the received byte which is ready to be read from the 19 deep received FIFO. The status is encoded as follows: B7 - B6 | | | | 0 - 0 - Packet Byte | | | | 0 - 1 - First Byte | | | | 1 - 0 - Last Byte (Good FCS) | | | | 1 - 1 - Last Byte (Bad FCS) | | B5-B4 | RxFIFO | These two bits indicate the status of the 19 deep receive FIFO. This status is encoded | | | Status | as follows: B5 - B4 | | | | 0 - 0 - Rx FIFO Empty | | | | 0 - 1 - ≤ 14 Bytes | | | | 1 - 0 - Rx FIFO Overflow | | | | 1 - 1 -≥15 Bytes | | B3-B2 | TxFIFO | These two bits indicate the status of the 19 deep transmit FIFO as follows: | | | Status | B3 - B2 | | 1 | | 0 - 0 - Tx FIFO Full | | | | 0 - 1 - ≥5 Bytes | | | | 1 - 0 - Tx FIFO Empty | | | | 1 - 1 -≤4 Bytes | | В1 | Idle | If '1', an idle channel state has been detected. | | В0 | Int | If '1' an unmasked asynchronous interrupt has been detected. | Table 7. HDLC Status Register (Read Add. 00011<sub>B</sub>) | BIT | NAME | DESCRIPTION | |-----|---------|------------------------------------------------------------------------------------------------------------------| | B7 | EnDcoll | A '1' will enable the D-channel collision interrupt.<br>A '0' will disable it. This bit is used only in TE mode. | | В6 | EnEOPD | A '1' will enable the received End of Packet interrupt.<br>A '0' will disable it. | | B5 | EnTEOP | A '1' will enable the transmit End of Packet interrupt.<br>A '0' will disable it. | | B4 | EnFA | A '1' will enable the Frame Abort interrupt.<br>A '0' will disable it. | | В3 | EnTxFL | A '1' will enable the Transmit FIFO Low interrupt.<br>A '0' will disable it. | | B2 | EnTxFun | A '1' will enable the Transmit FIFO Underrun interrupt.<br>A '0' will disable it. | | B1 | EnRxFF | A '1' will enable the Receive FIFO Full interrupt.<br>A '0' will disable it. | | ВО | EnRxFov | A '1' will enable the Receive FIFO Overflow interrupt.<br>A '0' will disable it. | Table 8. HDLC Interrupt Mask Register (Write Add. 00100<sub>B</sub>) | BIT | NAME | DESCRIPTION | |-----|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | В7 | Dcoll <sup>(1)</sup> | A '1' indicates that a collision has been detected on the D-channel (i.e., received E-bit does not match with transmitted D-bit). This bit is only used in TE mode and when the HDLC transmitter is enabled. It always reads '0' in NT mode. | | В6 | EOPD <sup>(1)</sup> | A '1'indicates that an end of packet has been detected on the HDLC receiver. This can be in the form of a flag, an abort sequence or as an invalid packet. | | B5 | TEOP <sup>(1)</sup> | A '1' indicates that the transmitter has finished sending the closing flag of the last packet in the Tx FIFO. | | B4 | FA <sup>(1)</sup> | A '1' indicates that the receiver has detected a frame abort sequence on the received data stream. | | B3 | TxFL <sup>(1)</sup> | A '1' indicates that the device has only four Bytes remaining in the Tx FIFO. This bit has significance only when the Tx FIFO is being depleted and not when it is getting loaded. | | B2 | TxFun <sup>(1)</sup> | A '1' indicates that the Tx FIFO is empty without being given the 'end of packet' indication. The HDLC will transmit an abort sequence after encountering an underrun condition. | | B1 | RxFF <sup>(1)</sup> | A '1' indicates that the HDLC controller has accumulated at least 15 bytes in the Rx FIFO. (See note 2.) | | во | RxFov <sup>(1)</sup> | A '1' indicates that the Rx FIFO has overflown (i.e., an attempt to write to a full Rx FIFO). The HDLC will always disable the receiver once the receive overflow has been detected. The receiver will be re-enabled upon detection of the next flag. | #### Table 9. HDLC Interrupt Status Register (Read Add. 00100<sub>B</sub>) Note 1: All interrupts will be reset after a read to the HDLC Interrupt Status Register Note 2: If RxFF and RxFov are set simultaneously, then the RxFIFO status bits should be checked for overflow condition. If no overflow is found then RxFF must be the source of the interrupt and RxFov should be ignored. | BIT | NAME | DESCRIPTION | |-------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | B7-B2 | R1A7-R1A2 | A six bit mask used to interrogate the first byte of the received address (where B7 is MSB). If address recognition is enabled, any packet failing the address comparison will not be stored in the Rx FIFO. | | B1 | NA | Not applicable to address recognition. | | во | A1En | If '0', the first byte of the address field will not be used during address recognition. If '1' and the address recognition is enabled, the six most significant bits of the first address byte will be compared with the first six bits of this register. | Table 10. HDLC Address Recognition Register 1 (Read/Write Add. 00110<sub>B</sub>) | BIT | NAME | DESCRIPTION | |-------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | B7-B1 | R2A7-R2A1 | A seven bit mask used to interrogate the second byte of the received address (where B7 is MSB). If address recognition is enabled, any packet failing the address comparison will not be stored in the Rx FIFO. This mask is ignored if the address is a Broadcast (i.e., R2A = 1111111). | | В0 | A2En | If '0', the second byte of the address field will not be used during address recognition. If '1' and the address recognition is enabled, the seven most significant bits of the second address byte will be compared with the first seven bits of this register. | Table 11. HDLC Address Recognition Register 2 (Read/Write Add. 00111<sub>B</sub>) | BIT | NAME | DESCRIPTION | |-----|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | В7 | AR | Setting this bit will initiate the activation of the S-Bus. If '0', the device will remain in the present state. | | В6 | DR | Setting this bit will initiate the deactivation of the S-Bus. If '0', the device will remain in the present state. This bit has priority over AR. | | B5 | DinB | If '1', the D-channel will be placed in the B1 timeslot allocating 64 kbit/s to the D-channel. <sup>(1)</sup> If '0', the D-channel will assume its position with a 16 kbit/s bandwidth. <sup>(1)</sup> | | 84 | Timing | A '0' will set the NT in a short passive bus configuration using a fixed timing source (no compensation for line length). A '1' will set the NT in a point-to-point or extended passive bus configuration with adaptive timing compensation. | | В3 | M/S | This bit represents the state of the transmitted M/S-bit. M when HALF = 0 and S when HALF = 1. | | B2 | HALF | The state of this bit identifies which half of the frame will be transmitted on the S-Bus. The operation of this signal is similar to that of the HALF pin. | | B1 | TxMFR <sup>(3)</sup> | A '1' in this bit, while HALF $= 0$ , will force the transmission of a multiframe sequence in the Fa and N bits, i.e., Fa $= 1$ and N $= 0$ . A '0' will resume normal operation, i.e., Fa $= 0$ and N $= 1$ . | | В0 | RegSel | If the register select bit is set to '1', the control register is redefined as the diagnostic register. A '0' give access to the control register. | #### Table 12. NT Mode C-channel Control Register<sup>(2)</sup> (Write Add. $01000_B$ and B0 = 0) Note 1: Allow one ST-BUS frame to input the C-channel and one ST-BUS frame to establish the connection. Note 2: During an active cycle of NDA signal, either the C-channel Control Register or the C-channel Diagnostic Register can be written, but not both. Note 3: Please refer to Mitel's Application Note MSAN-130 for further explanation on multiframing. | BIT | NAME | DESCRIPTION | |-------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | B7-B6 | Loop | The status of these two bits determine which type of loopback is to be performed:<br>B7 - B6 | | | | 0 - 0 - no loopback active | | | | 0 - 1 - near end loopback LTx to LRx | | | | 1 - 0 - digital loopback DSTi to DSTo | | | | 1 - 1 - remote loopback LRx to LTx | | B5 | FSync | If '1', the device will maintain frame synchronization even after losing the framing sequence. If '0', synchronization will be declared when three consecutive framing sequences | | | | have been detected without error. | | В4 | FLv | If '1', the frame sync sequence will violate the bipolar violation encoding rule. If '0', the framing pattern resumes normal operation, i.e., Framing bit is a bipolar violation. | | В3 | Idle | Setting this bit to '1' will force an all 1s signal to be transmitted on the line. | | B2 | Echo | Setting this bit to '1' will force all D-echo bits (E) to zero. | | B1 | Slave | If '1', the device will operate in a NT slave mode. This allows the device to be used at the terminal equipment end of the line while receiving its clocks from an external source. | | во | RegSel | If the register select bit is set to '1', the control register is redefined as the diagnostic register. A '0' gives access to the control register. | Table 13. NT Mode C-channel Diagnostic Register (Write Add. 01000<sub>B</sub> and B0 = 1) | ВІТ | NAME | DESCRIPTION | |-------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | В7 | Sync/BA | This bit is set when the device has achieved frame synchronization while the activation request is asserted (DR = 0 and AR = 1). If there is a deactivation request or AR is low (DR = 1 or AR = 0), this bit indicates the presence of bus activity. A bus activity identifies the reception of INFO frames (INFO1 or INFO3). | | B6-B5 | ISO-IS1 | Binary encoded state sequence. ISO - IS1 0 - 0 - deactivated 0 - 1 - pending deactivation 1 - 0 - pending activation 1 - 1 - activated | | В4 | RxMCH | Following a '0' input at the HALF pin or HALF bit in the C-channel Control Register, the state of this bit reflects the received maintenance Q-channel (received in the Fabit position during multiframing). This bit will always read '1' if multiframing is not used. | | B3-B0 | NA | These bits will read '1'. | Table 14. NT Mode Status Register (Read Add. 01001<sub>B</sub>) | BIT | NAME | DESCRIPTION | |-----|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | B7 | AR | Setting this bit will initiate the activation of the S-Bus. If '0', the device will remain in the present state. | | B6 | DR | Setting this bit will initiate the deactivation of the S-Bus. If '0', the device will remain in the present state. This bit has priority over AR. | | B5 | DinB | If '1', the D-channel will be placed in the B1 timeslot allocating 64 kbit/s to the D-channel. (1) If '0', the D-channel will assume its position with a 16 kbit/s bandwidth.(1) | | B4 | Priority | The status of this bit selects the priority class of the terminal equipment. A '1' selects the high priority and a '0' selects the low priority. | | B3 | DReq | This bit is used to request or relinquish the D-channel on the S-Bus when the D-channel source is the ST-BUS. A '1' will request the D-channel, a '0' will relinquish it. Keep at '0' when the D-channel source is the HDLC transmitter. | | B2 | ТхМСН | The state of this bit will be transmitted in the maintenance channel (Q-channel). | | B1 | ClrDia | A '1' will clear the contents of the Diagnostics Register. A '0' will enable the maintenance functions found in the Diagnostic Register. This bit should be set to 1 as long as the device is not fully active (ISO, IS1 ≠ 1,1). | | во | RegSel | If the register select bit is set to '1', the control register is redefined as the diagnostic Register. A '0' gives access to the Control Register. | Table 15. TE Mode C-channel Control Register $^{(2)}$ (Write Add. $01000_B$ and B0=0) Note 1: Allow one ST-BUS frame to input the C-channel and one ST-BUS frame to establish the connection. Note 2: During an active cycle of NDA signal, either the C-channel Control Register or the C-channel Diagnostic Register can be written, but not both. | ВІТ | NAME | DESCRIPTION | |-------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | B7-B6 | Loop | The status of these two bits determine which type of loopback is to be performed: B7 - B6 | | B5 | FSync | If '1', the device will maintain frame synchronization even after losing the framing sequence. If '0', synchronization will be declared when three consecutive framing sequences have been detected. | | B4 | FLv | If '1', the frame sync sequence will violate the normal bipolar encoding rule. If '0', the framing pattern resumes normal operation, i.e., framing bit will be a bipolar violation. | | В3 | ldle | If '1', an all 1s signal is transmitted on the line. If '0', the transmitter will resume normal operation. | | B2-B1 | NA | Unused. | | во | RegSel | If the register select bit is set to '1', the control register is redefined as the diagnostic register. A '0' gives access to the control register. | Table 16. TE Mode Diagnostic Register (Write Add. $01000_B$ and B0 = 1) | ВІТ | NAME | DESCRIPTION | |-------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | В7 | Sync/BA | This bit is set if the device has achieved frame synchronization while the activation request is asserted (DR = 0 and AR = 1). If there is a deactivation request or that AR is low (DR = 1 or AR = 0), this pin indicates the presence of bus activity. A bus activity identifies the reception of INFO frames (INFO2 or INFO4). | | B6-B5 | ISO-IS1 | Binary encoded state sequence. ISO - IS1 0 - 0 - deactivated 0 - 1 - synchronized 1 - 0 - activation request 1 - 1 - activated | | B4 | M/S | This bit respresents the state of the received M/S-bit. M when HALF=0 and S when HALF=1 | | В3 | HALF | The state of this bit identifies which half of the S-Bus frame is currently being output on the ST-BUS. | | В2 | RxMFR | A '1' when HALF = 0 indicates that the multiframe pattern on Fa and N has been detected. | | В1 | Priority | The status of this bit indicates the internal priority of the device within the designated priority class. If 1, then it has high priority within the priority class designated in B4 of control register. If 0, then it has low priority within the priority class designated in B4 of control register. | | В0 | DCack | A '1' indicates that the device has gained access to the D-channel and has transmitted an opening flag. A collision during transmission will reset this bit back to '0'. | Table 17. TE Mode Status Register (Read Add. 01001<sub>B</sub>) #### **Applications** The MT8930 is useful in a wide variety of ISDN applications. Being used at both the Network Termination (NT) and Terminal Equipment (TE) ends of the line, the SNIC finds application on digital subscriber line cards and in full featured digital telephone sets. The SNIC can be combined with the MT8972 (DNIC) or the MT8910 (DSLIC) to implement an ISDN NT1 function as shown in Figures 22 and 23 respectively. The MT8930 is configured in NT mode, acting as a master to the S-interface line, while the MT8972 or the MT8910 operates in slave mode (single port) and derives its timing from the U-interface line originating from the central office. If the SNIC is put in controllerless mode as it is the case in Figure 22, then communication between the two devices is done via the serial ST-BUS ports. Control and status of the SNIC is communicated with the MT8972 through the C-channel of the ST-BUS. Another application of the SNIC is its use with the MH89500 R-Interface Module (RIM) to form an ISDN Terminal Adaptor (TA) as shown in Figure 24. A terminal adaptor is needed to provide conversion 9-60 from a non-ISDN interface used by non-ISDN terminal equipment, to an ISDN S-interface used by ISDN terminal equipment. The RIM supports terminal ports with V.24, X.20 or X.21 interface formats. The use of the 5 $k\Omega$ resistor shown in Figure 24 is optional. Its purpose is to guarantee a two bit phase delay between the received and transmitted frames on the S/T Bus as defined in 1.430 Recommendation. If the two-bit phase delay criterion is not a requirement, this resistor can be omitted. Figure 25 illustrates the use of the SNIC in conjunction with the MT8994 to implement a 2B + D, ISDN telephone set. The MT8994 provides such features as A/D and D/A conversion, handset interface, handsfree operation and tone ringer. PCM encoded voice is passed from the MT8994 to the SNIC via the ST-BUS port for transmission on one of the B-channels. The second B-channel is available for transmission of data. These two devices have been designed to connect together with virtually no interconnection components. Figure 22. ISDN NT1 Function Both the MT8930 and MT8994 are controlled and monitored by a microprocessor to implement various features and control functions. Signalling may be performed by scanning the keypad and generating appropriate messages to be packetized by the HDLC section of the SNIC and transmitted via the D-channel. The microprocessor is responsible for rate converting the RS-232 data if an R-interface is to be provided by this set. An optional display could be included for additional features and messaging capabilities. The line port is designed to be directly connected to the line pulse transformer. Specifications on this transformer and selection of appropriate protection circuitry are provided in Application Figure 23 - NT1 using the MT8910 (DSLIC) and MT8930 (SNIC) 9-61 Figure 24 . ISDN Terminal Adaptor (TA) Note MSAN-130 found in Mitel's Digital Data Book. It must be noted, that the pseudo-ternary line code will tolerate line reversals within the LRx and LTx pair between the NT and TE. However, reversal of the TE transmit pair between two or more TEs will make the S-interface inoperable. Figure 25. ISDN Digital Telephone Set #### Interfacing to Non-Multiplexed Busses The microprocessor interface for the SNIC was designed around a multiplexed bus architecture which may be found with most Intel processors/controllers or a few Motorola processors. In the event that your choice of processors is restricted, a simple application circuit can convert the non-multiplexed bussing to that of a multiplexed architecture. Figure 26 provides an to interface the MC6802 or the MC6809 microprocessors. #### **Parallel Access to Synchronous Registers** In some applications, it may be required to access the D and B-channels through the microprocessor port. These respective registers may only be accessed while the NDA signal is LOW (refer Figure 12). The synchronization of these accesses to the microprocessor port is simplified by using interrupts to service the read/write cycles to the respective registers. By enabling the NDA signal (B2 of Table 2), a 125 µs, 50% duty cycle clock is generated on the IRQ/NDA pin which identifies valid access time to the synchronous registers ( $\overline{NDA} = 0$ ). Since this signal has a defined period and is not reset upon reading from or writing to the synchronous registers, it is not recommended that this signal be connected directly to a level-sensitive interrupt pin of a microprocessor. The reason being if the return from the service routine occurs before the NDA signal returns high, the microprocessor will be interrupted again. To avoid this problem, the NDA signal can be used to clock an external edgetriggered flip-flop whose output is connected to the interrupt pin of the microprocessor. In this case, the service routine can clear the flip-flop before the return instruction to avoid being interrupted again by the same NDA cycle. To support HDLC interrupts, while using the IRQ/NDA pin as an NDA signal, the user has to poll the HDLC Interrupt Status Register. If the microprocessor supports more than one interrupt line, then another method can be used to access the SNIC synchronously while using the IRQ/NDA pin as an IRQ signal for HDLC interrupts. This is achieved by using one interrupt line for the IRQ signal and another line for the delayed frame pulse, Food. Since the Food pulse goes high at the beginning of the NDA active cycle, then the subroutine servicing the FOod interrupt has approximately 62 µs during which it can access the SNIC synchronously. However, if the subroutine uses more than 62 µs in its synchronous access, then a timer can be used by this subroutine to indicate when the 62 µs time has elapsed. The return instruction should be executed immediately after the timer expires. Figure 26. Interfacing to the MC6802 Microprocessor Figure 27. Supporting Synchronous Access to the SNIC while using the IRQ/NDA pin for HDLC Interrupts Note, however, that the FOod pulse window is very small (244 ns). If the FOod interrupt pin on the microprocessor is not edge-sensitive, then an external flip-flop should be used for latching the FOod pulse. This flip-flop should be cleared by the servicing routine before the return instruction so as to avoid another interrupt by the same FOod pulse. This situation is described in Figure 27.