# **Product Description** Sirenza Microdevices' SPF-3043 is a high performance $0.25\mu m$ pHEMT Gallium Arsenide FET. This $300\mu m$ device is ideally biased at 3V,20mA for lowest noise performance and battery powered requirements. At 5V,40mA the device can deliver OIP3 of 32dBm. It provides ideal performance as a driver stage in many commercial and industrial LNA applications. # SPF-3043 # Low Noise pHEMT GaAs FET #### **Product Features** - DC-10 GHz Operation - 0.5 dB NF<sub>MIN</sub> @ 2 GHz - 22 dB G<sub>MAX</sub> @ 2 GHz - +32 dBm OIP3 (5V,40mA) - +20 dBm P1dB (5V,40mA) - · Low Current, Low Cost - Apps circuits available for key bands # **Applications** - Analog and Digital Wireless Systems - 3G, Cellular, PCS - Fixed Wireless, Pager Systems - Driver Stage for Low Power Applications | Symbol | Device Characteristics | Test Conditions V <sub>DS</sub> =5V, I <sub>DQ</sub> =40mA, 25°C (unless otherwise noted) | Test<br>Frequency | Units | Min. | Тур. | Max. | |-------------------|----------------------------------------|-------------------------------------------------------------------------------------------|--------------------|-------|------|--------------|------| | G <sub>MAX</sub> | Maximum Available Gain | Z <sub>S</sub> =Z <sub>S</sub> *, Z <sub>L</sub> =Z <sub>L</sub> * | 0.9 GHz<br>1.9 GHz | dB | | 26.5<br>23.4 | | | NF <sub>MIN</sub> | Minimum Noise Figure | $Z_S = \Gamma_{OPT}$ , $Z_L = Z_L^*$ | 0.9 GHz<br>1.9 GHz | dB | | 0.32<br>0.54 | | | S <sub>21</sub> | Insertion Gain [1] | $Z_s = Z_L = 50\Omega$ | 0.9 GHz | dB | 18.5 | 20.0 | 21.5 | | NF | Noise Figure [2] | LNA Application Circuit Board | 1.9 GHz | dB | | 1.05 | 1.40 | | Gain | Gain [2] | LNA Application Circuit Board | 1.9 GHz | dB | 14.0 | 15.3 | | | OIP <sub>3</sub> | Output Third Order Intercept Point [2] | LNA Application Circuit Board | 1.9 GHz | dBm | 26.0 | 28.5 | | | P <sub>1dB</sub> | Output 1dB Compression Point [2] | LNA Application Circuit Board | 1.9 GHz | dBm | 15.0 | 17.0 | | | V <sub>P</sub> | Pinchoff Voltage [1] | V <sub>DS</sub> = 2V, I <sub>DS</sub> = 0.1 mA | | V | -1.1 | -0.8 | -0.5 | | I <sub>DSS</sub> | Saturated Drain Current [1] | V <sub>DS</sub> = 2V, V <sub>GS</sub> = 0 V | | mA | 30 | 60 | 120 | | g <sub>m</sub> | Transconductance [1] | V <sub>DS</sub> = 2V, V <sub>GS</sub> = 0 V | | mS | 90 | 150 | | | BV <sub>gso</sub> | Gate-Source Breakdown Voltage [1] | I <sub>GS</sub> = 0.03 mA, drain open | | V | | -10 | -8 | | BV <sub>GDO</sub> | Gate-Drain Breakdown Voltage [1] | I <sub>GD</sub> = 0.03 mA, source open | | V | | -10 | -8 | | Rth | Thermal Resistance | junction-to-lead | | °C/W | | 150 | | | V <sub>DS</sub> | Operating Voltage | drain-source | | V | | | 5.5 | | I <sub>DS</sub> | Operating Current | drain-source | | mA | | | 55 | <sup>[1] 100%</sup> tested - DC parameters tested on-wafer, insertion gain tested using a 50 ohm contact board (no matching circuitry) during final production test. The information provided herein is believed to be reliable at press time. Sirenza Microdevices assumes no responsibility for inaccuracies or omissions. Sirenza Microdevices assumes no responsibility for the use of this information, and all such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. Sirenza Microdevices does not authorize or warrant any Sirenza Microdevices product for use in life-support devices and/or systems. Copyright 2002 Sirenza Microdevices, Inc. All worldwide rights reserved. <sup>[2]</sup> Sample tested - Samples pulled from each wafer/package lot. Sample test specifications are based on statistical data from 500 devices across 5 wafers, 3 wafer lots. The test fixture is an engineering application circuit board (parts are pressed down on the circuit board). The application circuit represents a trade-off between the optimal noise match and input return loss. #### **Junction Temperature Calculation** MTTF is inversely proportional to the device junction temperature. For junction temperature and MTTF considerations the device operating conditions should also satisfy the following expression: $$P_{DC} < (T_J - T_L) / R_{TH}$$ where: $P_{DC} = I_{DS} * V_{DS} (W)$ $T_{J} = Junction Temperature (C)$ T<sub>L</sub> = Lead Temperature (pin 2) (C) R<sub>TH</sub> = Thermal Resistance (C/W) ### Biasing Details The SPF-3043 is a depletion mode FET and requires a negative gate voltage to achieve pinchoff. As such, power supply sequencing circuitry is strongly recommended to prevent damaging bias transients during turn-on. Active bias circuitry is also recommended to maintain a constant drain current from part-to-part. # SPF-3043 Low Noise pHEMT GaAs FET #### Absolute Maximum Ratings | | | • | | |---------------------------|-------------------|-------------|------| | Parameter | Symbol | Value | Unit | | Drain Current | I <sub>DS</sub> | 60 | mA | | Forward Gate Current | I <sub>GSF</sub> | 30 | μA | | Reverse Gate Current | I <sub>GSR</sub> | 30 | μA | | Drain-to-Source Voltage | V <sub>DS</sub> | 7 | V | | Gate-to-Source Voltage | V <sub>GS</sub> | <-3 OR >0 | V | | RF Input Power | P <sub>IN</sub> | 15 | dBm | | Storage Temperature Range | T <sub>stor</sub> | -40 TO +150 | С | | Power Dissipation | P <sub>DISS</sub> | 420 | mW | | Junction Temperature | T | +150 | С | Operation of this device beyond any one of these limits may cause permanent damage. For reliable continuous operation, the device voltage and current must not exceed the maximum operating values specified in the # Typical Performance - Engineering Application Circuits (See App Note AN-043) | Freq<br>(GHz) | V <sub>DS</sub> (V) | I <sub>DQ</sub><br>(mÅ) | NF<br>(dB) | Gain<br>(dB) | P1dB<br>(dBm) | OIP3 <sup>[3]</sup><br>(dBm) | S11<br>(dB) | S22<br>(dB) | Configuration | Comments | |---------------|---------------------|-------------------------|------------|--------------|---------------|------------------------------|-------------|-------------|---------------|----------------------------| | 0.90 | 5 | 40 | 1.00 | 19.3 | 19.0 | 29.0 | -10 | -15 | Single-Ended | 0.85-0.96 GHz, dual-supply | | 0.90 | 5 | 80 | 0.75 | 23.3 | 19.9 | 30.0 | -20 | -20 | Balanced | 0.8-1.0 GHz, dual-supply | | 1.90 | 5 | 40 | 1.05 | 15.3 | 17.0 | 28.5 | -10 | -15 | Single-Ended | 1.8-2.0 GHz, dual-supply | | 1.90 | 5 | 80 | 0.95 | 20.0 | 23.0 | 32.5 | -20 | -20 | Balanced | 1.8-2.0 GHz, dual-supply | | 2.14 | 5 | 40 | 1.80 | 15.3 | 18.5 | 30.0 | -20 | -8 | Single-Ended | 2.1-2.2 GHz, dual-supply | | 2.45 | 5 | 40 | 1.25 | 14.9 | 18.5 | 27.5 | -15 | -18 | Single-Ended | 2.4-2.5 GHz, dual-supply | | 5.50 | 5 | 40 | 1.30 | 15.5 | 18.0 | 29.0 | -18 | -18 | Single-Ended | 5.1-5.9 GHz, dual-supply | <sup>[3]</sup> P<sub>OLIT</sub>= 0 dBm per tone, 1MHz tone spacing Refer to the application note for additional RF data, PCB layouts, BOMs, biasing instructions, and other key issues to be considered. For the latest application note please visit our site at www.sirenza.com. # Peak RF Performance Under Optimum Matching Conditions | Freq<br>(GHz) | V <sub>DS</sub> (V) | I <sub>DQ</sub> (mA) | NF <sub>MIN</sub> <sup>[4]</sup> (dB) | Gmax<br>(dB) | P1dB <sup>[5]</sup><br>(dBm) | OIP3 <sup>[6]</sup><br>(dBm) | | |---------------|---------------------|----------------------|---------------------------------------|--------------|------------------------------|------------------------------|---------------------| | 0.90 | 3 | 20 | 0.25 | 25.5 | 15.5 | 29 | □ □ | | 0.90 | 5 | 40 | 0.32 | 26.5 | 20.0 | 32 | G Z LOPT | | 1.90 | 3 | 20 | 0.50 | 22.4 | 15.5 | 29 | | | 1.90 | 5 | 40 | 0.54 | 23.3 | 20.0 | 32 | Z <sub>SOPT</sub> S | $Z_s = \Gamma_{OPT}, Z_L = Z_L^*$ , The input matching circuit losses have been de-emebedded. $<sup>\</sup>begin{array}{ll} \mathbb{S} & Z_{s} = Z_{SOPT}, \ Z_{t} = Z_{LOPT}, \ \text{where } Z_{SOPT} \ \text{and } Z_{LOPT} \ \text{have been tuned for max P1dB} \\ \mathbb{S} & Z_{s} = Z_{SOPT}, \ Z_{t} = Z_{LOPT}, \ \text{where } Z_{SOPT} \ \text{and } Z_{LOPT} \ \text{have been tuned for max OIP3} \\ \text{Note: Optimum NF, P1dB, and OIP3 performance cannot be achieved simultaneously.} \end{array}$ ## SPF-3043 Low Noise pHEMT GaAs FET # Typical Performance - De-embedded S-Parameters Note: S-parameters are de-embedded to the device leads with $Z_s = Z_L = 50\Omega$ . The device was mounted on a 0.010" PCB with plated-thru holes close to pins 2 and 4. De-embedded s-parameters can be downloaded from our website (www.sirenza.com). # Typical Performance - Noise Parameters | Freq<br>(GHz) | V <sub>DS</sub><br>(V) | I <sub>ps</sub><br>(mA) | NF <sub>MIN</sub> <sup>[7]</sup><br>(dB) | Г <sub>орт</sub><br>Mag ∠ Ang | r <sub>N</sub> | Gmax<br>(dB) | |---------------|------------------------|-------------------------|------------------------------------------|-------------------------------|----------------|--------------| | 0.00 | 3 | 20 | 0.25 | 0.79 ∠ 12 | 0.22 | 25.5 | | 0.90 | 5 | 40 | 0.32 | 0.75 ∠ 12 | 0.25 | 26.5 | | 1.90 | 3 | 20 | 0.50 | 0.62 ∠ 34 | 0.19 | 22.4 | | | 5 | 40 | 0.54 | 0.62 ∠ 33 | 0.20 | 23.3 | $<sup>^{[7]}</sup>$ $Z_s = \Gamma_{OPT}$ , $Z_t = Z_t^*$ , NF<sub>MIN</sub> is a noise parameter for which the input matching circuit losses have been de-emebedded. The noise parameters were measured using a Maury Microwave Automated Tuner System. The device was mounted on a 0.010" PCB with plated-thru holes close to pins 2 and 4. #### Caution: ESD sensitive Appropriate precautions in handling, packaging and testing devices must be observed. #### **Pin Description** | Pin # | Function | Description | |-------|----------|-----------------------------------------------------------------------------------------------------------------| | 1 | Gate | RF Input / Gate Bias | | 2 | Source | Connection to ground. Use via holes to reduce lead inductance. Place vias as close to ground leads as possible. | | 3 | Drain | RF Output / Drain Bias | | 4 | Source | Same as Pin 2 | ### **Pin Designation** # www.DataS # SPF-3043 Low Noise pHEMT GaAs FET ## **Part Number Ordering Information** | Part Number | Reel Size | Devices/Reel | |-------------|-----------|--------------| | SPF-3043 | 7" | 3000 | #### Part Symbolization The part will be symbolized with the "F3" designator and a dot signifying pin 1 on the top surface of the package. ### **Recommended PCB Layout** Use multiple plated-through vias holes located close to the package pins to ensure a good RF ground connection to a continuous groundplane on the backside of the board. # **Package Dimensions** - 1. ALL DIMENSIONS ARE IN MILLIMETERS. - 2. DIMENSIONS ARE INCLUSIVE OF PLATING. 3. DIMENSIONS ARE EXCLUSIVE OF MOLD FLASH - & METAL BURR. 4. ALL SPECIFICATIONS COMPLY TO EIAJ SC70. 5. DIE IS FACING UP FOR MOLD AND FACING DOWN - FOR TRIM/FORM. ie :REVERSE TRIM/FORM. 6. PACKAGE SURFACE TO BE MIRROR FINISH. | SYMBOL | MIN | MAX | | | |--------|------|--------|--|--| | E | 1.15 | 1.35 | | | | D | 1.85 | 2.25 | | | | HE | 1.80 | 2.40 | | | | Α | 0.80 | 1.10 | | | | A2 | 0.80 | 1.00 | | | | A1 | 0.00 | 0.10 | | | | Q1 | 0.10 | 0.40 | | | | е | 0.65 | 55 BSC | | | | b | 0.25 | 0.40 | | | | b1 | 0.55 | 0.70 | | | | С | 0.10 | 0.18 | | | | L | 0.10 | 0.30 | | | | | | | | |