# **SPC41B1** # **40KB Sound Controller** SEP. 04, 2001 Version 1.3 **PAGE** # **Table of Contents** 7.1. ABSOLUTE MAXIMUM RATINGS 8 7.2. AC CHARACTERISTICS (TA = 25°C) 8 7.3. DC CHARACTERISTICS (VDD = 3.0V, TA = 25°C) 8 7.4. DC CHARACTERISTICS (VDD = 5.0V, TA = 25°C) 8 7.5. THE RELATIONSHIP BETWEEN THE ROSC AND THE FCPU 9 8. APPLICATION CIRCUITS 10 8.1. APPLICATION CIRCUIT 10 8.2. CURRENT MODE DAC SPEAKER DRIVER 11 9. PACKAGE/PAD LOCATIONS 12 9.1. PAD ASSIGNMENT 12 9.2. ORDERING INFORMATION 12 9.3. PAD LOCATIONS 13 10. DISCLAIMER 14 11. REVISION HISTORY 15 # 7. ELECTRICAL SPECIFICATIONS 8 # **40KB SOUND CONTROLLER** #### 1. GENERAL DESCRIPTION The SPC41B1 is a CPU based two-channel speech/melody synthesizer including CMOS 8-bit microprocessor with 69 instructions, 40K-byte ROM for speech and melody data (Speech is compressed by a 4-bit ADPCM with approx. 13 sec speech duration @ 6KHz sampling rate) and 64-byte working SRAM. It includes two Timer/Counters, 12 Software Selectable I/Os, and one 8-bit current output (D/A). For audio processing, melody and speech can be mixed into one output. It operates over a wide voltage range of 2.4V - 5.5V and includes Low Voltage Reset function. The Low Voltage Reset automatically resets when the working voltage is less than 2.2V. In addition, SPC41B1 has a Clock Stop mode for power savings. The power savings mode saves the RAM contents, but freezes the oscillator, causing all other chip functions to be inoperative. The Max. CPU clock frequency is 6.0MHz. It has an Instruction Cycle Rate of 2 clock cycles (min.) - 6 clock cycles (max.). The SPC41B1 includes, not only the latest technology, but also the full commitment and technical support of Sunplus. # 2. BLOCK DIAGRAM #### 3. FEATURES - 8-bit microprocessor - Provides 40K-byte ROM for program and audio data - 64-byte working SRAM - Software-based audio processing - Wide operating voltage: 2.4V 3.6V @ 4.0MHz 3.6V 5.5V @ 6.0MHz - Supports Rosc only - Max. CPU clock: 4.0MHz @ 2.4V 3.6V 6.0MHz @ 3.6V - 5.5V - Standby mode (Clock Stop mode) for power savings. Max. 2µA @ 5.0V - 500ns instruction cycle time @ 4.0MHz CPU clock - Provides 12 general I/Os - Two 12-bit timer/counters - 6 INT sources - Key wake-up function - Approx. 13 sec speech @ 6KHz sampling rate with 4-bit ADPCM - One D/A output - Low Voltage Reset # 4. APPLICATION FIELD - Intelligent education toys Ex. Pattern to voice (animal, car, color, etc.) Spelling (English or Chinese) Math - High end toy controller - Talking instrument controller - General speech synthesizer - Industrial controller # 5. SIGNAL DESCRIPTIONS\* | Mnemonic | PIN No. | Туре | Description | |----------|---------|------|-------------------------------------------------------------------------------------| | VDD | 8 | I | Supply voltage input | | VSS | 1, 7 | I | Ground | | ROSC | 9 | I | Oscillator input | | RESET | 2 | I | RESET | | TEST | 11 | I | TEST MODE | | AUD | 10 | 0 | AUDIO OUTPUT | | | | | Port C is a 4-bit bi-directional programmable Input / Output port with Pull-high or | | IOC0 | 6 | I/O | Open-drain option. As inputs, Port C can be in either the Pure or Pull-high states. | | IOC1 | 5 | I/O | As outputs Port C can be a Buffer or Open-drain NMOS type (sink current). | | IOC2 | 4 | I/O | IOC1: EXT INT IN | | IOC3 | 3 | I/O | IOC2: EXT COUNT IN | | | | | **See note 1 and 2 below. | | | | | Port D is an 8-bit bi-directional programmable Input / Output port with Pull-low or | | IOD0 | 19 | I/O | Open-drain option. As inputs, Port D can be either Pure or Pull-low states. As | | IOD1 | 18 | I/O | outputs, Port D can be either Buffer or Open-drain PMOS type (send current). | | IOD2 | 17 | I/O | (Key change, Wake up I/O) | | IOD3 | 16 | I/O | | | IOD4 | 15 | I/O | | | IOD5 | 14 | I/O | | | IOD6 | 13 | I/O | | | IOD7 | 12 | I/O | **See note 1 and 2 below. | <sup>\*</sup> Refer to SPC Programming Guide for complete information. <sup>\*\*</sup>Note: 1.) Two input states can be specified; Pure Input, Pull-High or Pull Low. <sup>2.)</sup> Three output states can be specified as Buffer output, Open Drain PMOS output (send), Open Drain NMOS output (sink). #### 6. FUNCTIONAL DESCRIPTIONS #### 6.1. CPU The 8-bit microprocessor of SPC41B1 is a high performance processor equipped with Accumulator, Program Counter, X Register, Stack pointer and Processor Status Register (this is the same as the 6502 instruction structure). SPC41B1 is able to perform with 6.0MHz (max.) depending on the application specifications. #### 6.2. ROM AREA The SPC41B1 provides a 40K-byte ROM that can be defined as the program area, audio data area, or both. To access ROM, users should program the BANK SELECT Register, choose bank, and access address to fetch data. #### 6.3. RAM AREA The SPC41B1 total RAM consists of 64 bytes (including Stack) at locations from \$C0 through \$FF. #### 6.4. Map of Memory and I/Os | *I/O PORT: | *MEMOR | Y MAP (From ROM view) | | |--------------------------------------------------------|---------|-----------------------|--| | - PORT IOC \$0004<br>IOD \$0005<br>- I/O CONFIG \$0000 | \$00000 | HW register, I/Os | | | \$0001 | \$000C0 | USER RAM and STACK | | | *NMI SOURCE: | \$00100 | UNUSED | | | - INTA (from TIMER A) | \$00200 | UNUSED | | | *INT SOURCE: | | SUNPLUS TEST PROGRAM | | | - INTA (from TIMER A) | \$00600 | USER'S PROGRAM & | | | - INTB (from TIMER B) | | DATA AREA ROM BANK #0 | | | - CPU CLK / 1024 | \$08000 | TOW BANK#0 | | | - CPU CLK / 8192 | | DUMMY AREA | | | - CPU CLK / 65536 | \$0E000 | | | | – EXT INT | | ROM BANK #1 | | | | \$0FFFF | | | #### 6.5. I/O Port Configuration\* #### Input/Output IOC port: IOC3 - 0 #### Input/Output IOD port: IOD3 - 0 #### Input/Output IOD port: IOD7 - 4 <sup>\*</sup> Values shown are for VDD = 5.0V test conditions only. #### 6.6. Power Savings Mode The SPC41B1 provides a power savings mode (Standby mode) for those applications that require very low stand-by current. To enter standby mode, the Wake-Up Register should be enabled and then stop the CPU clock by writing the STOP CLOCK Register. The CPU will then go to the stand-by mode. In such a mode, RAM and I/Os will remain in their previous states until being awakened. Port IOD7-0 is the only wake-up source in the SPC41B1. After the SPC41B1 is awakened, the internal CPU will go to the RESET State (Tw $\geq 65536 \ x$ T1) and then continue processing the program. Wakeup Reset will not affect RAM or I/Os (See FIG.1). FIG. 1 T1 = 1 / ( $F_{CPU}$ ), Tw $\geq$ 65536 x T1 #### 6.7. Low Voltage Reset The SPC41B1 includes a Low Voltage Reset (LVR) function. Below the minimum power-supply voltage of 2.2V, the CPU system will become unstable and malfunction. Low Voltage Reset will reset all functions into the initial operational (stable) state if the VDD power-supply voltage drops below 2.2V (FIG.2). (The LVR function is the same as Power ON Reset or External Reset.) FIG. 2 #### 6.8. Timer/Counter The SPC41B1 contains two 12-bit timer/counters, TMA and TMB respectively. TMA can be specified as a timer or a counter, but TMB can only be used as a timer. In the timer mode, TMA and TMB are re-loaded up-counters. When timer overflows from \$0FFF to \$0000, the carry signal will make the timer automatically reload to the user's pre-set value and be up-counted again. At the same time, the carry signal will generate the INT signal if the corresponding bit is enabled in the INT ENABLE Register. If TMA is specified as a counter, users can reset by loading #0 into the counter. After the counter has been activated, the value of the counter can also be read from the counters at the same time. The read instruction will not affect the value of the counter or reset it. Clock source of Timer/Counter can be selected as follows: | | Timer/Counter | Clock Source | | | | |----------------------|------------------|-----------------------------------|--|--|--| | | 12-BIT TIMER | CPU CLOCK (T) or T/4 | | | | | TMA | 40 DIT 001 NITED | T/64, T/8192, T/65536 or EXT | | | | | | 12-BIT COUNTER | CLK | | | | | TMB | 12-BIT TIMER | T or T/4 | | | | | MODE SELECT REGISTER | | TMA only, select timer or counter | | | | | TIMER | CLOCK SELECTOR | Select T or T/4 | | | | #### 6.9. Speech and Melody Since the SPC41B1 provides a large ROM and wide range of CPU operation speeds, it is most suitable for speech and melody synthesis. For speech synthesis, the SPC41B1 can provide NMI for accurate sampling frequency. Users can record or synthesize the sound and digitize it into the ROM. The sound data can be played back in the sequence of the control functions as designed by the user's program. Several algorithms are recommended for high fidelity and compression of sound including PCM, LOG PCM, and ADPCM. For melody synthesis, the SPC41B1 provides the dual tone mode. After selecting the dual tone mode, users only need to fill either TMA or TMB, or both TMA and TMB to generate expected frequency for each channel. The hardware will toggle the tone wave automatically without entering into an interrupt service routine. Users are able to simulate musical instruments or sound effects by simply controlling the envelope of tone output. # 7. ELECTRICAL SPECIFICATIONS # 7.1. Absolute Maximum Ratings | Characteristics | Symbol | Ratings | |-----------------------|------------------|--------------------------------| | DC Supply Voltage | V <sub>+</sub> | < 7.0V | | Input Voltage Range | V <sub>IN</sub> | -0.5V to V <sub>+</sub> + 0.5V | | Operating Temperature | T <sub>A</sub> | 0°C to +60°C | | Storage Temperature | T <sub>STO</sub> | -50℃ to +150℃ | **Note:** Stresses beyond those given in the Absolute Maximum Rating table may cause operational errors or damage to the device. For normal operational conditions see AC/DC Electrical Characteristics. # 7.2. AC Characteristics (T<sub>A</sub> = 25°C) | | Symbol | Limit | | | | <b>-</b> | |-----------------|-------------------|-------|------|------|------|------------------------------| | Characteristics | | Min. | Тур. | Max. | Unit | Test Condition | | 2225 | _ | - | 2.0 | 4.0 | MHz | VDD = 2.4V - 3.6V, 2-battery | | OSC Frequency | F <sub>OSC2</sub> | - | 4.0 | 6.0 | MHz | VDD = 3.6V - 5.5V, 3-battery | # 7.3. DC Characteristics (VDD = 3.0V, $T_A = 25^{\circ}C$ ) | Observatoristics | 0 | Limit | | | 11-14 | T 10 "" | |--------------------------|-------------------|-------|------|------|-------|-------------------------------------------| | Characteristics | Symbol | Min. | Тур. | Max. | Unit | Test Condition | | Operating Voltage | VDD | 2.4 | - | 3.6 | V | For 2-battery | | Operating Current | I <sub>OP</sub> | - | 1.5 | 2.0 | mA | F <sub>CPU</sub> = 3.0MHz @ 3.0V, no load | | Standby Current | I <sub>STBY</sub> | - | - | 2.0 | μА | VDD = 3.0V | | Audio output current | I <sub>AUD</sub> | - | -1.5 | - | mA | VDD = 3.0V, one-channel | | Input High Level | $V_{IH}$ | 2.0 | - | - | V | VDD = 3.0V | | Input Low Level | $V_{IL}$ | - | - | 0.8 | V | VDD = 3.0V | | Output High I (IOC, IOD) | I <sub>OH</sub> | -1.0 | 1 | - | mA | VDD = 3.0V, V <sub>OH</sub> = 2.0V | | Output Sink I (IOC, IOD) | l <sub>oL</sub> | 2.0 | 1 | - | mA | VDD = 3.0V, V <sub>OL</sub> = 0.8V | | Input Resistor (IOD) | R <sub>IN</sub> | - | 120 | - | Kohm | Pull Low, VDD = 3.0V | # 7.4. DC Characteristics (VDD = 5.0V, $T_A = 25^{\circ}C$ ) | 01 1 1 | Limit | | | | | T 10 III | |--------------------------|-------------------|------|------|------|------|-------------------------------------------| | Characteristics | Symbol | Min. | Тур. | Max. | Unit | Test Condition | | Operating Voltage | VDD | 3.6 | 1 | 5.5 | V | For 3-battery | | Operating Current | I <sub>OP</sub> | - | 4.0 | 5.0 | mA | F <sub>CPU</sub> = 4.0MHz @ 5.0V, no load | | Standby Current | I <sub>STBY</sub> | - | 1 | 2.0 | μА | VDD = 5.0V | | Audio output current | I <sub>AUD</sub> | - | -3.0 | - | mA | VDD = 5.0V, one-channel | | Input High Level | $V_{IH}$ | 3.0 | 1 | - | V | VDD = 5.0V | | Input Low Level | $V_{IL}$ | - | 1 | 0.8 | V | VDD = 5.0V | | Output High I (IOC, IOD) | I <sub>OH</sub> | -1.0 | - | - | mA | VDD = 5.0V, V <sub>OH</sub> = 4.2V | | Output Sink I (IOC, IOD) | l <sub>oL</sub> | 4.0 | 1 | - | mA | VDD = 5.0V, V <sub>OL</sub> = 0.8V | | Input Resistor (IOD) | R <sub>IN</sub> | - | 60 | - | Kohm | Pull Low, VDD = 5.0V | # 7.5. The Relationship between the $R_{\text{OSC}}$ and the $F_{\text{CPU}}$ # 7.5.1. VDD = 3.0V, $T_A = 25$ °C # 7.5.2. VDD = 4.5V , $T_A$ = 25 $^{\circ}$ C # 7.5.3. Frequency vs. temperature # 7.5.4. Frequency vs. VDD # 7.5.5. Operating current vs. frequency vs. VDD # 8. APPLICATION CIRCUITS # 8.1. Application Circuit #### 8.2. Current Mode DAC Speaker Driver Figure 1: The simplest CKT uses with low impedance speaker. It has high operation current, but the cost is the cheapest. - Figure 2: It is the same as Figure 1 but a high impedance speaker is used. - Figure 3: The CKT contains a low pass filter. It is capable to provide higher speech quality, but it always takes higher operation current. - Figure 4: Improved version of Figure 3. The standby current can be controlled by the enable pin. - Figure 5: The current mirror mode. It is able to control the volume. In addition, it has more stable and lower operation current than Figure 1-3. - Figure 6: High quality, low operation current CKT, but more expensive. #### 9. PACKAGE/PAD LOCATIONS #### 9.1. PAD Assignment $\label{eq:chip Size: 2000} Chip \mbox{ Size: } 2000 \mu\mbox{m x 1660} \mu\mbox{m}$ This IC substrate should be connected to VSS Note1: Chip size included scribe line. Note2: To ensure IC function properly, please bond all of the VDD and VSS pins. Note3: The $0.1\mu F$ capacitor between VDD and VSS should be placed to IC as close as possible. # 9.2. Ordering Information | Product Number | Package Type | | | |-----------------|--------------|--|--| | SPC41B1-nnnnV-C | Chip form | | | Note1: Code number (nnnnV) is assigned for customer. Note2: Code number (nnnn = 0000 - 9999); version (A = A - Z). # 9.3. PAD Locations | PAD No. | PAD Name | X | Υ | |---------|----------|------|------| | 1 | VSS | -819 | -615 | | 2 | RESET | -601 | -615 | | 3 | IOC3 | -429 | -625 | | 4 | IOC2 | -273 | -625 | | 5 | IOC1 | -122 | -625 | | 6 | IOC0 | 33 | -625 | | 7 | VSS | 189 | -630 | | 8 | VDD | 329 | -630 | | 9 | ROSC | 485 | -615 | | 10 | AUD | 651 | -615 | | 11 | TEST | 803 | -615 | | 12 | IOD7 | 786 | -450 | | 13 | IOD6 | 786 | -297 | | 14 | IOD5 | 786 | -149 | | 15 | IOD4 | 786 | 4 | | 16 | IOD3 | 786 | 151 | | 17 | IOD2 | 786 | 304 | | 18 | IOD1 | 786 | 452 | | 19 | IOD0 | 786 | 605 | #### 10. DISCLAIMER The information appearing in this publication is believed to be accurate. Integrated circuits sold by Sunplus Technology are covered by the warranty and patent indemnification provisions stipulated in the terms of sale only. SUNPLUS makes no warranty, express, statutory implied or by description regarding the information in this publication or regarding the freedom of the described chip(s) from patent infringement. FURTHERMORE, SUNPLUS MAKES NO WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PURPOSE. SUNPLUS reserves the right to halt production or alter the specifications and prices at any time without notice. Accordingly, the reader is cautioned to verify that the data sheets and other information in this publication are current before placing orders. Products described herein are intended for use in normal commercial applications. Applications involving unusual environmental or reliability requirements, e.g. military equipment or medical life support equipment, are specifically not recommended without additional processing by SUNPLUS for such applications. Please note that application circuits illustrated in this document are for reference purposes only. # 11. REVISION HISTORY | Date | Revision # | Description | Page | |---------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | FEB. 06, 1998 | 0.1 | Original | | | MAY. 13, 1998 | 0.2 | Add "Note2: To ensure IC function properly, please bond all of the VDD and VSS pins." | | | MAY. 21, 1998 | 0.3 | Add, Low voltage reset function description | | | JUN. 02, 1998 | 0.4 | 1. Revise the grammars and spelling in "GENERAL DESCRIPTION", "FEATURES", "BLOCK DIAGRAM", "FUNCTIONAL DESCRIPTIONS", "TIMER/COUNTER", "SPEECH AND MELODY", and "APPLICATION CIRCUITS" 2. Describe there are two D/As in the (only one) audio current output in "GENERAL DESCRIPTION" | | | JUN. 10, 1998 | 0.5 | Delete "The average instruction cycle is around 2.5 clock cycles. It means the 4MHz clock can offer approxinately 750ns per instruction cycle. Delete "(minimun.)" in the "FEATURES" | | | OCT. 19, 1998 | 1.0 | Delete "PRELIMINARY" | | | NOV. 04, 1999 | 1.1 | Renew to a new document format | | | OCT. 30, 2000 | 1.2 | Feature: 13 sec. Speech @ 6KHz sampling rates with 4-bit ADPCM Block Diagram: Two 8-bit D/A (current) - one AUD output pin | | | SEP. 04, 2001 | 1.3 | Correct chip size Add Note1 and Note3 in the "9.1 PAD Assignment" Renew to a new document format | 12<br>12 |