

## SOUND CONTROLLER WITH 128KB FLASH MEMORY

### **GENERAL DESCRIPTION**

The SPC122A is a two-channel speech/melody synthesizer including a 8-bit CMOS microprocessor with 69 instructions, 128Kbytes of Flash ROM for speech and melody data (Speech is compressed by a 4-bit ADPCM with approx. 40 sec speech duration @ 6KHz sampling rate) and 128-byte working SRAM. Its external memory is capable of being extended up to 256K. It provides Multi-Duty-Cycle output that can be implemented for remote-control purposes. Other features such as two Timer/Counters, 28 Software Selectable I/Os, 2 audio current D/A outputs (or one PWM audio output), serial interface I/O port, and volume control are also built in SPC122A. For audio processing, melody and speech can be mixed into one output. It operates in a wide voltage range of 2.4V - 5.5V with the maximum clock speed of 6MHz. In addition, the SPC122A has a Clock Stop mode for power savings. The power saving mode saves the RAM contents, but freezes the oscillator to lead all other functions to standby mode

### BLOCKDIAGRAM



#### FEATURES

- 8-bit microprocessor
- Provides 128K-byte Flash ROM for program and audio data
- 128-byte working SRAM
- Software-based audio processing
- Wide operating voltage: 2.4V 3.6V @ 2.0MHz

3.6V - 5.5V @ 6.0MHz

- Supports Crystal Resonator or Rosc (with bonding option)
- Max. CPU clock: 2.0MHz @ 2.4V 3.6V

6.0MHz @ 3.6V - 5.5V

- Standby mode (Clock Stop mode) for power savings.
   Max. 2μA @ 5V
- 500ns instruction cycle time @ 4.0MHz CPU clock
- Provides 28 general I/Os
- Two 12-bit timer/counters
- 6 INT sources
- Key wake-up function
- Approx. 40 sec speech

@ 6KHz sampling rate with 4-bit ADPCM

- Two 8-bit D/A output
- One PWM audio output (single speaker)
- Volume control function
- Multi-Duty-Cycle outputs (1/2, 1/3, 1/4 duty)

### **APPLICATION FIELD**

- Intelligent education toys
  - Ex. Pattern to voice (animal, car, color, etc.) Spelling (English or Chinese) Math
- High end toy controller
- Talking instrument controller
- General speech synthesizer
- Industrial controller

SUNPLUS TECHNOLOGY CO. reserves the right to change this documentation without prior notice. Information provided by SUNPLUS TECHNOLOGY CO. is believed to be accurate and reliable. However, SUNPLUS TECHNOLOGY CO. makes no warranty for any errors which may appear in this document. Contact SUNPLUS TECHNOLOGY CO. to obtain the latest version of device specifications before placing your order. No responsibility is assumed by SUNPLUS TECHNOLOGY CO. for any infringement of patent or other rights of third parties which may result from its use. In addition, SUNPLUS products are not authorized for use as critical components in life support devices/ systems or aviation devices/systems, where a malfunction or failure of the product may reasonably be expected to result in significant injury to the user, without the express written approval of Sunplus.



### FUNCTION DESCRIPTIONS

#### 1. CPU

The CPU of SPC122A is a high performance 8-bit processor equipped with Accumulator, Program Counter, X Register, Stack pointer and Processor Status Register (the same as the 6502 instruction structure). The maximum CPU speed is up to 6MHz.

### 2. OSCILLATOR

The SPC122A supports AT-cut parallel resonant oscillated Crystal / Resonator or RC Oscillator or external clock sources. The OSC options can be selected through bonding option (select one from those three types). The design of application circuit should follow the vendors' specifications or recommendations if necessary. The diagrams listed below are typical X'TAL/ROSC circuits for most applications:



### 3. BONDING OPTION

The SPC122A has the following bonding option:

Supports Crystal Resonator or Rosc (with bonding option).

#### 4. ROM AREA

The SPC122A provides a 128K-byte of Flash ROM that can be defined as the program area, audio data area, or both. To access ROM, users should program the BANK SELECT Register, choose bank, and access address to fetch data. The combination of  $\overrightarrow{CE}$  and Burn pins is capable of programming the Flash ROM as parallel mode. In contrast, using  $\overrightarrow{CE}$  and SPOP pins can program the Flash ROM as serial mode. In addition, pin AD17 and  $\overrightarrow{CE}$  can be used to extend the memory from 128K to 256K with external memory.

### 5. RAM AREA

The total RAM size is 128 bytes (including Stack), located from \$80 through \$FF.

#### 6. MAP OF MEMORY AND I/Os



- EXT INT

- Capable of being extended to 256K with external memory

### 7. MULTI-DUTY CYCLE MODE

The SPC122A offers three unique output waveforms, 1/2, 1/3, and 1/4 duty cycles. The Control Register should be configured to select 1/2, 1/3, or 1/4 duty cycle and the IOA2 should be programmed as the multi-duty cycle output port. Programmers can use the combinations of these duty cycles for remote-control purpose.

#### ■ 1/2, 1/3, 1/4 Duty Cycle Outputs



### 8. POWER SAVING MODE

The SPC122A provides a power savings mode (Standby mode) for those applications that require very low stand-by current. To enter standby mode, the Wake-Up Register should be enabled and then stop the CPU clock by writing the STOP CLOCK Register. The CPU will then go to the stand-by mode. In such a mode, RAM and I/Os will remain in their previous states CPU wakes up. Port IOD7 - 0 is the only wake-up source in the SPC122A. After the



SPC122A wakes up, the internal CPU will go to the RESET State (Tw  $\geq$  65536 x T1) and then continue to execute the rest of program. Wakeup Reset will not influence RAM or I/Os (See FIG.1).



T1 = 1 / (F $_{CPU}$ ), Tw  $\geq$  65536 x T1

### 9. I/O PORT CONFIGURATION\*



### Input/Output IOB port : IOB2 - 0



#### Input/Output IOB port : IOB5 - 4



© Sunplus Technology Co., Ltd.

Input/Output IOC port : IOC3 - 0



Input/Output IOD port : IOD3 - 0



Input/Output IOD port : IOD7 - 4



\*Values shown are for VDD = 5.0V test conditions only.

### 10. SERIAL INTERFACE I/O

The SPC122A provides serial interface I/O mode for extending size of ROM/RAM. Serial Interface I/O Port can be used to read/write data from/to extra memory. The interface I/O Register is the control register for programming interface I/O.

### 11. SPEECH AND MELODY

For speech synthesis, the SPC122A can provide NMI for precise sampling frequency. Users can record or synthesize the sound and store it into ROM. The sound data can be played back according to the program's design. Several algorithms are recommended for high fidelity and compression of sound such as PCM, LOG PCM, and ADPCM.



For melody synthesis, the SPC122A offers two-channel(dual) tone mode. After selecting the dual tone mode, users only need to fill either TMA or TMB, or both TMA and TMB to generate specific frequency for each channel. The hardware will toggle the tone wave automatically without entering into an interrupt service routine. Users are able to simulate musical instruments or sound effects by simply controlling the envelope of tone output.

### 12. TIMER/COUNTER

The SPC122A contains two 12-bit timer/counters, TMA and TMB respectively. TMA can be specified as a timer or a counter, but TMB can only be used as a timer. In the timer mode, TMA and TMB are re-loaded up-counters. When timer overflows from \$0FFF to \$0000, the carry signal leads the timer to reload the user's pre-set value and continue to count again. At the same time, the carry signal will generate the INT signal if the corresponding bit is enabled in the INT ENABLE Register. If TMA is specified as a counter, users can reset by loading #0 into the counter. After the counter has been activated, the value of the counter can also be read from the counters at the same time.

Timer/Counter Clock source can be selected as follows:

| Ti    | mer/Counter     | Clock Source                      |
|-------|-----------------|-----------------------------------|
| ТМА   | 12-BIT TIMER    | CPU CLOCK (T) or T/4              |
|       | 12-BIT COUNTER  | T/64, T/8192, T/65536 or          |
|       |                 | EXT CLK                           |
| TMB   | 12-BIT TIMER    | T or T/4                          |
| MODE  | SELECT REGISTER | TMA only, select timer or counter |
| TIMER | CLOCK SELECTOR  | Select T or T/4                   |

### 13. VOLUME CONTROL FUNCTION

A volume control function provides 8-step volume controller to control current D/A or PWM output. The volume level can be controlled through software programming. For more information on how to adjust a volume level, please refer to SPC programming guide.

### Differences between SPC121A and SPC122A

|                | SPC121A                        | SPC122A                        |
|----------------|--------------------------------|--------------------------------|
| Work range     | F <sub>CPU</sub> (max.)=4.0MHz | F <sub>CPU</sub> (max.)=2.0MHz |
|                | @VDD=2.4V-3.6V                 | @VDD=2.4V-3.6V                 |
|                | F <sub>CPU</sub> (max.)=6.0MHz | F <sub>CPU</sub> (max.)=6.0MHz |
|                | @VDD=3.6V-5.5V                 | @VDD=3.6V-5.5V                 |
| ROM type       | Mask                           | Flash                          |
| ROM SIZE       | 120K                           | 128K                           |
| I/O port       | 21                             | 28                             |
| SIO            |                                |                                |
| PWM Output     | ×                              |                                |
| Multiphase     |                                |                                |
| Output         | ×                              |                                |
| Volume Control | ×                              |                                |



### **PIN DESCRIPTIONS\*\***

| Mnemonic | PIN No. | Туре | Description                                                                                          |
|----------|---------|------|------------------------------------------------------------------------------------------------------|
| VDD      | 5       | I    | Positive supply for logic and I/O pins                                                               |
|          | 29      |      |                                                                                                      |
|          | 34      |      |                                                                                                      |
|          | 45      |      |                                                                                                      |
|          | 57      |      |                                                                                                      |
| VSS      | 17      | I    | Ground reference for logic and I/O pins                                                              |
|          | 27      |      |                                                                                                      |
|          | 50      |      |                                                                                                      |
|          | 66      |      |                                                                                                      |
| XI       | 32      | 1    | Oscillator crystal input or RESISTOR (Resistor should be connected to VDD)                           |
| XO       | 31      | 0    | Oscillator crystal output                                                                            |
| OPT*     | 30      | I    | For ROSC option, OPT should be connected to VDD                                                      |
| BURN     | 15      | I    | Burn, This pin is an active high to select the flash ROM program function                            |
| CE       | 16      | I    | This pin is an active low to select this chip as a 1Mbits memory                                     |
| ROMOE    | 14      | I/O  | Data Output enable                                                                                   |
| SPOP     | 18      | I    | Serial program option                                                                                |
| RESET    | 19      | 1    | This pin is an active low reset to the chip.                                                         |
| TEST     | 36      | I    | TEST MODE                                                                                            |
| AUD1     | 33      | 0    | AUDIO OUTPUT                                                                                         |
| AUD2     | 35      | 0    |                                                                                                      |
| D7 - 0   | 6 - 13  | I/O  | Data Bus                                                                                             |
| A17      | 4       | 0    | Extended Memory Enable                                                                               |
| A13 - 0  | 74 - 60 | I/O  | Address Bus                                                                                          |
| A16 - 14 | 3 - 1   |      |                                                                                                      |
|          |         |      | Port A is an 8-bit bi-directional programmable Input / Output port with Pull-high or Open-drain      |
| IOA0     | 46      | I/O  | option. As inputs, Port A can be in either the Pure or Pull-high states. As outputs, Port A can      |
| IOA1     | 47      | I/O  | be either Buffer or Open-drain NMOS types (Sink current).                                            |
| IOA2     | 48      | I/O  | IOA0: Serial programming clock output                                                                |
| IOA3     | 49      | I/O  | IOA2: Multi-duty cycle output                                                                        |
|          |         |      | ***See note 1 and 2 below.                                                                           |
|          |         |      | Port B is an 8-bit bi-directional Input / Output port with Pull-low or Open-drain option. As inputs, |
| IOB0     | 59      | I/O  | Port B can be in either the Pure or Pull-low states. As outputs, Port B can be either Buffer or      |
| IOB1     | 58      | I/O  | Open-drain NMOS types (Sink current).                                                                |
| IOB2     | 56      | I/O  |                                                                                                      |
| IOB4     | 54      | I/O  |                                                                                                      |
| IOB5     | 53      | I/O  |                                                                                                      |
| IOB6     | 52      | I/O  |                                                                                                      |
| IOB7     | 51      | I/O  | ***See note 1 and 2 below.                                                                           |



| Mnemonic | PIN No. | Туре | Description                                                                                          |
|----------|---------|------|------------------------------------------------------------------------------------------------------|
|          |         |      | Port C is an 8-bit bi-directional Input / Output port with Pull-high or Open-drain option. As        |
| IOC0     | 28      | I/O  | inputs, Port C can be in either the Pure or Pull-high states. As outputs Port C can be a Buffer or   |
| IOC1     | 26      | I/O  | Open-drain NMOS type (sink current).                                                                 |
| IOC2     | 25      | I/O  | IOC0: Serial programming Data                                                                        |
| IOC3     | 24      | I/O  | IOC1: EXT INT PIN                                                                                    |
| IOC4     | 23      | I/O  | IOC2: EXT COUNT IN                                                                                   |
| IOC5     | 22      | I/O  |                                                                                                      |
| IOC6     | 21      | I/O  |                                                                                                      |
| IOC7     | 20      | I/O  | ***See note 1 and 2 below.                                                                           |
|          |         |      | Port D is an 8-bit bi-directional Input / Output port with Pull-low or Open-drain option. As inputs, |
| IOD0     | 44      | I/O  | Port D can be either Pure or Pull-low states. As outputs, Port D can be either Buffer or Open-       |
| IOD1     | 43      | I/O  | drain PMOS (send current). (Port D can be software programmed for wake up I/O)                       |
| IOD2     | 42      | I/O  |                                                                                                      |
| IOD3     | 41      | I/O  |                                                                                                      |
| IOD4     | 40      | I/O  |                                                                                                      |
| IOD5     | 39      | I/O  |                                                                                                      |
| IOD6     | 38      | I/O  |                                                                                                      |
| IOD7     | 37      | I/O  | ***See note 1 and 2 below.                                                                           |

\* OPT is the selection pin for ROSC or X'TAL using the bonding option. The shape looks like the figure at the right. When ROSC is selected, OPT is connected to VDD. If X'TAL is selected, OPT is floating. The reason OPT is near VDD is that when ROSC is selected, it is easy to make the connection between VDD and OPT.



\*\* Refer to SPC Programming Guide for complete information.

\*\*\* Note: 1.) Two input states can be specified; Pure Input, Pull-High or Pull Low.

2.) Three output states can be specified as Buffer output, Open Drain PMOS output (send), or Open Drain NMOS output (sink).



### **ABSOLUTE MAXIMUM RATINGS**

| Characteristics       | Symbol           | Ratings                        |
|-----------------------|------------------|--------------------------------|
| DC Supply Voltage     | V.               | < 7V                           |
| Input Voltage Range   | V <sub>IN</sub>  | -0.5V to V <sub>+</sub> + 0.5V |
| Operating Temperature | T <sub>A</sub>   | 0°C to +60°C                   |
| Storage Temperature   | T <sub>STO</sub> | <b>-50</b> °C to +150°C        |

Note: Stresses beyond those given in the Absolute Maximum Rating table may cause operational errors or damage to the device. For normal operational conditions see AC/DC Electrical Characteristics.

### AC CHARACTERISTICS ( $T_A = 25^{\circ}C$ )

|                 |                  | Limit |      |      |      |                                           |  |
|-----------------|------------------|-------|------|------|------|-------------------------------------------|--|
| Characteristics | Symbol           | Min.  | Тур. | Max. | Unit | Test Condition                            |  |
| 000 F           | F <sub>CPU</sub> | -     | 1.0  | 2.0  | MHz  | VDD = 2.4V - 3.6V, 2-battery              |  |
| OSC Frequency   |                  | -     | 4.0  | 6.0  | MHz  | VDD = 3.6V - 5.5V, 3-battery              |  |
| CPU Clock       | F <sub>CPU</sub> | -     | -    | 6.0  | MHz  | F <sub>CPU</sub> = F <sub>OSC2</sub> @ 5V |  |

### DC CHARACTERISTICS ( $T_A = 25^{\circ}C$ , VDD = 3V)

|                                     | Limit             |           |      |      |      |                                         |  |
|-------------------------------------|-------------------|-----------|------|------|------|-----------------------------------------|--|
| Characteristics                     | Symbol            | Min. Typ. |      | Max. | Unit | Test Condition                          |  |
| Operating Voltage                   | VDD               | 2.4       | -    | 3.6  | V    | For 2-battery                           |  |
| Operating Current                   | I <sub>OP</sub>   | -         | 1.5  | 2.0  | mA   | F <sub>CPU</sub> = 2.0MHz @ 3V, no load |  |
| Standby Current                     | I <sub>STBY</sub> | -         | -    | 2.0  | μA   | VDD = 3V                                |  |
| Audio output current                | I <sub>AUD</sub>  | -         | -1.8 | -    | mA   | VDD = 3V, one-channel                   |  |
| Input High Level                    | V <sub>IH</sub>   | 2.0       | -    | -    | V    | VDD = 3V                                |  |
| Input Low Level                     | V <sub>IL</sub>   | -         | -    | 0.8  | V    | VDD = 3V                                |  |
| Output High I<br>IOA, IOB, IOC, IOD | I <sub>ОН</sub>   | -1.0      | -    | -    | mA   | VDD = 3V<br>V <sub>OH</sub> = 2V        |  |
| Output Sink I<br>IOA, IOB, IOC, IOD | I <sub>OL</sub>   | 2.0       | -    | -    | mA   | VDD = 3V<br>V <sub>OL</sub> = 0.8V      |  |
| Input Resistor IOB, IOD             | R <sub>IN</sub>   | -         | 120  | -    | Kohm | Pull Low, VDD = 3V                      |  |



### DC CHARACTERISTICS (T<sub>A</sub> = $25^{\circ}$ C, VDD = 5V)

|                                      | Limit             |      |                |     |      |                                         |  |
|--------------------------------------|-------------------|------|----------------|-----|------|-----------------------------------------|--|
| Characteristics                      | Symbol            | Min. | Min. Typ. Max. |     | Unit | Test Condition                          |  |
| Operating Voltage                    | VDD               | 3.6  | -              | 5.5 | V    | For 3-battery                           |  |
| Operating Current                    | I <sub>OP</sub>   | -    | 6.5            | 8.0 | mA   | F <sub>CPU</sub> = 4.0MHz @ 5V, no load |  |
| Standby Current                      | I <sub>STBY</sub> | -    | -              | 2.0 | μA   | VDD = 5V                                |  |
| Audio output current                 | I <sub>AUD</sub>  | -    | -3.0           | -   | mA   | VDD = 5V                                |  |
| Input high level                     | V <sub>IH</sub>   | 3.0  | -              | -   | V    | VDD = 5V                                |  |
| Input Low level                      | V <sub>IL</sub>   | -    | -              | 0.8 | V    | VDD = 5V                                |  |
| Output high I                        | I <sub>ОН</sub>   | -1.0 | -              | -   | mA   | VDD = 5V                                |  |
| IOA, IOB, IOD                        |                   |      |                |     |      | V <sub>OH</sub> = 4.2V                  |  |
| Output sink I<br>IOA, IOB, IOD       | I <sub>OL</sub>   | 4.0  | -              | -   | mA   | VDD = 5V<br>V <sub>OL</sub> = 0.8V      |  |
| Input resistor<br>IOA, IOB, IOC, IOD | R <sub>IN</sub>   | -    | 60             | -   | kohm | Pull Low<br>VDD = 5V                    |  |



### THE RELATIONSHIP BETWEEN THE $R_{osc}$ and the $F_{osc}$

1. VDD = 3.0V ,  $T_{A}$  = 25  $^{\circ}\mathrm{C}$ 



### 2. Frequency vs. Temperature



### 4. Operating current vs. Frequency vs. VDD



1. VDD = 4.5V, TA =  $25^{\circ}C$ 



### 3. Frequency vs. VDD



透腸科技 SUNPLUS

Preliminary

SPC122A





DEC. 20, 2000 Version: 0.7

PAGE 10

© Sunplus Technology Co., Ltd.













### 6. APPLICATION CIRCUIT (6)





# Preliminary

## SPC122A

### PAD ASSIGNMENT AND LOCATIONS

### 1. PAD ASSIGNMENT



Chip Size: 3250µm x 3500µm

This IC substrate should be connected to VSS

Note: To ensure that the IC function properly, bond all VDD and VSS pins.

#### 2. ORDERING INFORMATION

| Product Number  | Package Type |
|-----------------|--------------|
| SPC122A-nnnnV-C | Chip form    |

Note1: Code number (nnnnV) is assigned for customer.

**Note2:** Code number (nnnn = 0000 - 9999); version (A = A - Z).



### 3. PAD LOCATIONS

| Pad No | Pad Name | Х     | Y     | Pad No | Pad Name | Х     | Y     |
|--------|----------|-------|-------|--------|----------|-------|-------|
| 1      | A14      | -1429 | 1538  | 38     | IOD6     | 1432  | -1182 |
| 2      | A15      | -1429 | 1388  | 39     | IOD5     | 1432  | -1038 |
| 3      | A16      | -1429 | 1247  | 40     | IOD4     | 1434  | -906  |
| 4      | A17      | -1429 | 1107  | 41     | IOD3     | 1426  | -759  |
| 5      | VDD      | -1424 | 956   | 42     | IOD2     | 1427  | -620  |
| 6      | D7       | -1429 | 806   | 43     | IOD1     | 1427  | -485  |
| 7      | D6       | -1429 | 666   | 44     | IOD0     | 1424  | -342  |
| 8      | D5       | -1429 | 525   | 45     | VDD      | 1416  | -197  |
| 9      | D4       | -1429 | 385   | 46     | IOA0     | 1433  | -43   |
| 10     | D3       | -1429 | 245   | 47     | IOA1     | 1433  | 98    |
| 11     | D2       | -1429 | 104   | 48     | IOA2     | 1426  | 238   |
| 12     | D1       | -1429 | -36   | 49     | IOA3     | 1428  | 381   |
| 13     | D0       | -1429 | -176  | 50     | VSS      | 1400  | 564   |
| 14     | ROMOE    | -1429 | -316  | 51     | IOB7     | 1432  | 754   |
| 15     | BURN     | -1417 | -466  | 52     | IOB6     | 1437  | 895   |
| 16     | CE       | -1417 | -641  | 53     | IOB5     | 1432  | 1040  |
| 17     | VSS      | -1417 | -791  | 54     | IOB4     | 1443  | 1164  |
| 18     | SPOP     | -1397 | -979  | 55     | IOB3     | 1440  | 1303  |
| 19     | RESET    | -1401 | -1126 | 56     | IOB2     | 1426  | 1441  |
| 20     | IOC7     | -1422 | -1285 | 57     | VDD      | 1421  | 1582  |
| 21     | IOC6     | -1433 | -1412 | 58     | IOB1     | 1113  | 1547  |
| 22     | IOC5     | -1424 | -1570 | 59     | IOB0     | 972   | 1547  |
| 23     | IOC4     | -1134 | -1568 | 60     | A0       | 816   | 1547  |
| 24     | IOC3     | -994  | -1557 | 61     | A1       | 675   | 1547  |
| 25     | IOC2     | -851  | -1558 | 62     | A2       | 535   | 1547  |
| 26     | IOC1     | -699  | -1559 | 63     | A3       | 394   | 1547  |
| 27     | VSS      | -573  | -1547 | 64     | A4       | 254   | 1547  |
| 28     | IOC0     | -416  | -1562 | 65     | A5       | 113   | 1547  |
| 29     | VDD      | -259  | -1549 | 66     | VSS      | -29   | 1537  |
| 30     | OPT      | -81   | -1541 | 67     | A6       | -169  | 1547  |
| 31     | ХО       | 81    | -1542 | 68     | A7       | -309  | 1547  |
| 32     | XI       | 247   | -1542 | 69     | A8       | -458  | 1547  |
| 33     | AUD1     | 508   | -1574 | 70     | A9       | -598  | 1547  |
| 34     | VDD      | 847   | -1574 | 71     | A10      | -739  | 1547  |
| 35     | AUD2     | 1186  | -1574 | 72     | A11      | -879  | 1547  |
| 36     | TEST     | 1441  | -1542 | 73     | A12      | -1020 | 1547  |
| 37     | IOD7     | 1426  | -1320 | 74     | A13      | -1160 | 1547  |



### DISCLAIMER

The information appearing in this publication is believed to be accurate.

Integrated circuits sold by Sunplus Technology are covered by the warranty and patent indemnification provisions stipulated in the terms of sale only. SUNPLUS makes no warranty, express, statutory implied or by description regarding the information in this publication or regarding the freedom of the described chip(s) from patent infringement. FURTHERMORE, SUNPLUS MAKES NO WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PURPOSE. SUNPLUS reserves the right to halt production or alter the specifications and prices at any time without notice. Accordingly, the reader is cautioned to verify that the data sheets and other information in this publication are current before placing orders. Products described herein are intended for use in normal commercial applications. Applications involving unusual environmental or reliability requirements, e.g. military equipment or medical life support equipment, are specifically not recommended without additional processing by SUNPLUS for such applications. Please note that application circuits illustrated in this document are for reference purposes only.



# Preliminary

# SPC122A

### **Revision History**

| Date          | Revision # | Description                                                                                                                                                               | Page |
|---------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| JUL. 02, 1998 | 0.1        | Original                                                                                                                                                                  |      |
| JUN. 09, 1999 | 0.2        | Modify: IOA0 -> A0; IOC0 -> D0                                                                                                                                            | 17   |
| NOV. 18, 1999 | 0.3        | 1. Modify format 2. Add THE RELATIONSHIP BETWEEN THE $\rm R_{osc}$ AND THE $\rm F_{osc}$                                                                                  |      |
| MAR. 23, 2000 | 0.4        | Modify: IOA0 -> A0, IOC0 -> D0                                                                                                                                            | 16   |
| JUN. 16, 2000 | 0.5        | Add Operating Current : FCPU = 2.0MHz @ 3V, no load                                                                                                                       |      |
| NOV. 08, 2000 | 0.6        | <ol> <li>1. VDD = 2.4V - 3.6V for 2-battery application.</li> <li>2. Speech duration @ 6KHz sampling rate with 4-bit ADPCM</li> <li>3. Approx. 40 sec. speech.</li> </ol> |      |
| DEC. 20, 2000 | 0.7        | <ol> <li>Modify Application Circuit (6) : Serial Programming Method</li> <li>Add Revision History</li> <li>Represented a new degramment format.</li> </ol>                | 15   |
|               |            | 3. Renew to a new document format                                                                                                                                         | 19   |