**Application Note** AN2527/D Rev. 0, 5/2003 DC Motor with Dead-Time Correction – XOR version TPU Function Set (DCmDtXor) By Milan Brejl, Ph.D. ## **Functional Overview** The DC Motor with Dead-Time Correction – XOR version (DCmDtXor) TPU function is a version of the DC Motor with Dead-Time Correction (DCmDt) function that uses two TPU channels to generate one PWM output channel. The TPU channel outputs are connected to an XOR gate whos output is the required PWM signal. See **Figure 1**. An advantage of this solution is that the full range (0% to 100%) of PWM duty-cycle ratios is available. There is no *MPW* (minimum pulse width) parameter to limit the edge duty-cycle ratios in this version, unlike in the DCmDt. A disadvantage is that the number of assigned TPU channels is doubled. Figure 1. Functionality of XOR version – illustration The dead-time correction technique requires knowledge the instantaneous direction of the motor current. In case of positive motor current, the SW1 high-time and SW4 low-time are equal to the calculated high-times, and the SW2 and SW3 channels control the dead-time. In the case of negative motor current, the SW2 low-time and SW3 high-time are equal to the calculated high-times, and the SW1 and SW4 channels control the dead-time. See Figure 2. Figure 2. Dead-Time Correction Technique AN2527/D Function Set Configuration The function set consists of 5 TPU functions: - DC Motor with Dead-Time Correction XOR version C channels (DCmDtXor\_C) - DC Motor with Dead-Time Correction XOR version T channels (DCmDtXor\_T) - Synchronization Signal for DC Motor with Dead-Time Correction XOR version (DCmDtXor\_sync) - Resolver Reference Signal for DC Motor with Dead-Time Correction XOR version (DCmDtXor\_res) - Fault Input for DC Motor with Dead-Time Correction XOR version (DCmDtXor\_fault) The DCmDtXor TPU function set drives a DC Motor, independently of the CPU. The CPU is required only to set a duty-cycle (*dc*) parameter in the range (–1,1). This determines both the speed and the direction. The function generates unipolar-switched center-aligned PWM signals. The DCmDtXor\_C and DCmDtXor\_T TPU functions work together to generate 4 pairs of XOR gate inputs. The XOR gate outputs then produce a 4-channel 2-phase center-aligned PWM signal with dead-time between the top and bottom channels. The Synchronization Signal for the DCmDtXor function can be used to generate one or more adjustable signals for a wide range of uses. These are synchronized to the PWM, and track changes in the PWM period. The Resolver Reference Signal for the DCmDtXor function can be used to generate one or more 50% duty-cycle adjustable signals that are also synchronized to the PWM.The Fault Input for the DCmDtXor function is a TPU input function that sets all PWM outputs low when the input signal goes low. ## **Function Set Configuration** None of the TPU functions in the DC Motor with Dead-Time Correction – XOR version TPU function set can be used separately. The DCmDtXor\_C and DCmDtXor\_T functions have to be used together. The DCmDtXor\_C runs on pins SW1\_1 and SW3\_1 – see **Figure 1**. The DCmDtXor\_T runs on the other pins. One or more channels running Synchronization Signal for DCmDtXor as well as Resolver Reference Signals for DCmDtXor functions can be added. They can run with different settings on each channel. The function Fault Input for DCmDtXor can also be added. It is recommended to use it on channel 15, and to set the hardware option that disables all TPU output pins when the channel 15 input signal is low (DTPU bit = 1). This ensures that the hardware reacts quickly to a pin fault state. Note that it is not only the PWM channels, but all TPU output channels, including the synchronization signals, that are disabled in this configuration. Table 1 shows the configuration options and restrictions. Table 1. DCmDtXor TPU function set configuration options and restrictions | TPU function | Optional/<br>Mandatory | How many channels | Assignable channels | |----------------|------------------------|-------------------|-----------------------------------------| | DCmDtXor_C | mandatory | 2 | any 2 channels | | DCmDtXor_T | mandatory | 6 | any 6 channels | | DCmDtXor_sync | optional | 1 or more | any channels | | DCmDtXor_res | optional | 1 or more | any channels | | DCmDtXor_fault | optional | 1 | any, recommended is 15 and DTPU bit set | Table 2 shows an example of configuration. Table 2. Example of configuration | Channel | TPU function | Priority | |---------|----------------|----------| | 0 | DCmDtXor_C | high | | 1 | DCmDtXor_T | high | | 2 | DCmDtXor_T | high | | 3 | DCmDtXor_T | high | | 4 | DCmDtXor_C | high | | 5 | DCmDtXor_T | high | | 6 | DCmDtXor_T | high | | 7 | DCmDtXor_T | high | | 10 | DCmDtXor_sync | low | | 11 | DCmDtXor_res | low | | 15 | DCmDtXor_fault | high | Table 3 shows the TPU function code sizes. Table 3. TPU function code sizes | TPU function | Code size | |----------------|------------------------------------------------| | DCmDtXor_C | 139μ instructions + 8 entries = 147 long words | | DCmDtXor_T | 3 μ instructions + 8 entries = 11 long words | | DCmDtXor_sync | 26 μ instructions + 8 entries = 34 long words | | DCmDtXor_res | 38 μ instructions + 8 entries = 46 long words | | DCmDtXor_fault | 9 μ instructions + 8 entries = 17 long words | AN2527/D Function Set Configuration ## **Configuration Order** The CPU configures the TPU as follows. - 1. Disables the channels by clearing the two channel priority bits on each channel used (not necessary after reset). - 2. Selects the channel functions on all used channels by writing the function numbers to the channel function select bits. - 3. Initializes function parameters. The parameters *T*, *DT* and sync\_presc\_addr must be set before initialization. If a DCmDtXor\_sync channel or a DCmDtXor\_res channel is used, then its parameters must also be set before initialization. - 4. Issues an HSR (Host Service Request) type %10 to one of the DCmDtXor\_C channels to initialize all DCmDtXor\_C and DCmDtXor\_T channels. Issues an HSR type %10 to the DCmDtXor\_sync channels, DCmDtXor\_res channels and DCmDtXor\_fault channel, if used. - 5. Enables servicing by assigning high, middle or low priority to the channel priority bits. All DCmDtXor\_C and DCmDtXor\_T channels must be assigned the same priority to ensure correct operation. The CPU must ensure that the DCmDtXor\_sync or DCmDtXor\_res function is initialized after the initialization of DCmDtXor: - assign a priority to the DCmDtXor\_C and DCmDtXor\_T channels to enable their initialization - if a Synchronization Signal or a Resolver Reference Signal channel is used, wait until the HSR bits are cleared to indicate that initialization of the DCmDtXor\_C and DCmDtXor\_T channels has completed and - assign a priority to the DCmDtXor\_sync or DCmDtXor\_res channel to enable its initialization **NOTE:** A CPU routine that configures the TPU can be generated automatically using the MPC500\_Quick\_Start Graphical Configuration Tool. ## **Detailed Function Description** DC Motor with Dead-Time Correction – XOR version – C channels (DCmDtXor\_C) and DC Motor with Dead-Time Correction – XOR version – T channels (DCmDtXor\_T) The DCmDtXor\_C and DCmDtXor\_T TPU functions work together to generate 4 pairs of XOR gate inputs. The XOR gate outputs then produce a 4-channel 2-phase center-aligned PWM signal with dead-time between the top and bottom channels. In order to charge the bootstrap transistors, the PWM signals start to run 1.6ms after their initialization (at 20MHz TCR1 clock). The functions generate signals corresponding to a value 0 in duty-cycle ratio *dc* until the first *dc* value is processed, or for at least one PWM period. The CPU controls the PWM output by setting the TPU parameters. The duty-cycle ratio dc, PWM period T and current can be adjusted during run time. Conversely, dead-time (DT) is not supposed to be changed during run time. The duty-cycle ratio dc can gain a value in the range (-1, 1). The sign controls the motion system direction, while the absolute value controls the amplitude of the applied voltage. The following figures show the input *dc* value and corresponding XOR gate outputs (valid for positive motor current): Figure 3. Unipolar switching AN2527/D Detailed Function Description The following equations describe how the PWM signal transition times $SW1\_1_T$ , $SW1\_2_T$ , $SW2\_1_T$ , $SW2\_2_T$ , $SW3\_1_T$ , $SW3\_2_T$ , $SW4\_1_T$ and $SW4\_2_T$ are calculated: $$Tdc = T \cdot dc$$ $$X = \frac{T + Tdc}{2}$$ $$Y = \frac{T - Tdc}{2}$$ Positive current (*current* = 0) $$A = \frac{X}{2}$$ $$B = \frac{X}{2} + DT$$ $$C = \frac{Y}{2}$$ $$D = \frac{Y}{2} + DT$$ $$SW1\_1_T = center\_time - A$$ $$SW2\_1_T = center\_time - B$$ $$SW3\_1_T = center \_time - C$$ $$SW4\_1_T = center \_time - D$$ $$A = \frac{X}{2} - DT$$ $$B = \frac{X}{2}$$ $$C = \frac{Y}{2} - DT$$ $$D=\frac{Y}{2}$$ $$SW1_2_T = center\_time + A$$ $$SW2_2_T = center\_time + B$$ $$SW3_2_T = center_time + C$$ $$SW4_2_T = center_time + D$$ Table 4. DCmDtXor\_C Control Bits | Name | Options | |---------------------------------|--------------------------------------------------------------------------------------------------| | 3 2 1 0 Channel Function Select | DCmDtXor_C function number (Assigned during assembly the DPTRAM code from library TPU functions) | | 1 0 Channel Priority | 00 – Channel Disabled<br>01 – Low Priority<br>10 – Middle Priority<br>11 – High Priority | | 1 0 Host Service Bits (HSR) | 00 – No Host Service Request<br>01 – Not used<br>10 – Initialization<br>11 – Stop | | 1 0 Host Sequence Bits (HSQ) | xx – Not used | | 0 Channel Interrupt Enable | x – Not used | | 0 Channel Interrupt Status | x – Not used | Table 5. DCmDtXor\_T Control Bits | Name | Options | |------------------------------|-------------------------------| | 3 2 1 0 | DCmDtXor_T function number | | Channel Function Select | (Assigned during assembly the | | Chamler Function Select | DPTRAM code from library TPU | | | functions) | | 1 0 | 00 - Channel Disabled | | Channel Priority | 01 – Low Priority | | Charmer Phonty | 10 – Middle Priority | | | 11 – High Priority | | 1 0 | 00 – No Host Service Request | | Host Service Bits (HSR) | 01 – Not used | | HOST Service Bits (HSK) | 10 – Not used | | | 11 – Not used | | 1 0 Host Sequence Bits (HSQ) | xx – Not used | AN2527/D Detailed Function Description Table 5. DCmDtXor\_T Control Bits | Name | Options | |----------------------------|--------------| | 0 Channel Interrupt Enable | x – Not used | | 0 Channel Interrupt Status | x – Not used | Table 6. DCmDtXor\_C and DCmDtXor\_T Parameter RAM | Channel | Parameter | | | | | |----------------|-----------|---------------------|--|--|--| | | 0 | XY_X | | | | | | 1 | SW13_2_ch_SW1 | | | | | _ 2 SW24_1_ch_ | | SW24_1_ch_SW1 | | | | | | 3 | SW24_2_ch_SW1<br>dc | | | | | SW1_1 | 4 | | | | | | 0) | 5 | Т | | | | | | 6 | other_ch_SW1 | | | | | | 7 | fault_pinstate | | | | | | 0 | Ttime_SW1_2 | | | | | | 1 | T_copy | | | | | 01 | 2 | L | | | | | | 3 | center_time | | | | | SW1_2 | 4 | DT | | | | | 0, | 5 | CPU14 | | | | | | 6 | | | | | | | 7 | | | | | | | 0 | Ttime_SW2_1 | | | | | | 1 | | | | | | _ | 2 | | | | | | SW2_1 | 3 | | | | | | )<br>No | 4 | current | | | | | 0, | 5 | sync_presc_addr | | | | | | 6 | | | | | | | 7 | | | | | | | 0 | Ttime_SW2_2 | | | | | | 1 | | | | | | <b>CI</b> | 2 | | | | | | SW2_2 | 3 | | | | | | | 4 | | | | | | 5 | | | | | | | | 6 | | | | | | | 7 | | | | | Table 6. DCmDtXor\_C and DCmDtXor\_T Parameter RAM | Channel | Parameter | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | |---------|-----------|---------------------------------------------------------------------|--|--|--| | | 0 | XY_Y | | | | | | 1 | SW13_2_ch_SW3 | | | | | _ | 2 | SW24_1_ch_SW3 | | | | | , E | 3 | SW24_2_ch_SW3 | | | | | SW3_1 | 4 | | | | | | 0) | 5 | | | | | | | 6 | other_ch_SW3 | | | | | | 7 | | | | | | | 0 | Ttime_SW3_2 | | | | | | 1 | | | | | | 01 | 2 | | | | | | SW3_2 | 3 | | | | | | ) No | 4 | | | | | | 0) | 5 | | | | | | | 6 | | | | | | | 7 | | | | | | | 0 | Ttime_SW4_1 | | | | | | 1 | | | | | | _ | 2 | | | | | | SW4_1 | 3 | | | | | | ) No | 4 | | | | | | | 5 | | | | | | | 6 | | | | | | | 7 | | | | | | | 0 | Ttime_SW4_2 | | | | | SW4_2 | 1 | | | | | | | 2 | | | | | | | 3 | | | | | | l % | 4 | | | | | | | 5 | | | | | | | 6 | | | | | | | 7 | | | | | Table 7. DCmDtXor\_C and DCmDtXor\_T parameter description | Parameter | Format | Description | | |-------------------------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Parameters written by CPU | | | | | dc | 16-bit fractional | duty-cycle ratio in the range <-1,1) | | | current | 0 or 1 | 0 positive motor current 1 negative motor current | | | Т | 16-bit unsigned integer | PWM period in number of TCR1<br>TPU cycles | | | DT | 16-bit unsigned integer | Dead-time in number of TCR1 TPU cycles | | | CPU14 | 16-bit unsigned integer | Time of 14 IMB clocks in TCR1 clocks. | | | sync_presc_addr | 8-bit unsigned integer | address of synchronization channel <i>prescaler</i> parameter: \$X4, where X is synchronization channel number. \$0 if no synchronization channel is used. | | | Parameters written by TPU | | | | | fault_pinstate | 0 or 1 | If fault channel is used, state of fault pin: 0 low 1 high | | | Other parameters are just for TPU function inner use. | | | | Performance Table 8. DCmDtXor\_T State Statistics | State | Max IMB Clock Cycles | RAM Accesses by TPU | |-------|----------------------|---------------------| | ST | 2 | 1 | | SF | 2 | 0 | Table 9. DCmDtXor\_C State Statistics | State | Max IMB Clock Cycles | RAM Accesses by TPU | |-------|----------------------|---------------------| | INIT | 90 | 16 | | STOP | 100 | 1 | | C1 | 76 | 13 | | C2 | 34 | 10 | Execution times do not include the time slot transition time (TST = 10 or 14 IMB clocks) Figure 4. DCmDtXor\_C and DCmDtXor\_T timing Figure 5. DCmDtXor\_T state diagram and 3 cases of timing **NOTE:** The timing of the link determines which case accurs Figure 6. DCmDtXor\_C state diagram Synchronization signal for DC Motor with Dead-Time Correction – XOR version (DCmDtXor\_sync) The DCmDtXor\_sync TPU function uses information obtained from DCmDtXor\_C and DCmDtXor\_T functions, the actual PWM center times and the PWM periods. This allows a signal to be generated, that tracks the changes in the PWM period and is always synchronized with the PWM. The synchronization signal is a positive pulse generated repeatedly after the *prescaler* or *presc\_copy* PWM periods (see next paragraph). The low to high transition of the pulse can be adjusted by a parameter, either negative or positive, to go before or after the PWM period center time of a number of TCR1 TPU cycles. The pulse width *pw* is another synchronization signal parameter. Figure 7. Synchronization signal adjustment examples Synchronized Change of PWM Prescaler And Synchronization Signal Prescaler The DCmDtXor\_sync TPU function actually uses the *presc\_copy* parameter instead of the *prescaler* parameter. The *prescaler* parameter holds the prescaler value that is copied to the *presc\_copy* by the DCmDtXor\_bottom function at the time of the PWM parameters reload. This ensures that new prescaler values for the PWM signals, as well as the synchronization signal, are applied at the same time. Write the synchronization signals *prescaler* parameter address to the *sync\_presc\_addr* parameter to enable this mechanism. Write 0 to disable it, and remember to set the synchronization signal *presc\_copy* parameter instead of the *prescaler* parameter in this case. AN2527/D Detailed Function Description Table 10. DCmDtXor\_sync Control Bits | Name | Options | |---------------------------------|-----------------------------------------------------------------------------------------------------| | 3 2 1 0 Channel Function Select | DCmDtXor_sync function number (Assigned during assembly the DPTRAM code from library TPU functions) | | 1 0 Channel Priority | 00 – Channel Disabled<br>01 – Low Priority<br>10 – Middle Priority<br>11 – High Priority | | 1 0 Host Service Bits (HSR) | 00 – No Host Service Request<br>01 – Not used<br>10 – Initialization<br>11 – Not used | | 1 0<br>Host Sequence Bits (HSQ) | xx – Not used | | 0 Channel Interrupt Enable | 0 – Channel Interrupt Disabled<br>1 – Channel Interrupt Enabled | | 0 Channel Interrupt Status | 0 – Interrupt Not Asserted<br>1 – Interrupt Asserted | TPU function DCmDtXor\_sync generates an interrupt after each low to high transition. Table 11. DCmDtXor\_sync Parameter RAM | Channel | Parameter | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|-----------|----|--------|----|----|----|----|----|-----|------|----|---|---|---|---|---|---| | Je! | 0 | | move | | | | | | | | | | | | | | | | channe | 1 | | pw | | | | | | | | | | | | | | | | Š | 2 | | | | | | | р | res | cale | er | | | | | | | | o | 3 | | | | | | | pr | esc | _co | ру | | | | | | | | zati | 4 | | | | | | | | tin | ne | | | | | | | | | ) ni | 5 | | | | | | | | de | ес | | | | | | | | | ) ri | 6 | | T_copy | | | | | | | | | | | | | | | | Synchronization | 7 | | | | | | | | | | | | | | | | | Table 12. DCmDtXor\_sync parameter description | Parameter | Format | Description | |----------------|---------------------------------|---------------------------------------------------------------------------------------------------------------| | | Parameters writter | n by CPU | | move | 16-bit signed integer | The number of TCR1 TPU cycles to forego (negative) or come after (positive) the PWM period center time | | pw | 16-bit unsigned integer | Synchronization pulse width in number of TCR1 TPU cycles. | | prescaler | 16-bit unsigned integer | The number of PWM periods per<br>synchronization pulse<br>– use in case of synchronized<br>prescalers change | | presc_copy | 16-bit unsigned integer | The number of PWM periods per<br>synchronization pulse<br>– use in case of asynchronized<br>prescalers change | | | Parameters writter | n by TPU | | Other paramete | ers are just for TPU function i | nner use. | Performance There is one limitation. The absolute value of parameter move has to be less then a quarter of the PWM period T. $$|move| < \frac{T}{4}$$ Table 13. DCmDtXor\_sync State Statistics | State | Max IMB Clock Cycles | RAM Accesses by TPU | |-------|----------------------|---------------------| | INIT | 12 | 5 | | S1 | 12 | 6 | | S2 | 8 | 3 | | S3 | 16 | 7 | **NOTE:** Execution times do not include the time slot transition time (TST = 10 or 14 IMB clocks) Figure 8. DCmDtXor\_sync timing Figure 9. DCmDtXor\_sync state diagram **Resolver Reference Signal for DC Motor** with Dead-Time Correction – XOR version (DCmDtXor\_res) The DCmDtXor\_res TPU function uses information read from the DCmDtXor\_C and DCmDtXor\_T functions, the actual PWM center times and the PWM periods. This allows a signal to be generated, which tracks the changes of the PWM period and is always synchronized with the PWM. The resolver reference signal is a 50% duty-cycle signal with a period equal to prescaler or synchronization channel presc copy PWM periods (see next paragraph). The low to high transition of the pulse can be adjusted by a parameter, either negative or positive, to go before or after the PWM period center time of a number of TCR1 TPU cycles. Figure 10. Resolver reference signal adjustment examples Synchronized Change of PWM Prescaler And Resolver Reference Signals Prescaler Host Interface The DCmDtXor\_res TPU function can inherit the Synchronization Signal prescaler that is synchronously changed with PWM prescaler. Write the synchronization signals *presc\_copy* parameter address to the *presc\_addr* parameter to enable this mechanism. Write 0 to disable it, and in this case set *prescaler* parameter to directly specify prescaler value. Table 14. DCmDtXor res Control Bits | Name | Options | |---------------------------|-------------------------------| | 3 2 1 0 | DCmDtXor_res function number | | Channel Function Select | (Assigned during assembly the | | Charmer runction Select | DPTRAM code from library TPU | | | functions) | | 1 0 | 00 – Channel Disabled | | Channel Priority | 01 – Low Priority | | Charmer Phonty | 10 – Middle Priority | | | 11 – High Priority | | 1 0 | 00 – No Host Service Request | | Host Service Bits (HSR) | 01 – Not used | | Tiost Service Bits (FISK) | 10 – Initialization | | | 11 – Not used | AN2527/D Detailed Function Description Table 14. DCmDtXor\_res Control Bits | Name | Options | |------------------------------|---------------| | 1 0 Host Sequence Bits (HSQ) | xx – Not used | | 0 Channel Interrupt Enable | x – Not used | | 0 Channel Interrupt Status | x – Not used | Table 15. DCmDtXor\_res Parameter RAM | Channel | Parameter | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|-----------|----|------------|----|----|----|----|---|-----|------|----|---|---|---|---|---|---| | | 0 | | move | | | | | | | | | | | | | | | | | 1 | | | | | | | | | | | | | | | | | | <u>.</u> | 2 | | presc_addr | | | | | | | | | | | | | | | | Resolver | 3 | | | | | | | p | res | cale | er | | | | | | | | esc | 4 | | | | | | | | tir | ne | | | | | | | | | ₩. | 5 | | | | | | | | de | ес | | | | | | | | | | 6 | | T_copy | | | | | | | | | | | | | | | | | 7 | | | | | | | | | | | | | | | | | Table 16. DCmDtXor\_res parameter description | Parameter | Format | Description | |------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Parameters writter | n by CPU | | move | 16-bit signed integer | The number of TCR1 TPU cycles to forego (negative) or come after (positive) the PWM period center time | | presc_addr | 16-bit unsigned integer | \$00X6, where X is a number of<br>Synchronization Signal channel,<br>to inherit Sync. channel prescaler<br>or<br>\$0000 to enable direct specification<br>of prescaler value in prescaler<br>parameter | Table 16. DCmDtXor\_res parameter description | Parameter | Format | Description | |----------------|--------------------------------|---------------------------------------------------------------------------------| | prescaler | 1, 2, 4, 6, 8, 10, 12, 14, | The number of PWM periods per synchronization pulse - use when apresc_addr = 0 | | | Parameters writter | n by TPU | | Other paramete | rs are just for TPU function i | nner use. | ## Performance There is one limitation. The absolute value of parameter move has to be less than a quarter of the PWM period T. $$|move| < \frac{T}{4}$$ Table 17. DCmDtXor\_res State Statistics | State | Max IMB Clock Cycles | RAM Accesses by TPU | |-------|----------------------|---------------------| | INIT | 12 | 5 | | S1 | 26 | 9 | | S3 | 16 | 7 | **NOTE:** Execution times do not include the time slot transition time (TST = 10 or 14 IMB clocks) Figure 11. DCmDtXor\_res timing AN2527/D Detailed Function Description Figure 12. DCmDtXor\_res state diagram Fault Input for DC Motor with Dead-Time Correction – XOR version (DCmDtXor\_fault) The DCmDtXor\_fault is an input TPU function that monitors the pin, and if a high to low transition occurs, immediately sets all PWM channels low and cancels all further transitions on them. The PWM channels, as well as the synchronization and resolver reference signal channels (if used), have to be initialized again to start them running. The function returns the actual pinstate as a value of 0 (low) or 1 (high) in the parameter *fault\_pinstate*. The parameter is placed on the SW1\_1 channel to keep the fault channel parameter space free. Host Interface Table 18. DCmDtXor\_fault Control Bits | Name | Options | |-------------------------|--------------------------------| | 3 2 1 0 | DCmDtXor_fault function number | | Channel Function Select | (Assigned during assembly the | | Charmer Function Select | DPTRAM code from library TPU | | | functions) | | 1 0 | 00 – Channel Disabled | | Channel Priority | 01 – Low Priority | | Channel Phonty | 10 – Middle Priority | | | 11 – High Priority | Table 18. DCmDtXor\_fault Control Bits | Name | Options | |------------------------------|-----------------------------------------------------------------| | 1 0 | 00 – No Host Service Request<br>01 – Not used | | Host Service Bits (HSR) | 10 – Not used<br>10 – Initialization | | | 11 – Not used | | 1 0 Host Sequence Bits (HSQ) | xx – Not used | | 0 Channel Interrupt Enable | 0 – Channel Interrupt Disabled<br>1 – Channel Interrupt Enabled | | 0 Channel Interrupt Status | 0 – Interrupt Not Asserted<br>1 – Interrupt Asserted | TPU function DCmDtXor\_fault generates an interrupt when a high to low transition appears. Table 19. DCmDtXor\_fault Parameter RAM | Channel | Parameter | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-----------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | | 0 | | | | | | | | | | | | | | | | | | | 1 | | | | | | | | | | | | | | | | | | ont | 2 | | | | | | | | | | | | | | | | | | ault input | 3 | | | | | | | | | | | | | | | | | | 불 | 4 | | | | | | | | | | | | | | | | | | Fа | 5 | | | | | | | | | | | | | | | | | | | 6 | | | | | | | | | | | | | | | | | | | 7 | | | | | | | | | | | | | | | | | Table 20. DCmDtXor\_fault parameter description | Parameter | Format | Description | |----------------|--------|----------------------------------| | | _ | | | fault_pinstate | 0 or 1 | State of fault pin: 0 low 1 high | AN2527/D Detailed Function Description ## Performance Table 21. DCmDtXor\_fault State Statistics | State | Max IMB Clock Cycles | RAM Accesses by TPU | |----------|----------------------|---------------------| | INIT | 8 | 2 | | FAULT | 106 | 2 | | NO_FAULT | 4 | 1 | **NOTE:** Execution times do not include the time slot transition time (TST = 10 or 14 IMB clocks) Figure 13. DCmDtXor\_fault timing Figure 14. DCmDtXor\_fault state diagram ### HOW TO REACH US: ### USA/EUROPE/LOCATIONS NOT LISTED: Motorola Literature Distribution P.O. Box 5405 Denver, Colorado 80217 1-800-521-6274 or 480-768-2130 ### JAPAN: Motorola Japan Ltd. SPS, Technical Information Center 3-20-1, Minami-Azabu, Minato-ku Tokyo 106-8573, Japan 81-3-3440-3569 ### ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd. Silicon Harbour Centre 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong 852-26668334 ### **HOME PAGE:** http://motorola.com/semiconductors Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. MOTOROLA and the Stylized M Logo are registered in the US Patent and Trademark Office. All other product or service names are the property of their respective owners. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. © Motorola Inc. 2003 AN2527/D Rev. 0