Designer's TM Data Sheet

# **HDTMOS E-FET**

TM

# **Power Field Effect Transistor**N-Channel Enhancement-Mode Silicon Gate

This advanced high-cell density HDTMOS E-FET is designed to withstand high energy in the avalanche and commutation modes. This new energy-efficient design also offers a drain-to-source diode with a fast recovery time. Designed for low-voltage, high-speed switching applications in power supplies, converters and PWM motor controls, and other inductive loads. The avalanche energy capability is specified to eliminate the guesswork in designs where inductive loads are switched, and to offer additional safety margin against unexpected voltage transients.



TMOS POWER FET 75 AMPERES RDS(on) = 9.5 m $\Omega$  50 VOLTS

MTP75N05HD

**Motorola Preferred Device** 

- Ultra Low R<sub>DS(on)</sub>, High–Cell Density, HDTMOS
- SPICE Parameters Available
- Diode is Characterized for Use in Bridge Circuits
- · Diode Exhibits High Speed, Yet Soft Recovery
- IDSS and VDS(on) Specified at Elevated Temperature
- Avalanche Energy Specified





### **MAXIMUM RATINGS** (T<sub>C</sub> = 25°C unless otherwise noted)

| Rating                                                                                                                                                                     | Symbol                                 | Value           | Unit          |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------|---------------|
| Drain-Source Voltage                                                                                                                                                       | V <sub>DSS</sub>                       | 50              | Vdc           |
| Drain–Gate Voltage ( $R_{GS}$ = 1.0 $M\Omega$ )                                                                                                                            | V <sub>DGR</sub>                       | 50              | Vdc           |
| Gate-Source Voltage — Continuous                                                                                                                                           | VGS                                    | ± 20            | Vdc           |
| Drain Current — Continuous<br>— Continuous @ 100°C<br>— Single Pulse (t <sub>p</sub> ≤ 10 μs)                                                                              | I <sub>D</sub><br>I <sub>D</sub>       | 75<br>65<br>225 | Adc<br>Apk    |
| Total Power Dissipation Derate above 25°C                                                                                                                                  | P <sub>D</sub>                         | 150<br>1        | Watts<br>W/°C |
| Operating and Storage Temperature Range                                                                                                                                    | T <sub>J</sub> , T <sub>stg</sub>      | -55 to 175      | °C            |
| Single Pulse Drain–to–Source Avalanche Energy — Starting $T_J = 25^{\circ}C$ ( $V_{DD} = 25$ Vdc, $V_{GS} = 10$ Vpk, $I_L = 75$ Apk, $L = 0.177$ mH, $R_G = 25$ $\Omega$ ) | EAS                                    | 500             | mJ            |
| Thermal Resistance — Junction to Case — Junction to Ambient                                                                                                                | R <sub>θ</sub> JC<br>R <sub>θ</sub> JA | 1.00<br>62.5    | °C/W          |
| Maximum Lead Temperature for Soldering Purposes, 1/8" from case for 10 seconds                                                                                             | TL                                     | 260             | °C            |

**Designer's Data for "Worst Case" Conditions** — The Designer's Data Sheet permits the design of most circuits entirely from the information presented. SOA Limit curves — representing boundaries on device characteristics — are given to facilitate "worst case" design.

Designer's, E-FET and HDTMOS are trademarks of Motorola Inc.

Preferred devices are Motorola recommended choices for future use and best overall value.

REV 2



### MTP75N05HD

# $\textbf{ELECTRICAL CHARACTERISTICS} \ (T_J = 25^{\circ}\text{C unless otherwise noted})$

| Characteristic                                                                                                                                    |                                                                                                                                    | Symbol               | Min      | Тур          | Max          | Unit         |
|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------|--------------|--------------|--------------|
| OFF CHARACTERISTICS                                                                                                                               |                                                                                                                                    |                      |          |              |              |              |
| Drain-Source Breakdown Voltage ( $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{Adc}$ )<br>Temperature Coefficient (Positive)                          | $(C_{pk} \ge 2.0)(3)$                                                                                                              | V(BR)DSS             | 50<br>—  | <u> </u>     | _            | Vdc<br>mV/°C |
| Zero Gate Voltage Drain Current<br>( $V_{DS} = 50 \text{ Vdc}, V_{GS} = 0$ )<br>( $V_{DS} = 50 \text{ Vdc}, V_{GS} = 0, T_J = 150^\circ$ )        | C)                                                                                                                                 | I <sub>DSS</sub>     | _<br>_   | <u> </u>     | 10<br>100    | μAdc         |
| Gate–Body Leakage Current ( $V_{GS} = \pm 20 \text{ Vdc}, V_{DS} = 0$ )                                                                           |                                                                                                                                    | IGSS                 | _        | _            | 100          | nAdc         |
| ON CHARACTERISTICS <sup>(1)</sup>                                                                                                                 |                                                                                                                                    |                      |          |              |              |              |
| Gate Threshold Voltage<br>(V <sub>DS</sub> = V <sub>GS</sub> , I <sub>D</sub> = 250 μAdc)<br>Temperature Coefficient (Negative)                   | $(C_{pk} \ge 1.5)(3)$                                                                                                              | VGS(th)              | 2.0<br>— | <br>6.3      | 4.0<br>—     | Vdc<br>mV/°C |
| Static Drain–Source On–Resistance (V <sub>GS</sub> = 10 Vdc, I <sub>D</sub> = 37.5 Adc)                                                           | $(C_{pk} \ge 3.0)^{(3)}$                                                                                                           | R <sub>DS(on)</sub>  | _        | 7.0          | 9.5          | mW           |
| Drain-Source On-Voltage ( $V_{GS} = 10^{\circ}$<br>( $I_{D} = 75 \text{ Adc}$ )<br>( $I_{D} = 37.5 \text{ Adc}$ , $T_{J} = 150^{\circ}\text{C}$ ) | Vdc)                                                                                                                               | V <sub>DS(on)</sub>  | _<br>_   |              | 0.86<br>0.64 | Vdc          |
| Forward Transconductance (V <sub>DS</sub> = 10                                                                                                    | Vdc, I <sub>D</sub> = 20 Adc)                                                                                                      | 9FS                  | 15       | _            | _            | mhos         |
| DYNAMIC CHARACTERISTICS                                                                                                                           |                                                                                                                                    |                      |          |              |              |              |
| Input Capacitance                                                                                                                                 | $(V_{DS} = 25 \text{ Vdc}, V_{GS} = 0,$                                                                                            | C <sub>iss</sub>     | _        | 2600         | 2900         | pF           |
| Output Capacitance                                                                                                                                | f = 1.0 MHz)                                                                                                                       | C <sub>oss</sub>     | _        | 1000         | 1100         |              |
| Transfer Capacitance                                                                                                                              | $(C_{pk} \ge 2.0)^{(2)}$                                                                                                           | C <sub>rss</sub>     | _        | 230          | 275          | 1            |
| SWITCHING CHARACTERISTICS <sup>(2)</sup>                                                                                                          |                                                                                                                                    |                      |          |              |              | •            |
| Turn-On Delay Time                                                                                                                                |                                                                                                                                    | <sup>t</sup> d(on)   | _        | 15           | 30           | ns           |
| Rise Time                                                                                                                                         | $(V_{DD} = 25 \text{ Vdc}, I_D = 75 \text{ Adc},$                                                                                  | t <sub>r</sub>       | _        | 170          | 340          |              |
| Turn-Off Delay Time                                                                                                                               | $V_{GS} = 10 \text{ Vdc},$ $R_{G} = 9.1 \Omega)$                                                                                   | t <sub>d</sub> (off) | _        | 70           | 140          | 1            |
| Fall Time                                                                                                                                         |                                                                                                                                    | t <sub>f</sub>       | _        | 100          | 200          | 1            |
| Gate Charge                                                                                                                                       |                                                                                                                                    | QT                   | _        | 71           | 100          | nC           |
|                                                                                                                                                   | (V <sub>DS</sub> = 40 Vdc, I <sub>D</sub> = 75 Adc,                                                                                | Q <sub>1</sub>       | _        | 13           | _            | 1            |
|                                                                                                                                                   | V <sub>GS</sub> = 10 Vdc)                                                                                                          | Q <sub>2</sub>       | _        | 33           | _            | 1            |
|                                                                                                                                                   |                                                                                                                                    | Q <sub>3</sub>       | _        | 26           | _            | 1            |
| SOURCE-DRAIN DIODE CHARACTER                                                                                                                      | RISTICS                                                                                                                            |                      |          |              | •            | •            |
| Forward On–Voltage                                                                                                                                | $(I_S = 75 \text{ Adc}, V_{GS} = 0)$<br>$(I_S = 75 \text{ Adc}, V_{GS} = 0, T_J = 150^{\circ}\text{C})$<br>$(C_{pk} \ge 10)^{(2)}$ | V <sub>SD</sub>      | _<br>_   | 0.97<br>0.88 | 1.1<br>—     | Vdc          |
| Reverse Recovery Time                                                                                                                             |                                                                                                                                    | t <sub>rr</sub>      | _        | 57           | _            | ns           |
|                                                                                                                                                   | (IS = 37.5 Adc, VGS = 0,                                                                                                           | ta                   | _        | 40           | _            | 1            |
|                                                                                                                                                   | dlg/dt = 100 A/μs)                                                                                                                 | t <sub>b</sub>       | _        | 17           | _            | 1            |
| Reverse Recovery Stored Charge                                                                                                                    |                                                                                                                                    | Q <sub>RR</sub>      | _        | 0.17         | _            | μC           |
| NTERNAL PACKAGE INDUCTANCE                                                                                                                        |                                                                                                                                    |                      |          |              |              |              |
| Internal Drain Inductance<br>(Measured from contact screw on ta<br>(Measured from the drain lead 0.25"                                            |                                                                                                                                    | L <sub>D</sub>       | _        | 3.5<br>4.5   | _            | nH           |
| Internal Source Inductance (Measured from the source lead 0.25" from package to source bond pad)                                                  |                                                                                                                                    | LS                   | _        | 7.5          | _            | nH           |
|                                                                                                                                                   |                                                                                                                                    |                      | -        |              |              |              |

(1) Pulse Test: Pulse Width  $\leq 300~\mu s$ , Duty Cycle  $\leq 2\%$ .
(2) Switching characteristics are independent of operating junction temperature.
(3) Reflects typical values.  $C_{pk} = \left| \frac{\text{Max limit} - \text{Typ}}{3 \text{ x SIGMA}} \right|$ 

# TYPICAL ELECTRICAL CHARACTERISTICS(1)



Figure 1. On-Region Characteristics



Figure 2. Transfer Characteristics



Figure 3. On–Resistance versus Drain Current and Temperature



Figure 4. On–Resistance versus Drain Current and Gate Voltage



Figure 5. On–Resistance Variation with Temperature



Figure 6. Drain-To-Source Leakage Current versus Voltage

(1)Pulse Tests: Pulse Width  $\leq$  250  $\mu$ s, Duty Cycle  $\leq$  2%.

#### POWER MOSFET SWITCHING

Switching behavior is most easily modeled and predicted by recognizing that the power MOSFET is charge controlled. The lengths of various switching intervals ( $\Delta t$ ) are determined by how fast the FET input capacitance can be charged by current from the generator.

The published capacitance data is difficult to use for calculating rise and fall because drain—gate capacitance varies greatly with applied voltage. Accordingly, gate charge data is used. In most cases, a satisfactory estimate of average input current ( $I_{G(AV)}$ ) can be made from a rudimentary analysis of the drive circuit so that

$$t = Q/I_{G(AV)}$$

During the rise and fall time interval when switching a resistive load, VGS remains virtually constant at a level known as the plateau voltage, VSGP. Therefore, rise and fall times may be approximated by the following:

 $t_r = Q_2 \times R_G/(V_{GG} - V_{GSP})$ 

 $t_f = Q_2 \times R_G/V_{GSP}$ 

where

 $V_{GG}$  = the gate drive voltage, which varies from zero to  $V_{GG}$ 

R<sub>G</sub> = the gate drive resistance

and  $\mathsf{Q}_2$  and  $\mathsf{VGSP}$  are read from the gate charge curve.

During the turn—on and turn—off delay times, gate current is not constant. The simplest calculation uses appropriate values from the capacitance curves in a standard equation for voltage change in an RC network. The equations are:

 $t_{d(on)} = R_G C_{iss} In [V_{GG}/(V_{GG} - V_{GSP})]$ 

 $t_{d(off)} = R_G C_{iss} In (V_{GG}/V_{GSP})$ 

The capacitance ( $C_{iss}$ ) is read from the capacitance curve at a voltage corresponding to the off–state condition when calculating  $t_{d(on)}$  and is read at a voltage corresponding to the on–state when calculating  $t_{d(off)}$ .

At high switching speeds, parasitic circuit elements complicate the analysis. The inductance of the MOSFET source lead, inside the package and in the circuit wiring which is common to both the drain and gate current paths, produces a voltage at the source which reduces the gate drive current. The voltage is determined by Ldi/dt, but since di/dt is a function of drain current, the mathematical solution is complex. The MOSFET output capacitance also complicates the mathematics. And finally, MOSFETs have finite internal gate resistance which effectively adds to the resistance of the driving source, but the internal resistance is difficult to measure and, consequently, is not specified.

The resistive switching time variation versus gate resistance (Figure 9) shows how typical switching performance is affected by the parasitic circuit elements. If the parasitics were not present, the slope of the curves would maintain a value of unity regardless of the switching speed. The circuit used to obtain the data is constructed to minimize common inductance in the drain and gate circuit loops and is believed readily achievable with board—mounted components. Most power electronic loads are inductive; the data in the figure is taken with a resistive load, which approximates an optimally snubbed inductive load. Power MOSFETs may be safely operated into an inductive load; however, snubbing reduces switching losses.



GATE-TO-SOURCE OR DRAIN-TO-SOURCE VOLTAGE (VOLTS)

Figure 7. Capacitance Variation







Figure 9. Resistive Switching Time Variation versus Gate Resistance

### DRAIN-TO-SOURCE DIODE CHARACTERISTICS

The switching characteristics of a MOSFET body diode are very important in systems using it as a freewheeling or commutating diode. Of particular interest are the reverse recovery characteristics which play a major role in determining switching losses, radiated noise, EMI and RFI.

System switching losses are largely due to the nature of the body diode itself. The body diode is a minority carrier device, therefore it has a finite reverse recovery time,  $t_{\Gamma\Gamma}$ , due to the storage of minority carrier charge,  $Q_{RR}$ , as shown in the typical reverse recovery wave form of Figure 12. It is this stored charge that, when cleared from the diode, passes through a potential and defines an energy loss. Obviously, repeatedly forcing the diode through reverse recovery further increases switching losses. Therefore, one would like a diode with short  $t_{\Gamma\Gamma}$  and low  $Q_{RR}$  specifications to minimize these losses.

The abruptness of diode reverse recovery effects the amount of radiated noise, voltage spikes, and current ringing. The mechanisms at work are finite irremovable circuit parasitic inductances and capacitances acted upon by high

di/dts. The diode's negative di/dt during  $t_a$  is directly controlled by the device clearing the stored charge. However, the positive di/dt during  $t_b$  is an uncontrollable diode characteristic and is usually the culprit that induces current ringing. Therefore, when comparing diodes, the ratio of  $t_b/t_a$  serves as a good indicator of recovery abruptness and thus gives a comparative estimate of probable noise generated. A ratio of 1 is considered ideal and values less than 0.5 are considered snappy.

Compared to Motorola standard cell density low voltage

Compared to Motorola standard cell density low voltage MOSFETs, high cell density MOSFET diodes are faster (shorter  $t_{rr}$ ), have less stored charge and a softer reverse recovery characteristic. The softness advantage of the high cell density diode means they can be forced through reverse recovery at a higher di/dt than a standard cell MOSFET diode without increasing the current ringing or the noise generated. In addition, power dissipation incurred from switching the diode will be less due to the shorter recovery time and lower switching losses.



Figure 10. Diode Forward Voltage versus Current



Figure 11. Reverse Recovery Time (trr)

#### SAFE OPERATING AREA

The Forward Biased Safe Operating Area curves define the maximum simultaneous drain—to—source voltage and drain current that a transistor can handle safely when it is forward biased. Curves are based upon maximum peak junction temperature and a case temperature (T<sub>C</sub>) of 25°C. Peak repetitive pulsed power limits are determined by using the thermal response data in conjunction with the procedures discussed in AN569, "Transient Thermal Resistance—General Data and Its Use."

Switching between the off–state and the on–state may traverse any load line provided neither rated peak current (IDM) nor rated voltage (VDSS) is exceeded, and that the transition time (t<sub>r</sub>,t<sub>f</sub>) does not exceed 10  $\mu s$ . In addition the total power averaged over a complete switching cycle must not exceed (TJ(MAX) – TC)/(R $_{\theta}$ JC).

A Power MOSFET designated E-FET can be safely used in switching circuits with unclamped inductive loads. For reli-

able operation, the stored energy from circuit inductance dissipated in the transistor while in avalanche must be less than the rated limit and must be adjusted for operating conditions differing from those specified. Although industry practice is to rate in terms of energy, avalanche energy capability is not a constant. The energy rating decreases non–linearly with an increase of peak current in avalanche and peak junction temperature.

Although many E–FETs can withstand the stress of drain-to–source avalanche at currents up to rated pulsed current (I<sub>DM</sub>), the energy rating is specified at rated continuous current (I<sub>D</sub>), in accordance with industry custom. The energy rating must be derated for temperature as shown in the accompanying graph (Figure 12). Maximum energy at currents below rated continuous I<sub>D</sub> can safely be assumed to equal the values indicated.



Figure 12. Maximum Rated Forward Biased Safe Operating Area



Figure 13. Maximum Avalanche Energy versus Starting Junction Temperature



Figure 14. Thermal Response

## **PACKAGE DIMENSIONS**



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH.
  3. DIMENSION Z DEFINES A ZONE WHERE ALL BODY AND LEAD IRREGULARITIES ARE ALLOWED.

|     | INCHES |       | MILLIN | IETERS |
|-----|--------|-------|--------|--------|
| DIM | MIN    | MAX   | MIN    | MAX    |
| Α   | 0.570  | 0.620 | 14.48  | 15.75  |
| В   | 0.380  | 0.405 | 9.66   | 10.28  |
| С   | 0.160  | 0.190 | 4.07   | 4.82   |
| D   | 0.025  | 0.035 | 0.64   | 0.88   |
| F   | 0.142  | 0.147 | 3.61   | 3.73   |
| G   | 0.095  | 0.105 | 2.42   | 2.66   |
| Н   | 0.110  | 0.155 | 2.80   | 3.93   |
| ſ   | 0.018  | 0.025 | 0.46   | 0.64   |
| Κ   | 0.500  | 0.562 | 12.70  | 14.27  |
| Г   | 0.045  | 0.060 | 1.15   | 1.52   |
| N   | 0.190  | 0.210 | 4.83   | 5.33   |
| Q   | 0.100  | 0.120 | 2.54   | 3.04   |
| R   | 0.080  | 0.110 | 2.04   | 2.79   |
| S   | 0.045  | 0.055 | 1.15   | 1.39   |
| Т   | 0.235  | 0.255 | 5.97   | 6.47   |
| U   | 0.000  | 0.050 | 0.00   | 1.27   |
| ٧   | 0.045  |       | 1.15   |        |
| 7   |        | 0.080 |        | 2 0/1  |

#### MTP75N05HD

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and Mare registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### Literature Distribution Centers:

USA: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036.

EUROPE: Motorola Ltd.; European Literature Centre; 88 Tanners Drive, Blakelands, Milton Keynes, MK14 5BP, England.

JAPAN: Nippon Motorola Ltd.; 4–32–1, Nishi-Gotanda, Shinagawa-ku, Tokyo 141, Japan.

ASIA PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Center, No. 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong.





WWW.DataSheet4U.com MTP75N05HD/D