

# 133-MHz Spread Spectrum Clock Synthesizer with Differential CPU Outputs

| Features                                                                                         | Benefits                                                                                  |
|--------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| Compliant with Intel <sup>®</sup> CK-Titan and CK-408 clock<br>synthesizer/driver specifications | Supports next generation Pentium <sup>®</sup> processors using differential clock drivers |
| Multiple output clocks at different frequencies                                                  | Motherboard clock generator                                                               |
| — Two pairs of differential CPU outputs, up to 200 MHz                                           | <ul> <li>— Support multiple CPUs and a chipset</li> </ul>                                 |
| —Nine synchronous PCI clocks, three free-running                                                 | — Support for PCI slots and chipset                                                       |
| — Six 3V66 clocks                                                                                | <ul> <li>— Supports AGP, DRCG reference, and Hub Link</li> </ul>                          |
| — Two 48-MHz clocks                                                                              | <ul> <li>— Supports USB host and graphic controllers</li> </ul>                           |
| — One reference clock at 14.318 MHz                                                              | — Supports ISA slots and I/O chip                                                         |
| —One VCH clock                                                                                   |                                                                                           |
| Spread Spectrum clocking (down spread)                                                           | Enables reduction of EMI and overall system cost                                          |
| <ul> <li>Power-down features (PCI_STOP#, CPU_STOP#<br/>PWR_DWN#)</li> </ul>                      | Enables ACPI-compliant designs                                                            |
| Two select inputs (Mode select & IC Frequency Select)                                            | Supports up to four CPU clock frequencies                                                 |
| • 48-pin TSSOP package                                                                           | Widely available, standard package enables lower cost                                     |



**Cypress Semiconductor Corporation** Document #: 38-07145 Rev. \*B 3901 North First Street •

٠

San Jose

 CA 95134 • 408-943-2600 Revised December 14, 2002



### **Pin Summary**

| Pin Name                                            | Pin Number                | Pin Description                                                                                                                                                                                       |
|-----------------------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REF0                                                | 47                        | 3.3V 14.318-MHz clock output                                                                                                                                                                          |
| XTAL_IN                                             | 1                         | 14.318-MHz crystal input                                                                                                                                                                              |
| XTAL_OUT                                            | 2                         | 14.318-MHz crystal input                                                                                                                                                                              |
| CPU, CPU# [1:2]                                     | 43, 39, 42, 38            | Differential CPU clock outputs                                                                                                                                                                        |
| 3V66_0                                              | 29                        | 3.3V 66-MHz clock output                                                                                                                                                                              |
| 3V66_1/VCH                                          | 31                        | 3.3V selectable through SMBus to be 66 MHz or 48 MHz                                                                                                                                                  |
| 66IN/3V66_5                                         | 20                        | 66-MHz input to buffered 66BUFF and PCI or 66-MHz clock from internal VCO                                                                                                                             |
| 66BUFF [2:0] /3V66 [4:2]                            | 17, 18, 19                | 66-MHz buffered outputs from 66Input or 66-MHz clocks from internal VCO                                                                                                                               |
| PCI_F [0:2]                                         | 4, 5, 6                   | 33 MHz clocks divided down from 66Input or divided down from 3V66                                                                                                                                     |
| PCI [0:5]                                           | 8, 9, 10, 12, 13, 14      | PCI clock outputs divided down from 66Input or divided down from 3V66                                                                                                                                 |
| USB                                                 | 35                        | Fixed 48-MHz clock output                                                                                                                                                                             |
| DOT                                                 | 34                        | Fixed 48-MHz clock output                                                                                                                                                                             |
| S2                                                  | 36                        | Special 3.3V 3-level input for Mode selection                                                                                                                                                         |
| S1                                                  | 46                        | 3.3V LVTTL inputs for CPU frequency selection                                                                                                                                                         |
| IREF                                                | 37                        | A precision resistor is attached to this pin which is connected to the internal current reference                                                                                                     |
| PWR_DWN#                                            | 21                        | 3.3V LVTTL input for Power_Down# (active LOW)                                                                                                                                                         |
| PCI_STOP#                                           | 30                        | 3.3V LVTTL input for PCI_STOP# (active LOW)                                                                                                                                                           |
| CPU_STOP#                                           | 45                        | 3.3V LVTTL input for CPU_STOP# (active LOW)                                                                                                                                                           |
| PWRGD#                                              | 24                        | 3.3V LVTTL input is a level sensitive strobe used to determine when S[2:1] inputs are valid and OK to be sampled (Active LOW). Once PWRGD# is sampled LOW, the status of this output will be ignored. |
| SDATA                                               | 25                        | SMBus compatible SDATA                                                                                                                                                                                |
| SCLK                                                | 26                        | SMBus compatible Sclk                                                                                                                                                                                 |
| VDD_PCI, VDD_3V66,<br>VDD_CPU,VDD_REF               | 11, 15, 28, 40, 44,<br>48 | 3.3V power supply for outputs                                                                                                                                                                         |
| VDD_48 MHz                                          | 33                        | 3.3V power supply for 48 MHz                                                                                                                                                                          |
| VDD_CORE                                            | 22                        | 3.3V power supply for PLL                                                                                                                                                                             |
| GND_REF, GND_PCI,<br>GND_3V66, GND_IREF,<br>GND_CPU | 3, 7, 16, 27, 32, 41      | Ground for outputs                                                                                                                                                                                    |
| GND_CORE                                            | 23                        | Ground for PLL                                                                                                                                                                                        |

### Function Table<sup>[1]</sup>

| S2  | S1 | CPU (MHz) | 3V66[0:1]<br>(MHz) | 66BUFF[0:2]/3<br>V66[2:4] (MHz) | 66IN/3V66_5<br>(MHz) | PCI_F/PCI<br>(MHz) | REF0(MHz)  | USB/DOT<br>(MHz) | Notes   |
|-----|----|-----------|--------------------|---------------------------------|----------------------|--------------------|------------|------------------|---------|
| 1   | 0  | 100 MHz   | 66 MHz             | 66IN                            | 66 MHz Input         | 66IN/2             | 14.318 MHz | 48 MHz           | 2, 3, 4 |
| 1   | 1  | 133 MHz   | 66 MHz             | 66IN                            | 66 MHz Input         | 66IN/2             | 14.318 MHz | 48 MHz           | 2, 3, 4 |
| 0   | 0  | 100 MHz   | 66 MHz             | 66 MHz                          | 66 MHz               | 33 MHz             | 14.318 MHz | 48 MHz           | 2, 3, 4 |
| 0   | 1  | 133 MHz   | 66 MHz             | 66 MHz                          | 66 MHz               | 33 MHz             | 14.318 MHz | 48 MHz           | 2, 3, 4 |
| Mid | 0  | TCLK/2    | TCLK/4             | TCLK/4                          | TCLK/4               | TCLK/8             | TCLK       | TCLK/2           | 7, 8, 5 |
| Mid | 1  | Reserved  | Reserved           | Reserved                        | Reserved             | Reserved           | Reserved   | Reserved         | -       |

Notes:

1.

2. 3. 4. 5. 6. 7.

TCLK is a test clock driven in on the XTALIN input in test mode.
"Normal" mode of operation
Range of reference frequency allowed is min. = 14.316 nominal = 14.31818 MHz, max = 14.32 MHz.
Frequency accuracy of 48 MHz must be +167 PPM to match USB default.
Mid is defined a voltage level between 1.0V and 1.8V for 3 level input functionality. Low is below 0.8V. High is above 2.0V.
Required for DC output impedance verification.
These modes are to use the same internal dividers as the CPU = 200-MHz mode. The only change is to slow down the internal VCO to allow under clock

margining. All parameters specified with loaded outputs. 8.



### **Clock Driver Impedances**

|                   |                       |             | Impedance |               |               |  |  |
|-------------------|-----------------------|-------------|-----------|---------------|---------------|--|--|
| Buffer            | V <sub>DD</sub> Range | Buffer Type | Min. Ω    | <b>Τур.</b> Ω | Max. $\Omega$ |  |  |
| CPU, CPU#         |                       | Type X1     |           | 50            |               |  |  |
| REF               | 3.135–3.465           | Туре 3      | 20        | 40            | 60            |  |  |
| PCI, 3V66, 66BUFF | 3.135–3.465           | Туре 5      | 12        | 30            | 55            |  |  |
| USB               | 3.135–3.465           | Туре ЗА     | 12        | 30            | 55            |  |  |
| DOT               | 3.135–3.465           | Туре ЗВ     | 12        | 30            | 55            |  |  |

### **Clock Enable Configuration**

| PWR_DWN# | CPU_STOP# | PCI_STOP# | CPU    | CPU#  | 3V66 | 66BUFF | PCI_F | PCI | USB/DOT | VCOS/<br>OSC |
|----------|-----------|-----------|--------|-------|------|--------|-------|-----|---------|--------------|
| 0        | Х         | Х         | IREF*2 | FLOAT | LOW  | LOW    | LOW   | LOW | LOW     | OFF          |
| 1        | 0         | 0         | IREF*2 | FLOAT | ON   | ON     | ON    | OFF | ON      | ON           |
| 1        | 0         | 1         | IREF*2 | FLOAT | ON   | ON     | ON    | ON  | ON      | ON           |
| 1        | 1         | 0         | ON     | ON    | ON   | ON     | ON    | OFF | ON      | ON           |
| 1        | 1         | 1         | ON     | ON    | ON   | ON     | ON    | ON  | ON      | ON           |

### Serial Data Interface (SMBus)

To enhance the flexibility and function of the clock synthesizer, a two signal SMBus interface is provided according to SMBus specification. Through the Serial Data Interface, various device functions such as individual clock output buffers, can be individually enabled or disabled. CY28322-2 supports both block read and block write operations.

The registers associated with the Serial Data Interface initialize to their default setting upon power-up, and therefore use of this interface is optional. Clock device register changes are normally made upon system initialization, if any are required. The interface can also be used during system operation for power management functions.

#### Data Protocol

The clock driver serial protocol accepts only block writes from the controller. The bytes must be accessed in sequential order from lowest to highest byte, (most significant bit first) with the ability to stop after any complete byte has been transferred. Indexed bytes are not allowed.

A block write begins with a slave address and a WRITE condition. The R/W bit is used by the SMBus controller as a data direction bit. A zero indicates a WRITE condition to the clock device. The slave receiver address is 11010010 (D2h).

A command code of 0000 0000 (00h) and the byte count bytes are required for any transfer. After the command code, the core logic issues a byte count which describes number of additional bytes required for the transfer, not including the command code and byte count bytes. For example, if the host has 20 data bytes to send, the first byte would be the number 20 (14h), followed by the 20 bytes of data. The byte count byte is required to be a minimum of 1 byte and a maximum of 32 bytes It may not be 0. *Figure 1* shows an example of a block write.

A transfer is considered valid after the acknowledge bit corresponding to the byte count is read by the controller.

| Start<br>Bit | Slave Address<br>1 1 0 1 0 0 1 0 | - | A | Command<br>Code<br>0 0 0 0 0 0 0 0 0 | A | Byte Count =<br>N | A | Data Byte 0 | A | <br>Data Byte N-1 | A | Stop<br>Bit |
|--------------|----------------------------------|---|---|--------------------------------------|---|-------------------|---|-------------|---|-------------------|---|-------------|
| 1 bit        | 7 bits                           | 1 | 1 | 8 bits                               | 1 | 8 bits            | 1 | 8 bits      | 1 | 8 bits            | 1 | 1 bit       |

From Master to Slave

From Slave to Master





# **Data Byte Configuration Map**

### Data Byte 0: Control Register (0 = Enable, 1 = Disable)

| Bit   | Affected<br>Pin#             | Name                               | Description                                                           | Туре | Power-on<br>Default |
|-------|------------------------------|------------------------------------|-----------------------------------------------------------------------|------|---------------------|
| Bit 7 | 11, 12, 13,                  | PCI [0:6]<br>CPU[2:1]<br>3V66[1:0] | <b>Spread Spectrum Enable</b><br>0 = Spread Off, 1 = Spread On        | R/W  | 0                   |
| Bit 6 | -                            | TBD                                | ТВО                                                                   | R    | 0                   |
| Bit 5 | 31                           | 3V66_1/VCH                         | <b>VCH Select 66 MHz/48 MHz</b><br>0 = 66 MHz, 1 = 48 MHz             | R/W  | 0                   |
| Bit 4 | 39, 43, 38,<br>42            | CPU [2:1]<br>CPU# [2:1]            | CPU_STOP#<br>Reflects the current value of the external CPU_STOP# pin | R    | N/A                 |
| Bit 3 | 8, 9, 10, 11,<br>12, 13, 14, | PCI [5:0]                          | PCI_STOP#<br>(Does not affect PCI_F [2:0] pins)                       | R/W  | N/A                 |
| Bit 2 | -                            | -                                  | S2–Reflects the value of the S2 pin sampled on power-up               | R    | N/A                 |
| Bit 1 | -                            | -                                  | S1–Reflects the value of the S1 pin sampled on power-up               | R    | N/A                 |
| Bit 0 | _                            | -                                  | Reserved                                                              | R    | 1                   |

#### Data Byte 1

| Bit   | Pin#   | Name          | Description                                                                                 | Туре | Power-on<br>Default |
|-------|--------|---------------|---------------------------------------------------------------------------------------------|------|---------------------|
| Bit 7 | -      | N/A           | CPU Mult0 Value                                                                             | R    | N/A                 |
| Bit 6 | 43,39, | CPU1:2        | Three-state CPU1:2 during power-down<br>0 = Normal; 1 = Three-stated                        | R/W  | 0                   |
| Bit 5 | 38, 39 | CPU2<br>CPU2# | Allow Control of CPU2 with assertion of CPU_STOP#<br>0 = Not free running; 1 = Free running | R/W  | 0                   |
| Bit 4 | 42, 43 | CPU1<br>CPU1# | Allow Control of CPU1 with assertion of CPU_STOP#<br>0 = Not free running;1 = Free running  | R/W  | 0                   |
| Bit 3 | -      | Reserved      | Reserved                                                                                    | R/W  | 0                   |
| Bit 2 | 38, 39 | CPU2<br>CPU2# | CPU2 Output Enable<br>1 = Enabled; 0 = Disabled                                             | R/W  | 1                   |
| Bit 1 | 42, 43 | CPU1<br>CPU1# | CPU1Output Enable<br>1 = Enabled; 0 = Disabled                                              | R/W  | 1                   |
| Bit 0 | -      | Reserved      | Reserved                                                                                    | R/W  | 1                   |

Data Byte 2

| Bit   | Pin# | Name     | Pin Description                                 | Туре | Power-on<br>Default |
|-------|------|----------|-------------------------------------------------|------|---------------------|
| Bit 7 |      | N/A      | N/A                                             | R    | 0                   |
| Bit 6 | 14   | PCI5     | PCI5 Output Enable<br>1 = Enabled, 0 = Disabled | R/W  | 1                   |
| Bit 5 | 13   | PCI4     | PCI4 Output Enable<br>1 = Enabled; 0 = Disabled | R/W  | 1                   |
| Bit 4 | 12   | PCI3     | PCI3 Output Enable<br>1 = Enabled; 0 = Disabled | R/W  | 1                   |
| Bit 3 | 10   | PCI2     | PCI2Output Enable<br>1 = Enabled; 0 = Disabled  | R/W  | 1                   |
| Bit 2 | 9    | PCI1     | PCI1 Output Enable<br>1 = Enabled; 0 = Disabled | R/W  | 1                   |
| Bit 1 | 8    | PCI0     | PCI0 Output Enable<br>1 = Enabled; 0 = Disabled | R/W  | 1                   |
| Bit 0 |      | Reserved | Write to"0"                                     | R/W  | 1                   |



Data Byte 3

| Bit   | Pin# | Name   | Pin Description                                                                                     | Туре | Power-on<br>Default |
|-------|------|--------|-----------------------------------------------------------------------------------------------------|------|---------------------|
| Bit 7 | 34   | DOT    | DOT 48-MHz Output Enable                                                                            | R/W  | 1                   |
| Bit 6 | 35   | USB    | USB 48-MHz Output Enable                                                                            | R/W  | 1                   |
| Bit 5 | 6    | PCI_F2 | Allow control of PCI_F2 with assertion of PCI_STOP#<br>0 = Free running; 1 = Stopped with PCI_STOP# | R/W  | 0                   |
| Bit 4 | 5    | PCI_F1 | Allow control of PCI_F1 with assertion of PCI_STOP#<br>0 = Free running; 1 = Stopped with PCI_STOP# | R/W  | 0                   |
| Bit 3 | 4    | PCI_F0 | Allow control of PCI_F0 with assertion of PCI_STOP#<br>0 = Free running; 1 = Stopped with PCI_STOP# | R/W  | 0                   |
| Bit 2 | 6    | PCI_F2 | PCI_F2 Output Enable                                                                                | R/W  | 1                   |
| Bit 1 | 5    | PCI_F1 | PCI_F1Output Enable                                                                                 | R/W  | 1                   |
| Bit 0 | 4    | PCI_F0 | PCI_F0 Output Enable                                                                                | R/W  | 1                   |

## Data Byte 4

| Bit   | Pin# | Name        | Pin Description                                                                                                                                                                                | Туре | Power-on<br>Default |
|-------|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------|
| Bit 7 | -    | TBD         | N/A                                                                                                                                                                                            | R    | 0                   |
| Bit 6 | -    | TBD         | N/A                                                                                                                                                                                            | R    | 0                   |
| Bit 5 | 29   | 3V66_0      | 3V66_0 Output Enable<br>1 = Enabled; 0 = Disabled                                                                                                                                              | R/W  | 1                   |
| Bit 4 | 31   | 3V66_1/VCH  | 3V66_1/VCH Output Enable<br>1 = Enabled; 0 = Disabled                                                                                                                                          | R/W  | 1                   |
| Bit 3 | 20   | 66IN/3V66_5 | 3V66_5 Output Enable<br>1 = Enable; 0 = Disable<br>Note. This bit should be used when pin 24 is configured as 3v66_5 output.<br>Do not clear this bit when pin 24 is configured as 66IN input. | R/W  | 1                   |
| Bit 2 | 19   | 66BUFF2     | 66-MHz Buffered 2 Output Enable<br>1 = Enabled; 0 = Disabled                                                                                                                                   | R/W  | 1                   |
| Bit 1 | 18   | 66BUFF1     | 66-MHz Buffered 1 Output Enable<br>1 = Enabled; 0 = Disabled                                                                                                                                   | R/W  | 1                   |
| Bit 0 | 17   | 66BUFF0     | 66-MHz Buffered 0 Output Enable<br>1 = Enabled; 0 = Disabled                                                                                                                                   | R/W  | 1                   |

### Data Byte 5

| Bit   | Pin# | Name         | Pin Description                              | Туре | Power-on<br>Default |
|-------|------|--------------|----------------------------------------------|------|---------------------|
| Bit 7 |      | N/A          | N/A                                          | R    | 0                   |
| Bit 6 |      | N/A          | N/A                                          | R    | 0                   |
| Bit 5 |      | 66BUFF [2:0] | Tpd 66IN to 66BUFF propagation delay control | R/W  | 0                   |
| Bit 4 |      | 66BUFF [2:0] |                                              | R/W  | 0                   |
| Bit 3 |      | DOT          | DOT edge rate control                        | R/W  | 0                   |
| Bit 2 |      | DOT          |                                              | R/W  | 0                   |
| Bit 1 |      | USB          | USB edge rate control                        | R/W  | 0                   |
| Bit 0 |      | USB          |                                              | R/W  | 0                   |

## Byte 6: Vendor ID

| Bit   | Description         | Туре | Power-on<br>Default |
|-------|---------------------|------|---------------------|
| Bit 7 | Revision Code Bit 3 | R    | 0                   |
| Bit 6 | Revision Code Bit 2 | R    | 0                   |
| Bit 5 | Revision Code Bit 1 | R    | 0                   |



Byte 6: Vendor ID (continued)

| Bit   | Bit Description Type |   | Power-on<br>Default |  |  |
|-------|----------------------|---|---------------------|--|--|
| Bit 4 | Revision Code Bit 0  | R | 0                   |  |  |
| Bit 3 | Vendor ID Bit 3      | R | 1                   |  |  |
| Bit 2 | Vendor ID Bit 2      | R | 0                   |  |  |
| Bit 1 | Vendor ID Bit 1      | R | 0                   |  |  |
| Bit 0 | Vendor ID Bit 0      | R | 0                   |  |  |



# CY28322-2

# Maximum Ratings

| (Above which the useful life may be imp lines, not tested.) | aired. For user guide-        |
|-------------------------------------------------------------|-------------------------------|
| Supply Voltage                                              | –0.5 to +7.0V                 |
| Input Voltage                                               | –0.5V to V <sub>DD</sub> +0.5 |

| Storage Temperature (Non-condensing) –65°C to +150°C |  |
|------------------------------------------------------|--|
| Max. Soldering Temperature (10 sec) +260°C           |  |
| Junction Temperature +150°C                          |  |
| Package Power Dissipation1 $\Omega$                  |  |
| Static Discharge Voltage                             |  |

# **Operating Conditions**<sup>[9]</sup> Over which Electrical Parameters are Guaranteed

| Parameter                                                                                                         | Description                                                      | Min.   | Max.     | Unit |
|-------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--------|----------|------|
| V <sub>DD_REF</sub> , V <sub>DD_PCI</sub> ,V <sub>DD_CORE</sub> ,<br>V <sub>DD_3V66</sub> , V <sub>DD_CPU</sub> , | / <sub>DD_PCI</sub> ,V <sub>DD_CORE</sub> , 3.3V Supply Voltages |        | 3.465    | V    |
| V <sub>DD_48 MHz</sub>                                                                                            | 48-MHz Supply Voltage                                            | 2.85   | 3.465    | V    |
| T <sub>A</sub>                                                                                                    | Operating Temperature, Ambient                                   |        | 70       | °C   |
| C <sub>in</sub>                                                                                                   | Input Pin Capacitance                                            |        | 5        | pF   |
| C <sub>XTAL</sub>                                                                                                 | XTAL Pin Capacitance                                             |        | 22.5     | pF   |
| CL                                                                                                                | Max. Capacitive Load on<br>USBCLK, REF<br>PCICLK, 3V66           |        | 20<br>30 | pF   |
| f <sub>(REF)</sub>                                                                                                | Reference Frequency, Oscillator Nominal Value                    | 14.318 | 14.318   | MHz  |

### Electrical Characteristics Over the Operating Range

| Parameter          | Description               | Test Conditions                                                      |                                  | Min. | Max. | Unit |
|--------------------|---------------------------|----------------------------------------------------------------------|----------------------------------|------|------|------|
| V <sub>IH</sub>    | High-level Input Voltage  | Except Crystal Pads. Threshold voltage for crystal pads = $V_{DD}/2$ |                                  | 2.0  |      | V    |
| V <sub>IL</sub>    | Low-level Input Voltage   | Except Crystal Pads                                                  |                                  |      | 0.8  | V    |
| V <sub>OH</sub>    | High-level Output Voltage | USB, REF, 3V66                                                       | I <sub>OH</sub> = -1 mA          | 2.4  |      | V    |
|                    |                           | PCI                                                                  | I <sub>OH</sub> = -1 mA          | 2.4  |      | V    |
| V <sub>OL</sub>    | Low-level Output Voltage  | USB, REF, 3V66                                                       | I <sub>OL</sub> = 1 mA           |      | 0.4  | V    |
|                    |                           | PCI                                                                  | I <sub>OL</sub> = 1 mA           |      | 0.55 | V    |
| I <sub>IH</sub>    | Input High Current        | $0 \le V_{IN} \le V_{DD}$                                            | ·                                | -5   | 5    | mA   |
| IIL                | Input Low Current         | $0 \le V_{IN} \le V_{DD}$                                            |                                  | -5   | 5    | mA   |
| I <sub>OH</sub>    | High-level Output Current | CPU                                                                  | Type X1, V <sub>OH</sub> = 0.65V | 12.9 |      | mA   |
|                    |                           | For I <sub>OH</sub> =6*IRef Configuration                            | Type X1, V <sub>OH</sub> = 0.74V |      | 14.9 | 1    |
|                    |                           | REF, DOT, USB                                                        | Type 3, V <sub>OH</sub> = 1.00V  | -29  |      |      |
|                    |                           |                                                                      | Type 3, V <sub>OH</sub> = 3.135V |      | -23  |      |
|                    |                           | 3V66, DOT, PCI                                                       | Type 5, V <sub>OH</sub> = 1.00V  | -33  |      |      |
|                    |                           |                                                                      | Type 5, V <sub>OH</sub> = 3.135V |      | -33  |      |
| I <sub>OL</sub>    | Low-level Output Current  | REF, DOT, USB                                                        | Type 3, V <sub>OL</sub> = 1.95V  | 29   |      | mA   |
|                    |                           |                                                                      | Type 3, V <sub>OL</sub> = 0.4V   |      | 27   |      |
|                    |                           | 3V66, PCI                                                            | Type 5, V <sub>OL</sub> =1.95 V  | 30   |      |      |
|                    |                           |                                                                      | Type 5, V <sub>OL</sub> = 0.4V   |      | 38   |      |
| I <sub>OZ</sub>    | Output Leakage Current    | Three-state                                                          |                                  |      | 10   | mA   |
| I <sub>DD3</sub>   | 3.3V Power Supply Current | VDD_CORE/VDD3.3 = 3.465V, F <sub>CPU</sub> =                         | 133 MHz                          |      | 360  | mA   |
| I <sub>DDPD3</sub> | 3.3V Shutdown Current     | VDD_CORE/VDD3.3 = 3.465V and @ IREF = 2.32 mA (Byte1, Bit [6] = 0)   |                                  |      | 25   | mA   |
| I <sub>DDPD3</sub> | 3.3V Shutdown Current     | VDD_CORE/VDD3.3 = 3.465V and @ IREF = 5.0 mA (Byte1, Bit [6] = 0)    |                                  |      | 45   | mA   |
| I <sub>DDPD3</sub> | 3.3V Shutdown Current     | VDD_CORE/VDD3.3 = 3.465V (Byte1, Bit [6] = 1)                        |                                  |      | 1.5  | mA   |



# Switching Characteristics<sup>[8]</sup> Over the Operating Range

| Parameter              | Output           | Description                                   | Test Conditions                                         | Min. | Max. | Unit |
|------------------------|------------------|-----------------------------------------------|---------------------------------------------------------|------|------|------|
| t <sub>1</sub>         | All              | Output Duty Cycle <sup>[9]</sup>              | Measured at 1.5V                                        | 45   | 55   | %    |
| t <sub>3</sub>         | USB, REF,<br>DOT | Falling Edge Rate                             | Between 2.4V and 0.4V                                   | 0.5  | 2.0  | ns   |
| t <sub>3</sub>         | PCI,3V66         | Falling Edge Rate                             | Between 2.4V and 0.4V                                   | 1.0  | 4.0  | V/ns |
| t <sub>5</sub>         | 3V66[0:1]        | 3V66-3V66 Skew                                | Measured at 1.5V                                        |      | 500  | ps   |
| t <sub>5</sub>         | 66BUFF[0:2]      | 66BUFF-66BUFF Skew                            | Measured at 1.5V                                        |      | 175  | ps   |
| t <sub>6</sub>         | PCI              | PCI-PCI Skew                                  | Measured at 1.5V                                        |      | 500  | ps   |
| t <sub>7</sub>         | 3V66, PCI        | 3V66-PCI Clock Jitter                         | 3V66 leads. Measured at 1.5V                            | 1.5  | 3.5  | ns   |
| t <sub>9</sub>         | 3V66             | Cycle-Cycle Clock Jitter                      | Measured at 1.5V $t_9 = t_{9A} - t_{9B}$                |      | 250  | ps   |
| t <sub>9</sub>         | USB, DOT         | Cycle-Cycle Clock Jitter                      | Measured at 1.5V $t_9 = t_{9A} - t_{9B}$                |      | 350  | ps   |
| t <sub>9</sub>         | PCI              | Cycle-Cycle Clock Jitter                      | Measured at 1.5V $t_9 = t_{9A} - t_{9B}$                |      | 500  | ps   |
| t <sub>9</sub>         | REF              | Cycle-Cycle Clock Jitter                      | Measured at 1.5V $t_9 = t_{9A} - t_{9B}$                |      | 1000 | ps   |
| CPU 1.0V S             | witching Chara   | cteristics                                    | •                                                       |      | •    |      |
| t <sub>2</sub>         | CPU              | Rise Time                                     | Measured differential waveform from<br>-0.35V to +0.35V | 175  | 467  | ps   |
| t <sub>3</sub>         | CPU              | Fall Time                                     | Measured differential waveform from<br>-0.35V to +0.35V | 175  | 467  | ps   |
| t <sub>4</sub>         | CPU              | CPU-CPU Skew                                  | Measured at Crossover                                   |      | 150  | ps   |
| t <sub>8</sub>         | CPU              | Cycle-Cycle Clock Jitter                      | Measured at Crossover $t_8 = t_{8A} - t_{8B}$           |      | 150  | ps   |
|                        | CPU              | Rise/Fall Matching                            | Measured with test loads <sup>[11]</sup>                |      | 325  | mV   |
| V <sub>oh</sub>        | CPU              | High-level Output Voltage including overshoot | Measured with test loads <sup>[12]</sup>                | 0.92 | 1.45 | V    |
| V <sub>ol</sub>        | CPU              | Low-level Output Voltage including undershoot | Measured with test loads <sup>[12]</sup>                | -0.2 | 0.35 | V    |
| V <sub>crossover</sub> | CPU              | Crossover Voltage                             | Measured with test loads <sup>[12]</sup>                | 0.51 | 0.76 | V    |

Notes:

Multiple Supplies: The voltage on any input or I/O pin cannot exceed the power pin during power-up. Power supply sequencing is NOT required.
 Duty cycle is measured at 1.5V when V<sub>DD</sub> = 3.3V. When V<sub>DD</sub> = 2.5V, duty cycle is measured at 1.25V.
 Determined as a fraction of 2\*(Trp - Trn)/(Trp +Trn) where Trp is a rising edge and Trn is an intersecting falling edge.
 The 1.0V test load is shown on test circuit page.



PRELIMINARY

# Definition and Application of PWRGD# Signal





### Switching Waveforms

# Duty Cycle Timing (Single-ended Output)



#### Duty Cycle Timing (CPU Differential Output)



#### All Outputs Rise/Fall Time



#### **CPU-CPU Clock Skew**







# Switching Waveforms (continued)

### **PCI-PCI Clock Skew**



#### **3V66-PCI Clock Skew**



### **CPU Clock Cycle-Cycle Jitter**



### Cycle-Cycle Clock Jitter





**PWRDWN#** Assertion



Note: PCI\_STOP# asserted LOW

#### **PWRDWN#** Deassertion





**PWRGD#** Timing Diagrams



Figure 3. CPU Power AFTER Clock Power



Layout Example



FB = Dale ILB1206–300 or 2TDKACB2012L–120 or 2 Murata BLM21B601S Ferrite bead

Ceramic Caps C1 = 10–22  $\mu F$  C2 = 0.005  $\mu F$  C5 = 0.1  $\mu F$  C6 = 10  $\mu F$ 

 $\bigcirc$  = VIA to GND plane layer  $\bigcirc$  =VIA to respective supply plane layer

Note: Each supply plane or strip should have a ferrite bead and capacitors.

\* If on board video uses 48-MHz or Dot clock add the Option B 8 $\Omega$  series resistor All Bypass cap's on VDD pin = 0.1  $\mu F$  Low ESR



### **Test Circuit**



### **Ordering Information**

| Ordering Code | Package Type | Operating<br>Range |
|---------------|--------------|--------------------|
| CY28322ZC-2   | 48-pin TSSOP | Commercial         |



### Package Diagram



Intel and Pentium are registered trademarks of Intel Corporation. All product and company names mentioned in this document are the trademarks of their respective holders.

© Cypress Semiconductor Corporation, 2002. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges. Downloaded from Elcodis.com electronic components distributor



# Document Title: CY28322-2 133-MHz Spread Spectrum Clock Synthesizer with Differential CPU Outputs Document Number: 38-07145

|      |         | Issue    | Orig. of |                                                               |  |
|------|---------|----------|----------|---------------------------------------------------------------|--|
| REV. | ECN NO. | Date     | Change   | Description of Change                                         |  |
| **   | 112664  | 03/01/02 | IKA      | New Data Sheet                                                |  |
| *A   | 114703  | 04/29/02 | INA      | Corrections on some PIN numbers.                              |  |
| *B   | 122796  | 12/14/02 | RBI      | Add Power up Requirements to Operating Conditions Information |  |