

### **General Description**

The AAT1120 SwitchReg is a 1.5MHz step-down converter with an input voltage range of 2.7V to 5.5V and output as low as 0.6V. Its low supply current, small size, and high switching frequency make the AAT1120 the ideal choice for portable applications.

The AAT1120 delivers up to 500mA of load current, while maintaining a low 30μA no load quiescent current. The 1.5MHz switching frequency minimizes the size of external components, while keeping switching losses low. The AAT1120 feedback and control delivers excellent load regulation and transient response with a small output inductor and capacitor.

The AAT1120 is available in a Pb-free, 8-pin, 2x2mm STDFN package and is rated over the -40°C to +85°C temperature range.

### **Features**

# **SwitchReg™**

- $V_{IN}$  Range: 2.7V to 5.5V
- $V_{\text{OUT}}$  Range: 0.6V to  $V_{\text{IN}}$
- Up to 500mA Output Current
- Up to 96% Efficiency
- 30μA Typical Quiescent Current
- 1.5MHz Switching Frequency
- Soft-Start Control
- Over-Temperature and Current Limit **Protection**
- 100% Duty Cycle Low-Dropout Operation
- <1μA Shutdown Current
- **Small External Components**
- Ultra-Small STDFN22-8 Package
- Temperature Range: -40°C to +85°C

## **Applications**

- Bluetooth® Headsets
- Cellular Phones
- Digital Cameras
- Handheld Instruments
- Micro Hard Disk Drive
- Portable Music Players
- **USB Devices**

## **Typical Application**





# **Pin Descriptions**



# **Pin Configuration**

#### **STDFN22-8 (Top View)**





## **Absolute Maximum Ratings1**



## **Thermal Information**



1. Stresses above those listed in Absolute Maximum Ratings may cause permanent damage to the device. Functional operation at conditions other than the operating conditions specified is not implied. Only one Absolute Maximum Rating should be applied at any one time. 2. Mounted on an FR4 board.



### **Electrical Characteristics1**

 $V_{IN}$  = 3.6V,  $T_A$  = -40°C to +85°C, unless otherwise noted; typical values are T<sub>A</sub> = 25°C.



1. The AAT1120 is guaranteed to meet performance specifications over the -40°C to +85°C operating temperature range and is assured by design, characterization, and correlation with statistical process controls.

2. Output voltage tolerance is independent of feedback resistor network accuracy.



## **Typical Characteristics**



 $_{0.1}^{2}$ -1.5 -1

VIN = 5.0V

*1120.2007.01.1.0* 5

 $0.1$ 

50

Output Current (mA)

 $V_{IN} = 5.0V$ <br>| | | | | | |



# **AAT1120 500mA Step-Down Converter**

## **Typical Characteristics**







**Frequency Variation vs. Input Voltage**



# **Switching Frequency Variation vs. Temperature**  $(V_{IN} = 3.6V; V_{OUT} = 1.8V)$



#### **No Load Quiescent Current vs. Input Voltage**





## **Typical Characteristics**



**P-Channel RDS(ON) vs. Input Voltage** 

**N-Channel RDS(ON) vs. Input Voltage** 



**Input Voltage (V)**





**Load Transient Response**<br>(350mA to 500mA;  $V_{IN}$  = 3.6V;  $V_{OUT}$  = 1.8V;  $C_{OUT} = 4.7 \mu F$ ;  $C_{FF} = 100 \mu F$ ) **Output Voltage 1.8**<br> **Contract Current (bottom) (contract (contract Current Current Current Current Current (contract Current Curren Time (25µs/div)**  $1.1$ 1.3 1.3 1.5 1.6 1.6 1.8 1.9  $2.0$ <br>1.9 V, õ,  $I_{L}$ 2.5 3.0 3.5 4.0 4.5 5.0 5.5 6.0





# **AAT1120 500mA Step-Down Converter**

## **Typical Characteristics**





## **Functional Block Diagram**



## **Functional Description**

The AAT1120 is a high performance 500mA, 1.5MHz monolithic step-down converter designed to operate with an input voltage range of 2.7V to 5.5V. The converter operates at 1.5MHz, which minimizes the size of external components. Typical values are 3.3μH for the output inductor and 4.7μF for the ceramic output capacitor.

The device is designed to operate with an output voltage as low as 0.6V. Power devices are sized for 500mA current capability while maintaining over

90% efficiency at full load. Light load efficiency is maintained at greater than 80% down to 1mA of load current.

At dropout, the converter duty cycle increases to 100% and the output voltage tracks the input voltage minus the  $R_{DS(ON)}$  drop of the P-channel highside MOSFET.

A high-DC gain error amplifier with internal compensation controls the output. It provides excellent transient response and load/line regulation. Soft start eliminates any output voltage overshoot when the enable or the input voltage is applied.



### **Control Loop**

The AAT1120 is a 500mA current mode step-down converter. The current through the P-channel MOSFET (high side) is sensed for current loop control, as well as short-circuit and overload protection. A fixed slope compensation signal is added to the sensed current to maintain stability for duty cycles greater than 50%. The peak current mode loop appears as a voltage-programmed current source in parallel with the output capacitor.

The output of the voltage error amplifier programs the current mode loop for the necessary peak switch current to force a constant output voltage for all load and line conditions. Internal loop compensation terminates the transconductance voltage error amplifier output. The error amplifier reference is fixed at 0.6V.

#### **Soft Start / Enable**

Soft start increases the inductor current limit point in discrete steps when the input voltage or enable input is applied. It limits the current surge seen at the input and eliminates output voltage overshoot. When pulled low, the enable input forces the AAT1120 into a low-power, non-switching state. The total input current during shutdown is less than 1μA.

#### **Current Limit and Over-Temperature Protection**

For overload conditions, the peak input current is limited. As load impedance decreases and the output voltage falls closer to zero, more power is dissipated internally, raising the device temperature. Thermal protection completely disables switching when internal dissipation becomes excessive, protecting the device from damage. The junction over-temperature threshold is 140°C with 15°C of hysteresis.

### **Under-Voltage Lockout**

Internal bias of all circuits is controlled via the  $V_{IN}$ power. Under-voltage lockout (UVLO) guarantees sufficient  $V_{IN}$  bias and proper operation of all internal circuits prior to activation.

## **Applications Information**

#### **Inductor Selection**

The step-down converter uses peak current mode control with slope compensation to maintain stability for duty cycles greater than 50%. The output inductor value must be selected so the inductor current down slope meets the internal slope compensation requirements. The internal slope compensation for the adjustable and low-voltage fixed versions of the AAT1120 is 0.45A/μsec. This equates to a slope compensation that is 75% of the inductor current down slope for a 1.8V output and 3.0μH inductor.

$$
m = \frac{0.75 \cdot V_{\odot}}{L} = \frac{0.75 \cdot 1.8V}{3.0 \mu H} = 0.45 \frac{A}{\mu \text{sec}}
$$

This is the internal slope compensation for the AAT1120. When externally programming to 3.0V, the calculated inductance is 5.0μH.

$$
L = \frac{0.75 \cdot V_{\odot}}{m} = \frac{0.75 \cdot V_{\odot}}{0.45A \frac{A}{\mu \text{sec}}} \approx 1.67 \frac{\mu \text{sec}}{A} \cdot V_{\odot}
$$

$$
= 1.67 \frac{\mu \text{sec}}{A} \cdot 3.0V = 5.0 \mu H
$$

In this case, a standard 4.7μH value is selected.

For most designs, the AAT1120 operates with an inductor value of 1μH to 4.7μH. Table 1 displays inductor values for the AAT1120 with different output voltage options.

Manufacturer's specifications list both the inductor DC current rating, which is a thermal limitation, and the peak current rating, which is determined by the saturation characteristics. The inductor should not show any appreciable saturation under normal load conditions. Some inductors may meet the peak and average current ratings yet result in excessive losses due to a high DCR. Always consider the losses associated with the DCR and its effect on the total converter efficiency when selecting an inductor.



| <b>Output Voltage (V)</b> | $L1$ ( $\mu$ H) |
|---------------------------|-----------------|
| 1.0                       | 1.5             |
| 1.2                       | 2.2             |
| 1.5                       | 2.7             |
| 1.8                       | 3.0             |
| 2.5                       | 3.9             |
| 3.0                       | 4.7             |
| 3.3                       | 5.6             |

**Table 1: Inductor Values.**

The 3.0μH CDRH2D09 series inductor selected from Sumida has a 150mΩ DCR and a 470mA DC current rating. At full load, the inductor DC loss is 9.375mW which gives a 2.08% loss in efficiency for a 250mA, 1.8V output.

#### **Input Capacitor**

Select a 4.7μF to 10μF X7R or X5R ceramic capacitor for the input. To estimate the required input capacitor size, determine the acceptable input ripple level  $(V_{PP})$  and solve for  $C_{IN}$ . The calculated value varies with input voltage and is a maximum when  $V_{IN}$  is double the output voltage. TR or X5R<br>stimate the<br>e the acception of the acception of the acception<br>voltage and<br>output voltage and<br> $\cdot \cdot (1 - \frac{V_{\odot}}{V_{\parallel N}})$ <br> $\cdot$  - ESR) · F

or size, determine the acceptable in  
\nIf 
$$
(V_{PP})
$$
 and solve for  $C_{IN}$ . The cal  
\naries with input voltage and is a ma  
\nis double the output voltage.  
\n
$$
C_{IN} = \frac{\frac{V_{O}}{V_{IN}} \cdot \left(1 - \frac{V_{O}}{V_{IN}}\right)}{\left(\frac{V_{PP}}{I_{O}} - ESR\right) \cdot F_{S}}
$$
\n
$$
\frac{V_{O}}{V_{IN}} \cdot \left(1 - \frac{V_{O}}{V_{IN}}\right) = \frac{1}{4} \text{ for } V_{IN} = 2 \cdot V_{O}
$$
\n
$$
C_{IN(MIN)} = \frac{1}{\left(\frac{V_{PP}}{I_{O}} - ESR\right) \cdot 4 \cdot F_{S}}
$$
\nexamine the ceramic capacitor DC

Always examine the ceramic capacitor DC voltage coefficient characteristics when selecting the proper value. For example, the capacitance of a 10μF, 6.3V, X5R ceramic capacitor with 5.0V DC applied is actually about 6μF. amine the ceramic capacitic<br>characteristics when selector<br>ceramic capacitor with 5.0<br>about 6µF.<br>num input capacitor RMS c<br>RMS =  $I_0 \cdot \sqrt{\frac{V_o}{V_{IN}} \cdot \left(1 - \frac{V_o}{V_{IN}}\right)}$ 

The maximum input capacitor RMS current is:

$$
I_{RMS} = I_{\text{O}} \cdot \sqrt{\frac{V_{\text{O}}}{V_{\text{IN}}}} \cdot \left(1 - \frac{V_{\text{O}}}{V_{\text{IN}}}\right)
$$

*1120.2007.01.1.0* 11

The input capacitor RMS ripple current varies with the input and output voltage and will always be less than or equal to half of the total DC load current.

$$
\sqrt{\frac{V_{\text{O}}}{V_{\text{IN}}}\cdot\left(1-\frac{V_{\text{O}}}{V_{\text{IN}}}\right)} = \sqrt{D\cdot(1-D)} = \sqrt{0.5^2} = \frac{1}{2}
$$

for 
$$
V_{IN} = 2 \cdot V_{O}
$$

$$
I_{\text{RMS(MAX)}} = \frac{I_{\text{O}}}{2}
$$

The term  $\frac{V_0}{V_{\text{IN}}} \cdot \left(1 - \frac{V_0}{V_{\text{IN}}} \right)$  appears in both the input voltage ripple and input capacitor RMS current equations and is a maximum when  $V_{\Omega}$  is twice  $V_{\text{IN}}$ . This is why the input voltage ripple and the input capacitor RMS current ripple are a maximum at 50% duty cycle.  $\overline{\mathsf{v}}$  $\mathbb{R}$  $\overline{\mathsf{v}}$ VIN

The input capacitor provides a low impedance loop for the edges of pulsed current drawn by the AAT1120. Low ESR/ESL X7R and X5R ceramic capacitors are ideal for this function. To minimize stray inductance, the capacitor should be placed as closely as possible to the IC. This keeps the high frequency content of the input current localized, minimizing EMI and input voltage ripple.

The proper placement of the input capacitor (C1) can be seen in the evaluation board layout in Figure 2.

A laboratory test set-up typically consists of two long wires running from the bench power supply to the evaluation board input voltage pins. The inductance of these wires, along with the low-ESR ceramic input capacitor, can create a high Q network that may affect converter performance. This problem often becomes apparent in the form of excessive ringing in the output voltage during load transients. Errors in the loop phase and gain measurements can also result.

Since the inductance of a short PCB trace feeding the input voltage is significantly lower than the power leads from the bench power supply, most applications do not exhibit this problem.



In applications where the input power source lead inductance cannot be reduced to a level that does not affect the converter performance, a high ESR tantalum or aluminum electrolytic should be placed in parallel with the low ESR, ESL bypass ceramic. This dampens the high Q network and stabilizes the system.

### **Output Capacitor**

The output capacitor limits the output ripple and provides holdup during large load transitions. A 4.7μF to 10μF X5R or X7R ceramic capacitor typically provides sufficient bulk capacitance to stabilize the output during large load transitions and has the ESR and ESL characteristics necessary for low output ripple. For enhanced transient response and low temperature operation application, a 10μF (X5R, X7R) ceramic capacitor is recommended to stabilize extreme pulsed load conditions.

The output voltage droop due to a load transient is dominated by the capacitance of the ceramic output capacitor. During a step increase in load current, the ceramic output capacitor alone supplies the load current until the loop responds. Within two or three switching cycles, the loop responds and the inductor current increases to match the load current demand. The relationship of the output voltage droop during the three switching cycles to the output capacitance can be estimated by:

$$
C_{\text{OUT}} = \frac{3 \cdot \Delta I_{\text{LOAD}}}{V_{\text{DROOP}} \cdot F_{\text{S}}}
$$

Once the average inductor current increases to the DC load level, the output voltage recovers. The above equation establishes a limit on the minimum value for the output capacitor with respect to load transients.

The internal voltage loop compensation also limits the minimum output capacitor value to 4.7μF. This is due to its effect on the loop crossover frequency (bandwidth), phase margin, and gain margin. Increased output capacitance will reduce the crossover frequency with greater phase margin.

The maximum output capacitor RMS ripple current is given by:

$$
P_{RMS(MAX)} = \frac{1}{2 \cdot \sqrt{3}} \cdot \frac{V_{OUT} \cdot (V_{IN(MAX)} - V_{OUT})}{L \cdot F_s \cdot V_{IN(MAX)}}
$$

Dissipation due to the RMS current in the ceramic output capacitor ESR is typically minimal, resulting in less than a few degrees rise in hot-spot temperature.

### **Adjustable Output Resistor Selection**

Resistors R1 and R2 of Figure 1 program the output to regulate at a voltage higher than 0.6V. To limit the bias current required for the external feedback resistor string while maintaining good noise immunity, the suggested value for R2 is 59kΩ. Decreased resistor values are necessary to maintain noise immunity on the FB pin, resulting in increased quiescent current. Table 2 summarizes the resistor values for various output voltages. **stable** (<br>
ors R1 and<br>
late at a<br>
urrent req<br>
are nece<br>
pin, resu<br>
2 summa<br>
voltages<br>
( $\frac{V_{\text{OUT}}}{V_{\text{REF}}}$ -1)<br>
phhance **Adjustable Output Resistor Selection**<br>
Resistors R1 and R2 of Figure 1 program the output<br>
Deregulate at a voltage higher than 0.6V. To limit the<br>
lias current required for the external feedback resist<br>
or string while **t Resist**<br>
Figure 1 p<br>
higher tha<br>
the extern<br>
ing good m<br>
is 59kΩ. I<br>
maintain<br>
increased<br>
e resistor<br>  $\left(\frac{3.3V}{0.6V} - 1\right)$ <br>
ent respc **t Resist**<br>Figure 1 μ<br>higher tha<br>the externing good n<br>is 59kΩ. I<br>maintain<br>increased<br>e resistor<br> $\left(\frac{3.3V}{0.6V} - 1\right)$ <br>ent respc<br>n, an exte o the<br>
ESR is<br>
ESR is<br>
egree<br> **utpu**<br>
R2 o<br>
poltage<br>
red for R2<br>
sary ting in 2  $\sqrt{3}$ <br>to the r ESR is<br>r ESR is<br>degrees<br>**Output**<br>nd R2 of<br>voltage<br>maintain<br>e for R2<br>ssary to

$$
R1 = \left(\frac{V_{\text{OUT}}}{V_{\text{REF}}} - 1\right) \cdot R2 = \left(\frac{3.3V}{0.6V} - 1\right) \cdot 59k\Omega = 267k\Omega
$$

With enhanced transient response for extreme pulsed load application, an external feed-forward capacitor, (C3 in Figure 1), can be added.

|                     | $R2 = 59k\Omega$   | $R2 = 221k\Omega$  |
|---------------------|--------------------|--------------------|
| $V_{\text{OUT}}(V)$ | $R1$ (k $\Omega$ ) | $R1$ (k $\Omega$ ) |
| 0.8                 | 19.6               | 75                 |
| 0.9                 | 29.4               | 113                |
| 1.0                 | 39.2               | 150                |
| 1.1                 | 49.9               | 187                |
| 1.2                 | 59.0               | 221                |
| 1.3                 | 68.1               | 261                |
| 1.4                 | 78.7               | 301                |
| 1.5                 | 88.7               | 332                |
| 1.8                 | 118                | 442                |
| 1.85                | 124                | 464                |
| 2.0                 | 137                | 523                |
| 2.5                 | 187                | 715                |
| 3.3                 | 267                | 1000               |

**Table 2: Adjustable Resistor Values For Step-Down Converter.** 



#### **Thermal Calculations**

There are three types of losses associated with the AAT1120 step-down converter: switching losses, conduction losses, and quiescent current losses. Conduction losses are associated with the  $R_{DS(ON)}$  characteristics of the power output switching devices. Switching losses are dominated by the gate charge of the power output switching devices. At full load, assuming continuous conduction mode (CCM), a simplified form of the losses is given by:

$$
P_{\text{TOTAL}} = \frac{I_0^2 \cdot (R_{DS(ON)H} \cdot V_0 + R_{DS(ON)L} \cdot [V_{IN} - V_0])}{V_{IN}}
$$

$$
+ (t_{sw} \cdot F_s \cdot I_0 + I_0) \cdot V_{IN}
$$

 $I_{\text{Q}}$  is the step-down converter quiescent current. The term  $t_{sw}$  is used to estimate the full load stepdown converter switching losses.

For the condition where the step-down converter is in dropout at 100% duty cycle, the total device dissipation reduces to:

$$
\mathsf{P}_{\mathsf{TOTAL}} = \mathsf{I}_{\mathsf{O}}^2 \cdot \mathsf{R}_{\mathsf{DS}(\mathsf{ON})\mathsf{H}} + \mathsf{I}_{\mathsf{Q}} \cdot \mathsf{V}_{\mathsf{IN}}
$$

Since  $R_{DS(ON)}$ , quiescent current, and switching losses all vary with input voltage, the total losses should be investigated over the complete input voltage range.  $t_{(ON)}$ , quiescent current, and vary with input voltage, the investigated over the corrected from the spackage which is 50°C/W<br>T<sub>J(MAX)</sub> = P<sub>TOTAL</sub> ·  $\Theta_{JA}$  + T<sub>AMB</sub>

Given the total losses, the maximum junction temperature can be derived from the  $\theta_{JA}$  for the STDFN22-8 package which is 50°C/W.

$$
T_{J(MAX)} = P_{\text{total}} \cdot \Theta_{JA} + T_{AMB}
$$





*1120.2007.01.1.0* 13



### **Layout**

The suggested PCB layout for the AAT1120 in an STDFN22-8 package is shown in Figures 2, 3, and 4. The following guidelines should be used to help ensure a proper layout.

- 1. The input capacitor (C1) should connect as closely as possible to VP (Pin 1), PGND (Pin 8), and GND (Pin 3)
- 2. C2 and L1 should be connected as closely as possible. The connection of L1 to the LX pin (Pin 7) should be as short as possible. Do not make the node small by using narrow trace. The trace should be kept wide, direct and short.
- 3. The feedback pin (Pin 4) should be separate from any power trace and connect as closely as possible to the load point. Sensing along a

high-current load trace will degrade DC load regulation. Feedback resistors should be placed as closely as possible to the FB pin (Pin 4) to minimize the length of the high impedance feedback trace. If possible, they should also be placed away from the LX (switching node) and inductor to improve noise immunity.

- 4. The resistance of the trace from the load return to PGND (Pin 8) and GND (Pin 3) should be kept to a minimum. This will help to minimize any error in DC regulation due to differences in the potential of the internal signal ground and the power ground.
- 5. A high density, small footprint layout can be achieved using an inexpensive, miniature, nonshielded, high DCR inductor.



**Figure 2: AAT1120 Evaluation Board Figure 3: Exploded View of AAT1120** 



**Top Side Layout. Evaluation Board Top Side Layout.**



**Figure 4: AAT1120 Evaluation Board Bottom Side Layout.**



## **Step-Down Converter Design Example**

#### **Specifications**

 $V_{\text{O}}$  = 1.8V @ 250mA, Pulsed Load  $\Delta I_{\text{LOAD}}$  = 200mA

- $V_{IN}$  = 2.7V to 4.2V (3.6V nominal)
- $F_S$  = 1.5MHz

 $T_{\text{AMB}}$  = 85°C

### **1.8V Output Inductor**

L1 = 1.67  $\frac{\mu}{A}$  · V<sub>o2</sub> = 1.67  $\frac{\mu}{A}$  · 1.8V = 3µH (use 3.0µH; see Table 1)  $\sqrt{4}$ 

For Sumida inductor CDRH2D09-3R0, 3.0μH, DCR = 150m $\Omega$ .

$$
\Delta I_{L1} = \frac{V_{\odot}}{L1 \cdot F_{\rm s}} \cdot \left(1 - \frac{V_{\odot}}{V_{\rm IN}}\right) = \frac{1.8V}{3.0 \mu H \cdot 1.5 MHz} \cdot \left(1 - \frac{1.8V}{4.2V}\right) = 228 mA
$$

 $I_{PKL1} = I_0 + \frac{\Delta I_{L1}}{2} = 250 \text{mA} + 114 \text{mA} = 364 \text{mA}$ 

 $P_{L1} = I_0^2 \cdot DCR = 250mA^2 \cdot 150m\Omega = 9.375mW$ 

### **1.8V Output Capacitor**

 $V_{DROOP} = 0.1V$ 

$$
C_{\text{OUT}} = \frac{3 \cdot \Delta l_{\text{LOAD}}}{V_{\text{DROOP}} \cdot F_{\text{S}}} = \frac{3 \cdot 0.2 \text{A}}{0.1 \text{V} \cdot 1.5 \text{MHz}} = 4 \mu \text{F (use 4.7} \mu \text{F})
$$
\n
$$
I_{\text{RMS}} = \frac{1}{2 \cdot \sqrt{3}} \cdot \frac{(V_{\text{O}}) \cdot (V_{\text{IN(MAX)}} - V_{\text{O}})}{L \cdot 1 \cdot F_{\text{S}} \cdot V_{\text{IN(MAX})}} = \frac{1}{2 \cdot \sqrt{3}} \cdot \frac{1.8 \text{V} \cdot (4.2 \text{V} - 1.8 \text{V})}{3.0 \mu \text{H} \cdot 1.5 \text{MHz} \cdot 4.2 \text{V}} = 66 \text{m}
$$
\n
$$
P_{\text{esr}} = \text{esr} \cdot I_{\text{RMS}}^2 = 5 \text{m}\Omega \cdot (66 \text{mA})^2 = 21.8 \mu \text{W}
$$
\n
$$
\frac{1120.2007.01.1.0}{20 \text{dis.com}} \text{ electronic components}
$$

 $P_{\text{esr}} = \text{esr} \cdot I_{\text{RMS}}^2 = 5 \text{m}\Omega \cdot (66 \text{mA})^2 = 21.8 \mu W$ 



#### **Input Capacitor**

Input Ripple  $V_{PP} = 25$ mV

| AMALOGIC                                                                                                                                                                                                | 500mA Ste |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| Input Capacitor                                                                                                                                                                                         | 500mA Ste |
| Input Ripple V <sub>PP</sub> = 25mV                                                                                                                                                                     |           |
| C <sub>IN</sub> = $\frac{1}{\left(\frac{V_{PP}}{I_0} - ESR\right) \cdot 4 \cdot F_s} = \frac{1}{\left(\frac{25mV}{0.2A} - 5m\Omega\right) \cdot 4 \cdot 1.5MHz} = 1.38\mu F \text{ (use 4.7 }\mu F)$ \n |           |
| $I_{RMS} = \frac{I_0}{2} = 0.1$ Arms                                                                                                                                                                    |           |
| P = esr · I <sub>RMS</sub> <sup>2</sup> = 5mΩ · (0.1A) <sup>2</sup> = 0.05mW                                                                                                                            |           |
| AAT1120 Losses                                                                                                                                                                                          |           |
| $P_{TOTA} = \frac{I_0^2 \cdot (R_{DS(ON)H} \cdot V_0 + R_{DS(ON)U} \cdot [V_{IN} \cdot V_0])}{V_{IN}}$                                                                                                  |           |
| + $(t_{sw} \cdot F_s \cdot I_0 + I_0) \cdot V_{IN}$                                                                                                                                                     |           |
| $= \frac{0.2^2 \cdot (0.59\Omega \cdot 1.8V + 0.42\Omega \cdot [4.2V - 1.8V])}{4.2V}$                                                                                                                   |           |
| + $(5ns \cdot 1.5MHz \cdot 0.2A + 30\mu A) \cdot 4.2V = 26.14mW$                                                                                                                                        |           |
| $T_{J(MAX)} = T_{AMB} + \Theta_{JM} \cdot P_{LOSS} = 85°C + (50°C/W) \cdot 26.14mW = 86.3°C$                                                                                                            |           |

 $RMS = \frac{1}{2}$ 

 $P =$ esr · I<sub>RMS</sub><sup>2</sup> = 5mΩ · (0.1A)<sup>2</sup> = 0.05mW

### **AAT1120 Losses**

$$
P_{\text{total}} = \frac{I_0^2 \cdot (R_{DS(ON)H} \cdot V_0 + R_{DS(ON)L} \cdot [V_{IN} - V_0])}{V_{IN}}
$$

$$
+ (t_{sw} \cdot F_s \cdot I_0 + I_0) \cdot V_{IN}
$$

$$
=\frac{0.2^2 \cdot (0.59 \Omega \cdot 1.8 V + 0.42 \Omega \cdot [4.2 V - 1.8 V])}{4.2 V}
$$

+ (5ns · 1.5MHz · 0.2A + 30µA) · 4.2V = 26.14mW

 $T_{J(MAX)} = T_{AMB} + \Theta_{JA} \cdot P_{LOSS} = 85^{\circ}C + (50^{\circ}C/W) \cdot 26.14 \text{mW} = 86.3^{\circ}C$ <br>16





**Table 3: Evaluation Board Component Values.**



**Table 4: Suggested Inductors and Suppliers.**

<sup>1.</sup> For reduced quiescent current, R2 = 221kΩ.

<sup>2.</sup> R2 is opened, R1 is shorted.





**Table 5: Surface Mount Capacitors.**



### **Ordering Information**





**All AnalogicTech products are offered in Pb-free packaging. The term "Pb-free" means semiconductor products that are in compliance with current RoHS standards, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. For more information, please visit our website at http://www.analogictech.com/pbfree.**

## **Package Information3**





All dimensions in millimeters.

- 2. Sample stock is generally held on all part numbers listed in **BOLD**.
- 3. The leadless package family, which includes QFN, TQFN, DFN, TDFN and STDFN, has exposed copper (unplated) at the end of the lead terminals due to the manufacturing process. A solder fillet at the exposed copper edge cannot be guaranteed and is not required to ensure a proper bottom solder connection.

<sup>1.</sup> XYY = assembly and date code.



© Advanced Analogic Technologies, Inc.

AnalogicTech cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in an AnalogicTech product. No circuit patent licenses, copyrights, mask work rights, or other intellectual property rights are implied. AnalogicTech reserves the right to make changes to their products or specifications or to discontinue any product or service without notice. Customers are advised to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold sub-<br>ject to the terms and condit trol techniques are utilized to the extent AnalogicTech deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed.

AnalogicTech and the AnalogicTech logo are trademarks of Advanced Analogic Technologies Incorporated. All other brand and product names appearing in this document are registered trademarks or trademarks of their respective holders.

**Advanced Analogic Technologies, Inc. 830 E. Arques Avenue, Sunnyvale, CA 94085 Phone (408) 737-4600 Fax (408) 737-4611**

