# LM3431/LM3431A 3-Channel Constant Current LED Driver with Integrated Boost Controller ## **General Description** The LM3431 is a 3-channel linear current controller combined with a boost switching controller ideal for driving LED backlight panels in space critical applications. The LM3431 drives 3 external NPN transistors or MOSFETs to deliver high accuracy constant current to 3 LED strings. Output current is adjustable to drive strings in excess of 200 mA. The LM3431 can be expanded to drive as many as 6 LED strings. The boost controller drives an external NFET switch for stepup regulation from input voltages between 5V and 36V. The LM3431 features LED cathode feedback to minimize regulator headroom and optimize efficiency. A DIM input pin controls LED brightness from analog or digital control signals. Dimming frequencies up to 25 kHz are possible with a contrast ratio of 100:1. Contrast ratios greater than 1000:1 are possible at lower dimming frequencies. The LM3431 eliminates audible noise problems by maintaining constant output voltage regulation during LED dimming. Additional features include LED short and open protection, fault delay/error flag, cycle by cycle current limit, and thermal shutdown for both the IC and LED array. The enhanced LM3431A features reduced offset voltge for higher accuracy LED current. #### **Features** - 3-channel programmable LED current - High accuracy linear current regulation - Analog and digital PWM dimming control - Up to 25kHz dimming frequency - >100:1 contrast ratio - Integrated Boost controller - 5V-36V input voltage range - Adjustable switching frequency up to 1MHz - LED short and open protection - Selectable fault shutdown or automatic restart - Programmable fault delay - Programmable cycle by cycle current limit - Output Over Voltage Protection - No Audible Noise - Enable pin - LED Over-Temperature shutdown input - Thermal Shutdown - TSSOP-28 exposed pad package ## **Applications** - Automotive Infotainment Displays - Small to Medium Format Displays ## **Typical Application Circuit** # **Connection Diagram** Top View 28 Lead Plastic Exposed Pad TSSOP ## **Ordering Information** | Order Number | Operating Temp Range | Package Type | Package Drawing | Supplied As | |--------------|----------------------|--------------|-----------------|-----------------------------| | LM3431MHX | -40°C to 125°C | TSSOP-28 | MXA28A | Tape and Reel of 2500 Units | | LM3431MH | -40°C to 125°C | TSSOP-28 | MXA28A | Rail of 48 Units | | LM3431AMHX | -40°C to 125°C | TSSOP-28 | MXA28A | Tape and Reel of 2500 Units | | LM3431AMH | -40°C to 125°C | TSSOP-28 | MXA28A | Rail of 48 Units | # **Pin Descriptions** | Pin # | Pin Name | Description | | | | |-------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1 | VIN | Power supply input. | | | | | 2 | PGND | Power ground pin. Connect to ground. | | | | | 3 | VCC | Internal reference voltage output. Bypass to PGND with a minimum 4.7 µF capacitor. | | | | | 4 | LG | Boost controller gate drive output. Connect to the NFET gate. | | | | | 5 | CS | Boost controller current sense pin. Connect to the top side of the boost current sense resistor. | | | | | 6 | ILIM | Boost controller current limit adjust pin. Connect a resistor from this pin to the Boost current sense resistor to set the current limit threshold. | | | | | 7 | MODE/F | Dimming mode selection pin. Pull high for digital PWM control. Or connect to a capacitor to GND to set the internal dimming frequency. | | | | | 8 | FF | Feedforward pin. Connect to a resistor to ground to control the output voltage over/undershoot during PWM dimming. | | | | | 9 | RT | Frequency adjust pin. Connect a resistor from this pin to ground to set the operating frequency of the boost controller. | | | | | 10 | REF | Reference voltage. Use this pin to provide the REFIN voltage. | | | | | 11 | REFIN | This pin sets the LED current feedback voltage. Connect to a resistor divider from the REF pin. | | | | | 12 | COMP | Output of the error amplifier. Connect to the compensation network. | | | | | 13 | SGND | Signal ground pin. Connect to ground. | | | | | 14 | AFB | Anode feedback pin. The boost controller voltage feedback during LED off time. Connect this pin to a resistor divider from the output voltage. | | | | | 15 | SS/SH | Soft-start and sample-hold pin. Connect a capacitor from this pin to ground to set the soft-start time. | | | | | 16 | DLY | Fault delay pin. Connect a capacitor from this pin to ground to set the delay time for shutdown. | | | | | 17 | CFB | Cathode feedback pin. The boost controller voltage feedback. Connect through a diode to the bottom cathode of each LED string. | | | | | 18 | SC | LED short circuit detection pin. Connect through a diode to the bottom cathode of each string. | | | | | 19 | LEDOFF | A dual function pin. The LEDOFF signal controls external drivers during PWM dimming. Or connect to ground to enable automatic fault restart. | | | | | 20 | SNS3 | Current feedback for channel 3. Connect to the top of the channel 3 current sense resistor. | | | | | 21 | NDRV3 | Base drive for the channel 3 current regulator. Connect to the NPN base or NFET gate. | | | | | 22 | SNS2 | Current feedback for channel 2. | | | | | 23 | NDRV2 | Base drive for the channel 2 current regulator. | | | | | 24 | SNS1 | Current feedback for channel 1. | | | | | 25 | NDRV1 | Base drive for the channel 1 current regulator. | | | | | 26 | THM | LED thermal monitor input pin. When pulled below 1.2V, device enters standby mode. | | | | | 27 | DIM | PWM dimming input pin. Accepts a digital PWM or analog voltage level input to control LED current duty cycle. | | | | | 28 | EN | Enable pin. Connect to VIN through a resistor divider to set an external UVLO threshold. Pull low to shutdown. | | | | | EP | | Exposed pad. Connect to SGND. | | | | ## **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. Voltages from the indicated pins to SGND: | p | | |--------|--------------| | VIN | -0.3V to 37V | | EN | -0.3V to 10V | | DIM | -0.3V to 7V | | MODE/F | -0.3V to 7V | | REFIN | -0.3V to 7V | | THM | -0.3V to 7V | | DLY | -0.3V to 7V | | SNSx | -0.3V to 7V | | NDRVx | -0.3V to 7V | | CFB | -0.3V to 7V | | SC | -0.3V to 40V | | AFB | -0.3V to 7V | CS -0.3V to 7V VCC -0.3V to 7V Storage Temperature -65°C to +150°C Soldering Dwell Time, Temp. Infrared 20sec, 240°C Vapor Phase 75sec, 219°C ESD Rating (Note 2) Human Body Model 2 kV ## **Operating Ratings** (Note 1) VIN 4.5V to 36V Junction Temp. Range $-40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ Thermal Resistance $(\theta_{JA})$ (Note 3) TSSOP-28 (0.5W) 32°C/W Power Dissipation (Note 4) TSSOP-28 3.1W **Electrical Characteristics** Specifications in standard type are for TJ = $25^{\circ}$ C only, and limits in boldface type apply over the junction temperature (TJ) range of - $40^{\circ}$ C to + $125^{\circ}$ C. Unless otherwise stated, $V_{IN}$ = 12V. Minimum and Maximum limits are guaranteed through test, design, or statistical correlation. Typical values represent the most likely parametric norm at TJ = $25^{\circ}$ C, and are provided for reference purposes only. (Note 5) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |----------------------------------|---------------------------------------------|-------------------------------------------|-------|--------|-------|-------| | System | | | | | | | | Ι <sub>Q</sub> | Operating VIN Current (Note 6) | DIM = 5V | | 4.0 | 4.85 | mA | | $I_{Q\_SB}$ | Standby mode VIN current | EN = 1V | | 3.7 | | mA | | $I_{Q\_SD}$ | Shutdown mode VIN Current | EN = 0V, Vin = 36V | | 15 | 23 | uA | | V <sub>CC</sub> | VCC voltage | Iload = 25 mA, Vin = 5.5 to 36V | 4.80 | 5 | 5.24 | ٧ | | VCC <sub>ILIM</sub> | VCC current limit | | | 72 | | mA | | UVLO | UVLO threshold | VIN rising, measured at VCC | | 4.36 | 4.50 | ٧ | | | hysteresis | | | 0.28 | | V | | V <sub>EN_ST</sub> | Enable pin Standby threshold | EN rising | | 0.75 | | V | | $V_{EN}$ | Enable pin On threshold | EN rising | 1.185 | 1.230 | 1.275 | V | | | hysteresis | | | 115 | 165 | mV | | Linear Current C | ontroller | | | | | | | $V_{REF}$ | Reference Voltage | IREF < 300 μA | 2.45 | 2.5 | 2.55 | ٧ | | I <sub>REFIN</sub> | REFIN input bias current | REFIN = 300 mV | | 14 | 80 | nA | | $\Delta V_{REF} / \Delta V_{IN}$ | Line regulation | 5.5V < VIN < 36V | | 0.0001 | | %/V | | V <sub>NDRV</sub> | NDRVx drive voltage capability | INDRVx = 5 mA | | 3.7 | | V | | I <sub>NDRV_SK</sub> | NDRVx drive sink current | $NDRV_X = 0.9V$ | 4 | 6 | 8 | mA | | I <sub>NDRV_SC</sub> | NDRVx drive source current | $NDRV_X = 0.9V$ | 10 | 15 | 20 | mA | | I <sub>SNS</sub> | SNSx input bias current | SNSx = 300 mV | | 20 | 30 | μA | | V <sub>os</sub> | SNSx amp offset voltage | REFIN = 300 mV (LM3431) | -5 | | +5 | mV | | V <sub>os</sub> | SNSx amp offset voltage | REFIN = 300 mV (LM3431A) | -3 | | +3 | mV | | V <sub>OS_DELTA</sub> | Ch. To Ch. offset voltage mismatch (Note 7) | REFIN = 300 mV, 25°C (LM3431) | | | 5.5 | mV | | V <sub>OS_DELTA</sub> | Ch. To Ch. offset voltage mismatch (Note 7) | REFIN = 300 mV, -40°C to +125°C (LM3431) | | | 6 | mV | | V <sub>OS_DELTA</sub> | Ch. To Ch. offset voltage mismatch (Note 7) | REFIN = 300 mV, 25°C (LM3431A) | | | 3.5 | mV | | V <sub>OS_DELTA</sub> | Ch. To Ch. offset voltage mismatch (Note 7) | REFIN = 300 mV, -40°C to +125°C (LM3431A) | | | 4 | mV | | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |----------------------------------|-------------------------------------------|-------------------------------------|------|-------|------|-------| | bw | SNSx amp bandwidth | At unity gain | | 2 | | MHz | | V <sub>LEDOFF</sub> | LEDOFF voltage | DIM low | | 5 | | V | | V <sub>DIM</sub> | DIM threshold | MODE/F > 4V | | 1.9 | 2.3 | V | | | hysteresis | | | 0.8 | | V | | $T_{DIM}$ | Minimum internal DIM pulse width (Note 8) | | | 0.4 | | μs | | $DIM_{DLY_R}$ | DIM to NDRV delay time | DIM rising | | 100 | | ns | | $DIM_{DLY_F}$ | DIM to NDRV delay time | DIM falling | | 90 | | ns | | TH <sub>MODE/F</sub> | MODE/F threshold | For Digital Dimming control | | 3.8 | | V | | I <sub>MODE/F</sub> | MODE/F source/sink current | | | 40 | | uA | | $V_{MODE_L}$ | MODE/F minimum voltage | Analog dimming mode | | 0.37 | | V | | V <sub>MODE_H</sub> | MODE/F peak voltage | Analog dimming mode | | 2.5 | | V | | Protection | • | <u> </u> | | | | | | V <sub>SC_SHORT</sub> | SC high threshold | LED short circuit fault, SC rising | 5.7 | 6 | 6.2 | V | | V <sub>SC_OPEN</sub> | SC open clamp voltage | LED open circuit fault, SC rising | 3.16 | 3.50 | 3.87 | V | | I <sub>DLY_SC</sub> | DLY source current | DLY = 1.0V | 39 | 57 | 73 | μΑ | | I <sub>DLY_SK</sub> | DLY sink current | DLY = 1.0V | | 1.8 | | μA | | V <sub>DLY</sub> | DLY threshold voltage | DLY rising | 2.40 | 2.8 | 3.16 | V | | V <sub>DLY_reset</sub> | DLY reset threshold voltage | DLY falling | | 350 | | mV | | T <sub>DLY_BLK</sub> | DLY blank time | DIM rising | | 1.6 | | μs | | V <sub>THM</sub> | THM threshold | | 1.19 | 1.23 | 1.27 | V | | I <sub>THM</sub> | THM hysteresis current | THM = 1V | 1 | 9.6 | | μA | | I <sub>ILIM</sub> | ILIM max source current | COMP = 2.0V | 31 | 40 | 46 | μA | | V <sub>AFB_max</sub> | AFB overvoltage threshold | | 1.87 | 2.0 | 2.22 | v | | V <sub>AFB_UVP</sub> | AFB undervoltage threshold | AFB falling | 0.73 | 0.85 | 0.98 | V | | T <sub>SD</sub> | Thermal shutdown threshold | | | 160 | | °C | | Boost controller | | | ļ | ļ | ļ | 1 | | V <sub>CFB</sub> | CFB voltage | DIM high | 1.60 | 1.71 | 1.82 | V | | I <sub>CFB</sub> | CFB source current | DIM high | 35 | 50 | 65 | μA | | CFB <sub>TC</sub> | CFB temperature coefficient | | | -2.6 | | mV/°C | | $\Delta V_{CFB} / \Delta V_{IN}$ | CFB Line regulation | 5.5V < VIN < 36V | | 0.001 | | %/V | | I <sub>SS/SH</sub> | SS/SH source current | At EN going high | 13 | 19 | 24 | μA | | V <sub>SS_END</sub> | SS/SH voltage | At end of soft-start cycle | 1.80 | 1.85 | 1.90 | V | | V <sub>RT</sub> | RT voltage | $R_{\rm BT} = 34.8 \text{ k}\Omega$ | 1.00 | 1.22 | 1.00 | V | | | Switching Frequency | *** | 651 | 700 | 749 | kHz | | F <sub>SW</sub> | <u> </u> | $R_{RT} = 34.8 \text{ k}\Omega$ | 180 | 200 | 220 | KI IZ | | | Minimum Switching Frequency | $R_{RT} = 130 \text{ k}\Omega$ | | | - | - | | | Maximum Switching Frequency | $R_{RT} = 22.6 \text{ k}\Omega$ | 900 | 1000 | 1100 | | | T <sub>on_min</sub> | Minimum on time | | | 170 | 230 | ns | | D <sub>MAX</sub> | Maximum duty cycle | | 80 | 85 | | % | | ILIM <sub>gm</sub> | ILIM amplifier transconductance | COMP to ILIM gain | | 85 | | umho | | Vslope | Slope compensation | Peak voltage per cycle | | 75 | | mV | | I <sub>COMP_SC</sub> | COMP source current | VCOMP = 1.2V, AFB = 0.5V | - | 155 | | μA | | I <sub>COMP_SK</sub> | COMP sink current | VCOMP =1.2V, AFB = 1.5V | | 150 | | μA | | $EA_gm$ | Error amplifier transconductance | CFB to COMP gain, DIM high | | 230 | | umho | | $R_LG$ | Gate Drive On Resistance | Source Current = 200 mA, VIN = 5.5V | | 6.4 | | Ω | | | | Sink Current = 200 mA | | 2.2 | | Ω | | $I_LG$ | Driver Output Current | Source, LG = 2.5V, VIN = 5.5V | | 0.35 | | Α | | | | Sink, LG = 2.5V | | 0.70 | | Α | - Note 1: Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is intended to be functional. For guaranteed specifications and test conditions, see the Electrical Characteristics. - Note 2: The human body model is a 100pF capacitor discharged through a 1.5 k $\Omega$ resistor into each pin. - Note 3: The Thermal Resistance specifications are based on a JEDEC standard 4-layer pcb. $\theta_{JA}$ will vary with board size and copper area. - Note 4: The maximum allowable power dissipation is a function of the maximum junction temperature, $T_{J\_MAX}$ , the junction-to-ambient thermal resistance, $\theta_{JA}$ , and the ambient temperature, $T_A$ . The maximum allowable power dissipation at any ambient temperature is calculated using: $P_{D\_MAX} = (T_{J\_MAX} T_A)/\theta_{JA}$ . The maximum power dissipation is determined using $T_A = 25^{\circ}C$ , and $T_{J\_MAX} = 125^{\circ}C$ . - Note 5: All room temperature limits are 100% production tested. All limits at temperature extremes are guaranteed through correlation using standard Statistical Quality Control (SQC) methods. All limits are used to calculate Average Outgoing Quality Level (AOQL). - Note 6: IQ specifies the current into the VIN pin and applies to non-switching operation. - Note 7: $V_{OS\_DELTA}$ specifies the maximum absolute difference between the offset of any pair of SNS amplifiers. - **Note 8:** The minimum DIM pulse width is an internal signal. Any pulse width may be applied to the DIM pin or generated via analog dimming mode. A pulse width less than 0.4 µs will be internally extended to 0.4 µs. ## Typical Performance Characteristics Unless otherwise specified the following conditions apply: $V_{IN} =$ 12V, T<sub>J</sub> = 25°C. SNS 1, 2, 3 $V_{OS}$ vs Temperature (LM3431 or LM3431A) 30041106 30041108 IQ\_SD vs Temperature # Normalized Switching Frequency vs. Temperature (700 kHz) 30041110 #### Efficiency vs. Input Voltage LED Current = 140 mA x 3, LED Vf = 25V 30041111 #### **Line Transient Response** 30041112 #### **Dimming Transient Response** 30041113 #### **LED Ripple Current** 30041114 #### **NDRV Waveforms** 30041115 # **Block Diagram** 30041116 FIGURE 1. Typical Application Schematic ## **Operation Description** The LM3431 combines a boost controller and 3 constant current regulator controllers in one device. To simplify the description, these two blocks will be described separately as Boost Controller and LED Current Regulator. All descriptions and component numbers refer to the *Figure 1* schematic. The LED bottom cathode nodes (VC1 – VC4) are referred to simply as the cathode. #### **Boost Controller** The LM3431 is a current-mode, PWM boost controller. Although the LM3431 may be operated in either continuous or discontinuous conduction mode, the following guidelines are designed for continuous conduction operation. This mode of operation gives lower output ripple and better LED current regulation. In continuous conduction mode (when the inductor current never reaches zero), the boost regulator operates in two cycles. In the first cycle of operation, the NFET is turned on and current ramps up and is storing energy in the inductor. During this cycle, diode D1 is reverse biased and load current is supplied by the output capacitors - C8 and C9 in *Figure 1*. In the second cycle, the NFET is off and the diode is forward biased. Inductor current is transferred to the load and output capacitor. The ratio of these two cycles determines the output voltage and is expressed as D or D': $$D' = 1-D = \frac{V_{IN}}{V_{OUT}}$$ where D is the duty cycle of the switch. $$D = 1 - \frac{V_{IN}}{V_{OUT}}$$ Maximum duty cycle is limited to 85% typically. As input voltage approaches the nominal output voltage, duty cycle and switch on time are reduced. When the on time reaches minimum, pulse skipping will occur. This increases the output ripple voltage and can cause regulator saturation and poor LED current regulation. If input voltage equals or exceeds the set output voltage, switching will stop and the output voltage will become unregulated. This will force an increase in the LED cathode voltage and NPN regulator power dissipation. Although this condition can be tolerated, it is not recommended. Therefore, input voltage should be restricted to keep on time above the minimum (see Switching Frequency section) and at least 1V below the set output voltage. #### **ENABLE and UVLO** The EN pin is a dual function pin combining both enable and programmable undervoltage lockout (UVLO). The shutdown threshold is 0.75V. When EN is pulled below this threshold, the LM3431 will shutdown and IQ will be reduced to 15 $\mu$ A typically. The typical EN pin UVLO threshold is 1.23V. When the EN voltage is above this threshold, the LM3431 will begin softstart. Below the UVLO threshold, the LM3431 will remain in standby mode. A resistor divider, shown as R1 and R2 in Figure 1, can be used to program the UVLO threshold at the EN pin. This feature is used to shutdown the IC at an input voltage higher than the internal VCC UVLO threshold of 4.4V. The EN UVLO should be set just below the minimum input voltage for the application. The internal UVLO is monitored at the VCC pin. When VCC is below the threshold of 4.4V, the LM3431 is in standby mode (See VCC section). #### **SOFT-START** The SS/SH pin is a dual function softstart and sample/hold pin. The SH function is described in sections below. When the EN pin is pulled above the programmable UVLO threshold and VCC rises above the internal UVLO threshold, the SS/SH pin begins sourcing current. This charges the SS cap (C6) and the SS pin voltage in turn controls the output voltage ramp-up, sensed via the AFB pin. The softstart capacitor is calculated as shown below, where 20 µA is the typical softstart source current: $$C6 = \frac{t_{ss} \times 19 \ \mu A}{1.85 \text{V}}$$ The LED current regulators are held off until softstart is completed. During softstart, current limit is active and the CFB pin is monitored for a cathode short fault (See LED protection section). When the SS/SH voltage reaches 1.85V, the current regulators are activated, LED current begins flowing, and output voltage control is transferred to the CFB pin. Typical startup is shown below in *Figure 2*. FIGURE 2. Typical Startup Waveforms (From power-on, DIM = high) #### **OUTPUT VOLTAGE, OVP, and SH** The LM3431 boost controls the LED cathode voltage in order to drive the LED strings with sufficient headroom at optimum efficiency. When the LED strings are on, voltage is regulated to 1.7V (typical) at the CFB pin, which is one diode Vf above the LED cathode voltage. Therefore, when the LED strings are on, the output voltage (LED anodes, shown as VA in *Figure 1*) will vary according to the Vf of the LED string, while the LED cathode voltage will be regulated via the CFB pin. The AFB pin is used to regulate the output voltage when the LED strings are off, which is during startup and dimming off cycles. During LED-off times, the cathode voltage is not regulated. AFB should set the initial output voltage to at least 1.0V (CFB voltage minus one diode drop) above the maximum LED string forward voltage. This ensures that there is enough headroom to drive the LED strings at startup and keeps the SS/SH voltage below its maximum. The AFB pin voltage at the end of softstart is 1.85V typically, which determines the ratio of the feedback resistors according to the following equation: R19 = R18 x = $$\frac{V_{OUT(MAX)} - 1.85V}{1.85V}$$ The AFB resistors also set the output over-voltage (OVP) threshold. The OVP threshold is monitored during both LED on and LED off states and protects against any over voltage condition, including all LEDs open (See Open LED section). The OVP threshold at Vout can be calculated as follows: $$V_{OVP} = \frac{2.0 \text{ x (R19+ R18)}}{R18}$$ Because OVP has a fixed 2.0V threshold sensed at AFB, a larger value for R19 will increase the OVP threshold of the output voltage. During an open LED fault, the output voltage will increase by 2.6V typically (see LED Protection section). Therefore, at least this much headroom above the nominal output voltage is required to avoid a false OVP error. Note that because of the high output voltage setting at the end of softstart, a brief open LED error may occur during the short time it takes for the cathode voltage to drop to its nominal level. Figure 2 shows a typical startup waveform, where both Vout and the SS/SH voltage reach their peak before the LED current turns on. Once LED current starts, SS/SH and Vout drop to the nominal operating point. While the LEDs are on, the AFB voltage is sampled to the SS/SH pin. During LED-off time, this SS/SH voltage is used as the reference voltage to regulate the output. This allows the output voltage to remain stable between on and off dimming cycles, even though there may be wide variation in the LED string forward voltage. The SS/SH pin has a maximum voltage of 1.9V. Therefore, the AFB voltage when the LEDs are on must be below this limit for proper regulation. This will be ensured by setting the AFB resistors as described above. During LED-off cycles, there is minimal loading on the output, which forces the boost controller into pulse skipping mode. In this mode, switching is stopped completely, or for multiple cycles until the AFB feedback voltage falls below the SS/SH reference level. #### **SWITCHING FREQUENCY** The switching frequency can be set between 200 kHz and 1 MHz with a resistor from the RT pin to ground. The frequency setting resistor (R6 in *Figure 1*) can be determined according to the following empirically derived equation: $$R_T = 35403 \text{ x f}_{SW}^{-1.06}$$ Where the $f_{SW}$ is in kHz and the $R_T$ result is in kohm. FIGURE 3. Switching Frequency vs R<sub>T</sub> For a given application, the maximum switching frequency is limited by the minimum on time. When the LM3431 reaches its minimum on-time, pulse skipping will occur and output ripple will increase. To avoid this, set the operating frequency below the following maximum setting: $$f_{SW(MAX)} = \frac{D}{t_{ON(MIN)}}$$ #### **INDUCTOR SELECTION** Figure 4 shows how the inductor current, $I_L$ , varies during a switching cycle. FIGURE 4. Inductor Current, SW Voltage, and Vout The important quantities in determining a proper inductance value are $I_{L(AVE)}$ (the average inductor current) and $\Delta i_L$ (the peak to peak inductor current ripple). If $\Delta i_L$ is larger than 2 x $I_{L(AVE)}$ , the inductor current will drop to zero for a portion of the cycle and the converter will operate in discontinuous conduction mode. If $\Delta i_L$ is smaller than 2 x $I_L$ , the inductor current will stay above zero and the converter will operate in continuous conduction mode. To determine the minimum L, first calculate the $\rm I_{L(AVE)}$ at both minimum and maximum input voltage: $$I_{L(AVE)} = \frac{I_{OUT}}{D'}$$ Where $I_{OUT}$ is the sum of all LED string currents at 100% dimming. $I_{L(AVE)}$ will be highest at the minimum input voltage. Then determine the minimum L based on $\Delta i_L$ with the following equation: $$L_{(MIN)} = \frac{V_{IN(MAX)} \times D_{(MIN)}}{\Delta i_L \times f_{SW}}$$ A good starting point is to set $\Delta i_L$ to 150% of the minimum $I_L$ (AVE) and calculate using that value. The maximum recommended $\Delta i_L$ is 200% of $I_{L(AVE)}$ to maintain continuous current in normal operation. In general a smaller inductor (higher ripple current) will give a better dimming response due to the higher dI/dt. This is shown graphically below. FIGURE 5. Inductor Current During Dimming The resulting peak to peak inductor current is: $$\Delta i_L = \frac{V_{IN} \times D}{L \times f_{SW}}$$ And the resulting peak inductor current is: $$IL_{PEAK} = IL_{(AVE)} + \frac{\Delta i_L}{2}$$ Peak inductor current will occur at minimum V<sub>IN</sub>. The inductor must be rated to handle both the average current and peak current, which is the same as the peak switch current. As switching frequency increases, less inductance is required. However, some minimum inductance value is required to ensure stability at duty cycles greater than 50%. The minimum inductance required for stability can be calculated as: $$L_{(MIN)} = \frac{R3 \times (V_{OUT} - 2 \times VIN_{(MIN)})}{f_{SW} \times 75 \text{ mV} \times 2}$$ Where R3 is the sense resistor determined in the next section. Although the inductor must be large enough to meet both the 12 stability and the $\Delta i_L$ requirements, a value close to minimum will typically give the best performance. #### **CURRENT SENSING** Switch current is sensed via the sense resistor, R3, while the switch is on and the inductor is charging. The sensed current is used to control switching and to monitor current limit. To optimize the control signal, a typical sense voltage between 50mV and 200mV is recommended. The sense resistor can therefore be calculated by the following equation: $$\frac{50~mV}{IL_{(AVE\_MIN)}} \le R3 \le \frac{200~mV}{IL_{(AVE\_MAX)}}$$ Since I<sub>L(AVE)</sub> will vary with input voltage, R3 should be determined based on the full input voltage range, although the resulting value may extend somewhat outside the recommended range. #### **CURRENT LIMIT** Current limit occurs when the voltage across the sense resistor (measured at the CS pin) equals the current limit threshold voltage. The current limit threshold is set by R4. This value can be calculated as follows: R4 = $$\frac{(IL_{(LIM)} \times R3) + (D \times 75 \text{ mV})}{40 \mu A}$$ Where $40 \,\mu A$ is the typical ILIM source current in current limit and ILlim is the peak (not average) inductor current which triggers current limit. To avoid false triggering, current limit should be set safely above the peak inductor current level. However, the current limit resistor also has some effect on the control loop as seen in the block diagram. For this reason, R4 should not be set much higher than necessary. When current limit is activated, the NFET will be turned off immediately until the next cycle. Current limit will typically result in a drop in output and cathode voltage. This will cause the COMP pin voltage to increase to maximum, which will trigger a fault and start the DLY pin source current (see LED Protection section). The LM3431 will continue to operate in current limit with reduced on-time until the DLY pin has reached its threshold. However, the current limit cannot reduce the on-time below the minimum specification. In a boost switcher, there is a direct current path between input and output. Therefore, although the LM3431 will shutdown in a shorted output condition, there are no means to limit the current flowing from input to output. Note that if the maximum duty cycle of 85% (typical) is reached, the LM3431 will behave as though current limit has occurred. #### VCC The VCC pin is the output of the internal voltage regulator. It must be bypassed to PGND with a minimum 4.7 $\mu$ F ceramic capacitor. Although VCC is capable of supplying up to 72 mA, external loads will increase the power dissipation and temperature rise within the LM3431. See the TSD section for more detail. Above 72 mA, the VCC voltage will drop due to current limit. Since the UVLO threshold is monitored at this pin, UVLO may be enabled by a VCC over current event. For input voltages between 4.5V and 5.5V, connect VCC to $\rm V_{IN}$ through a 4.7 $\Omega$ resistor. This will hold VCC above the UV- LO threshold and allow operation at input voltages as low as 4.5V. It may also be necessary to add additional $\rm V_{IN}$ and VCC capacitance for low $\rm V_{IN}$ operation. #### **DIODE SELECTION** The average current through D1 is the average load current (total LED current), and the peak current through the diode is the peak inductor current. Therefore, the diode should be rated to handle more than the peak inductor current which was calculated earlier. The diode must also be capable of handling the peak reverse voltage, which is equal to the output voltage (LED Anode voltage). To improve efficiency, a low Vf Schottky diode is recommended. Diode power loss is calculated as: $$P_{DIODE} = Vf \times I_{OUT}$$ #### **NFET SELECTION** The drive pin of the LM3431 boost switcher, LG, must be connected to the gate of an external NFET. The NFET drain is connected to the inductor and the source is connected to the sense resistor. The LG pin will drive the gate at 5V typically. The critical parameters for selection of a MOSFET are: - 1. Maximum drain current rating, I<sub>D(MAX)</sub> - 2. Maximum drain to source voltage, V<sub>DS(MAX)</sub> - 3. On-resistance, $R_{DS(ON)}$ - 4. Total gate charge, Q<sub>q</sub> In the on-state, the switch current is equal to the inductor current. Therefore, the maximum drain current, $I_D$ , must be rated higher than the current limit setting. The average switch current ( $I_{D(AVE)}$ ) is given in the equation below: $$I_{D(AVE)} = I_{L(AVE)} \times D$$ The off-state voltage of the NFET is approximately equal to the output voltage plus the diode Vf. Therefore, $V_{\rm DS(MAX)}$ of the NFET must be rated higher than the maximum output voltage. The power losses in the NFET can be separated into conduction losses and switching losses. The conduction loss, Pcond, is the I²R loss across the NFET. The maximum conduction loss is given by: $$P_{COND} = R_{DS(ON)} \times D_{MAX} \times I_{L(AVE)}^{2}$$ where $D_{MAX}$ is the maximum duty cycle for the given application and $R_{DS(ON)}$ is the on resistance at high temperature. The switching losses can be roughly calculated by the following equation: $$P_{SW} = \frac{f_{SW} \times IL_{(AVE)} \times V_{OUT} \times (t_{ON} + t_{OFF})}{2}$$ Where $t_{ON}$ and $t_{OFF}$ are the NFET turn-on and turn-off times. Power is also consumed in the LM3431 in the form of gate charge losses, $P_g$ . These losses can be calculated using the formula: $$P_a = f_{SW} \times Q_a \times V_{IN}$$ where $\mathbf{Q}_{\mathrm{g}}$ is the NFET total gate charge. Pg adds to the total power dissipation of the LM3431 (See TSD section). Fast switching FETs can cause noise spikes at the SW node which may affect performance. To reduce these spikes a drive resistor up to $10\Omega$ can be placed between LG and the NFET gate. #### INPUT CAPACITOR SELECTION Because the inductor is at the input of a boost converter, the input current waveform is continuous and triangular. The inductor ensures that the input capacitor sees relatively low ripple currents. The rms current in the input capacitor is given by: $$I_{RMS\_IN} = \frac{\Delta i_L}{\sqrt{12}}$$ The input capacitor must be capable of handling this rms current. Input ripple voltage increases with increasing ESR as well as decreasing input capacitance. A typical value of 10 $\mu F$ will work well for most applications. For low input voltages, additional input capacitance may be required to prevent tripping the UVLO. Additionally, a ceramic capacitor of 1 $\mu F$ or larger should be placed close to the VIN pin to prevent noise from interfering with normal device operation. #### **OUTPUT CAPACITOR SELECTION** The output capacitor in a boost converter provides all the output current when the switch is on and the inductor is charging. As a result, the output capacitor sees relatively large ripple currents. The output capacitor must be capable of handling more than the rms current, which can be estimated as: $$I_{RMS\_OUT} = \sqrt{D \times \left[I_{OUT}^2 \times \frac{D}{D'^2} + \frac{\Delta i L^2}{12}\right]}$$ Additionally, the ESR of the output capacitor affects the output ripple and has an effect on transient response during dimming. For low output ripple voltage, low ESR ceramic capacitors are recommended. Although not a critical parameter, excessive output ripple can affect LED current. The output capacitance requirement is somewhat arbitrary and depends mostly on dimming frequency. Although a minimum value of 4 $\mu$ F is recommended, at lower dimming frequencies, the longer LED-off times will typically require more capacitance to reduce output voltage transients. When ceramic capacitors are used, audible noise may be generated during LED dimming. Audible noise increases with the amplitude of output voltage transients. To minimize this noise, use the smallest case sizes and if possible, use a larger number of capacitors in parallel to reduce the case size of each. Output transients are also minimized via the FF pin (See Setting FF section). Setting the dimming frequency above 18 kHz or below 500 Hz will also help eliminate the audible effects of output voltage transients. When selecting an output capacitor, always consider the effective capacitance at the output voltage, which can be less than 50% of the capacitance specified at 0V. Use this effective capacitance value for the compensation calculations below. #### **COMPENSATION** Once the output capacitor is selected, the control loop characteristics and compensation can be determined. The COMP pin is provided to ensure stable operation and optimum transient performance over a wide range of applications. The following equations define the control-to-output or power stage of the loop: $$\begin{split} f_{P1} &= \frac{KD}{2\pi \ x \ R_L \ x \ C_{OUT}} \\ f_{Z1} &= \frac{1}{2\pi \ x \ ESR \ x \ C_{OUT}} \\ RHP_Z &= \frac{V_{OUT} \ x \ (D')^2}{2\pi \ x \ I_{OUT} \ x \ L} \\ fpn &= \frac{f_{SW}}{2} \end{split}$$ Where $R_L$ is the load resistance corresponding to LED current, and $K_{\rm f}$ is calculated as shown: $$R_{L} = \frac{V_{OUT}}{I_{OUT}}$$ $$KD = 1 + \frac{D'^{2} \times 75 \text{ mV}}{I_{OUT} \times R3} + \frac{D'^{3} \times R_{L}}{L \times f_{SW} \times 2}$$ Since the control-to-output response will shift with input voltage, the compensation should be calculated at both the minimum and maximum input voltage. The zero created by the ESR of the output capacitor, $f_{z1}$ , is generally at a very high frequency if the ESR is small. If low ESR capacitors are used $f_{z1}$ can be neglected and if high ESR capacitors are used, $C_{C2}$ can be added (see below). A current mode control boost regulator has an inherent right half plane zero, RHPz. This has the effect of a zero in the gain plot, causing a +20dB/decade increase, but has the effect of a pole in the phase, subtracting 90° in the phase plot. This can cause instability if the control loop is influenced by this zero. To ensure the RHP zero does not cause instability, the control loop must be designed to have a bandwidth of less than one third the frequency of the RHP zero. The regulator also has a double pole, fpn, at one half the switching frequency. The control loop bandwidth must be lower than 1/5 of fpn. A typical control-to-output gain response is shown in *Figure 6* below. FIGURE 6. Typical Control-to-Output Bode Plot Once the control-to-output response has been determined, the compensation components are selected. A series combi- nation of Rc and Cc is recommended for the compensation network, shown as R9 and C4 in the typical application circuit. The series combination of Rc and Cc introduces a pole-zero pair according to the following equations: $$f_{ZC} = \frac{1}{2\pi \times R_C \times C_C}$$ $$f_{PC} = \frac{1}{2\pi \times R_0 \times C_0}$$ where $R_{\rm O}$ is the output impedance of the error amplifier, approximately 500 k $\Omega$ . The initial value of $R_{\rm C}$ is determined based on the required crossover frequency from the following equations using the maximum input voltage: $$R_{C} = \frac{B}{EA_{gm} \times ILIM_{gm} \times R4}$$ $$B = \frac{f_{CROSS}}{f_{P1} \times A_{cm}}$$ $$A_{cm} = \frac{V_{IN}}{R3 \times I_{OUT} \times KD}$$ Where B is the mid-frequency compensation gain (in v/v), R4 is the current limit setting resistor, Acm is the control-output DC gain, and the gm values are given in the electrical characteristic table. Fcross is the maximum allowable crossover frequency, based on the calculated values of $f_{pn}$ and RHPz. Any Rc value lower than the value calculated above can be used and will ensure a low enough crossover frequency. Rc should set the B value typically between 0.01v/v and 0.1v/v (-20db to -40db). Larger values of $R_{\rm C}$ will give a higher loop bandwidth. However, because the dynamic response of the LM3431 is enhanced by the FF pin (See Setting FF section) the $\rm R_{\rm C}$ value can be set conservatively. The typical range for $\rm R_{\rm C}$ is between 300ohm and 3 k $\Omega$ . Next, select a value for Cc to set the compensation zero, $\rm f_{zc}$ , to a frequency greater or equal to the maximum calculated value of $\rm f_{p1}$ ( $\rm f_{zc}$ cancels the power pole, $\rm f_{p1}$ ). Since an fzc value of up to a half decade above fp1 is acceptable, choose a standard capacitor value smaller than calculated. Confirm that fpc, the dominant low frequency pole in the control loop, is less than 100 Hz and below $\rm f_{p1}$ . The typical range for C $_{\rm C}$ is between 10 nF and 100 nF. The compensation zero-pole pair is shown graphically below, along with the total control loop, which is the sum of the compensation and output-control response. Since the calculated crossover frequency is an approximation, stability should always be verified on the bench. FIGURE 7. Typical Compensation and Total Loop Bode Plots When using an output capacitor with a high ESR value, another pole, $\mathbf{f}_{pc2}$ , may be introduced to cancel the zero created by the ESR. This is accomplished by adding another capacitor, $\mathbf{C}_{C2}$ , shown as C13 in the *Figure 1*. The pole should be placed at the same frequency as $\mathbf{f}_{z1}$ . This pole can be calculated as: $$f_{PC2} = \frac{1}{2\pi \times C_{C2} \times (R_C /\!\!/ R_O)}$$ To ensure this equation is valid, and that $C_{C2}$ can be used without negatively impacting the effects of $R_C$ and $C_C$ , $f_{pc2}$ must be at least 10 times greater than $f_{zc}$ . ## **LED Current Regulator** #### **SETTING LED CURRENT** LED current is independently regulated in each of 3 strings by regulating the voltage at the SNS pins. Each SNS pin is connected to a sense resistor, shown in the typical application schematic as R10 - R13. The sense resistor value is calculated as follows: $$R_{SNS} = \frac{REFIN}{I_{LED} + I_{NDRV}}$$ Where $I_{LED}$ is the current in each LED string, REF $_{\rm IN}$ is the regulated voltage at the REFIN pin, and INDRV is the NPN base drive current. If using NFETs, INDRV can be ignored. A minimum REFIN voltage of 100 mV is required, and 200mV to 300mV is recommended for most applications. The REFIN voltage is set with a resistor divider connected to the REF pin, shown as R7 and R8 in the typical application schematic. The resistor values are calculated as follows: $$R7 = R8 \times \frac{2.5 \text{V} - \text{REFIN}}{\text{REFIN}}$$ The sum of R7 and R8 should be approximately 100k to avoid excessive loading on the REF pin. #### NDRV The NDRV pins drive the base of the external NPN or N-channel MOSFET current regulators. Each pin is capable of driving up to 15 mA of base current typically. Therefore, NPN devices with sufficient gain must be selected. The required NDRV current can be calculated from the following equation, where $\beta$ is the NPN transistor gain. $$I_{NDRV} = \frac{I_{LED}}{\beta}$$ If NFETs are used, the NDRV current can be ignored. NPN transistors should be selected based on speed and power handling capability. A fast NPN with short rise time will give the best dimming response. However, if the rise time is too fast, some ringing may occur in the LED current. This ringing can be improved with a resistor in series with the NDRV pins. The NPNs must be able to handle a power equal to I<sub>LED</sub> x NPN voltage. Note that the NPN voltage can be as high as approximately 5.5V in a fault condition. The NDRV pins have a limited slew rate capability which can increase the turn-on delay time when driving NFETs. This delay increases the minimum dimming on-time and can affect the dimming linearity at high dimming frequencies. Low V<sub>GS</sub> threshold NFETs are recommended to ensure that they will turn fully on within the required time. At dimming frequencies above 10 kHz, NPN transistors are recommended for the best performance. #### **CFB AND SC DIODES** The bottom of each LED string is connected to the CFB and SC pins through diodes as shown in *Figure 1*. The CFB pin receives voltage feedback from the lowest cathode voltage. The other string cathode voltages will vary above the regulated CFB voltage. The actual cathode voltage on these strings will depend on the LED forward voltages. This ensures that the lowest cathode voltage (highest Vf) will be regulated with enough headroom for the NPN regulator. The SC pin monitors for LED fault conditions and limits the maximum cathode voltage (See LED Protection section). In this way, each LED string's cathode is maintained within a window between minimum headroom and fault condition. Both the CFB and SC diodes must be rated to at least 100 $\mu$ A, and the CFB diode should have a reverse voltage rating higher than $V_{OUT}$ . With these requirements in mind, it is best to use the smallest possible case size in order to minimize diode capacitance which can slow the LED current rise and fall times. #### **DIMMING** The LM3431 is compatible with both analog and digital LED dimming signals. The MODE/F pin is used to select analog or digital mode. When MODE/F is pulled above 3.8V, digital mode is enabled and a PWM signal up to 25 kHz can be applied to the DIM pin. In this mode, the LED current regulators will be active when DIM is above 2V (typical) and inactive when DIM is pulled below 1.1V (typical). Although any pulse width may be used at the DIM pin, 0.4 µs is the minimum LED on time (in either digital or analog mode). This limits the minimum dimming duty cycle at high dimming frequencies. For example, at 20 kHz, the dimming duty cycle is limited to 0.8% minimum. At lower dimming frequencies, the dimming duty cycle can be much lower and the minimum depends on the application conditions including the FF setting (see Setting FF section). In analog dimming mode, the MODE/F pin is used to set the PWM dimming frequency, and duty cycle is controlled by varying the analog voltage level at the DIM pin. To operate in analog mode, connect a capacitor from MODE/F to ground, shown as C5 in the typical application (without the pull-up resistor installed). The dimming frequency is set according to the following equation: $$C5 = \frac{40 \ \mu A}{2 \ x \ f_{DIM} \ x \ 2.13}$$ In analog mode, the MODE/F pin will generate a triangle wave with a peak of 2.5V and minimum of 0.37V. The DIM pin voltage is compared to the MODE/F voltage to create an internal PWM dimming signal whose duty cycle is proportional to the DIM voltage. When the DIM voltage is above 2.5V, the duty cycle is 100%. Duty cycle will vary linearly with DIM voltage as shown in *Figure 8*. Typical analog dimming waveforms are shown below in *Figure 9*. FIGURE 8. Analog Mode Dimming Duty Cycle vs. DIM voltage FIGURE 9. Analog Dimming Mode Waveforms In PWM dimming, the average LED current is equal to the set LED current ( $I_{LED}$ ) multiplied by the dimming duty cycle. The average LED current tracks the dimming ratio with exceptional linearity. However, the accuracy of average LED current depends somewhat on the rise and fall times of the external current regulators. This becomes more apparent with short on-times. To ensure good linearity, select NPN regulators with short and similar rise and fall times. #### SETTING FF To minimize voltage transients during LED dimming, the output voltage is regulated via the AFB pin during LED off times. However, because the control loop has a limited response time, voltage transients can never be completely eliminated. If these transients are large enough, LED current will be affected and ceramic output capacitors may generate audible noise. The FF pin speeds up the loop response time, and thus minimizes output voltage transients during dimming. A resistor connected from FF to ground, Rff, sets the FF current which is injected into the control loop at the rising and falling edge of the dimming signal. In this way, the FF pin creates a correction signal before the control loop can respond. A smaller FF resistor will generate a larger correction signal. The minimum recommended Rff value is 10k. Since the amount of FF correction required for a given application depends on many factors, it is best to determine a FF resistor value through bench testing. Use the following procedure to determine an optimal Rff value: An Rff value of approximately 20k is a good starting point. A 20 $k\Omega$ potentiometer in series with a 10 $k\Omega$ resistor works well for bench testing. The dimming frequency must be selected before setting Rff. Confirm that boost switching operation is stable at 100% dimming duty cycle. Adjust Rff until the COMP pin voltage is between 0.8V and 0.9V. Next, monitor the cathode voltage response at a low dimming duty cycle while adjusting Rff until the overshoot and undershoot is minimal or there is a slight overshoot. Check the cathode voltage response at the lowest input voltage and lowest dimming duty cycle and adjust Rff if necessary. This is typically the worst case condition. The curves in *Figure 10* below show the variation in cathode voltage with different Rff settings. Notice that at the ideal setting, both the cathode voltage and COMP voltage are flat. For clarity, the 3 cathode voltage curves in this figure have been offset; all FF settings will result in the cathode voltage settling at 1.2V typically. FIGURE 10. FF Setting Example Once an Rff value has been set, check the cathode voltage over the input voltage range and dimming duty range. Some further adjustment may be necessary. In practice the FF pin also has a small effect on the control loop response. As a final step, switching stability at 100% dimming duty should be re-verified once the Rff value has been selected. At the optimal Rff setting, output voltage transients will be minimized and the cathode voltage will be stable across the range of input voltage and dimming duty cycle. The ideal cathode response illustrated in *Figure 10* may not be achievable over the entire input voltage range. However, LED current will not be affected as long as the cathode voltage remains above the regulator saturation voltage and below the open LED fault threshold (See Open LED section). A wide input voltage range will cause a wider variation in the feedforward effect, thus making duty cycles less than 1% more difficult to achieve. For any given application there is a minimum achievable dimming duty cycle. Below this duty cycle, the cathode voltage will begin to drift higher, eventually appearing as an open LED fault (See LED Protection section). During an LED open fault condition, cathode voltage overshoot will tend to increase. If Rff is not set appropriately, high overshoots may be detected as an LED short fault and lead to shutdown. #### LED PROTECTION #### **Fault Modes and Fault Delay** The LM3431 provides 3 types of protection against several types of potential faults. The table below summarizes the fault protections and groups the fault responses into three types (the auto-restart option is described in the next section). #### **Fault Mode Summary** | fault | mechanism | action | response | type | |-----------------|-------------|---------|--------------|-------| | 1 LED | SC > 3.1V | DLY | continue to | -7,60 | | open | 00 > 0.17 | charges | regulate | | | 1 LED | SC > 3.1V | DLY | continue to | 1 | | short | 30 > 3.17 | charges | regulate | | | All LEDs | AFB > 2.0V | DLY | Shutdown or | | | open | AI D > 2.0V | charges | auto-restart | | | <u> </u> | AFB > 2.0V | DLY | Shutdown or | | | Output<br>over- | AFD > 2.0V | | auto-restart | | | voltage | | charges | auto-restart | | | | 00 001 | DLV | Observation | | | multiple | SC > 6.0V | DLY | Shutdown or | | | LED short | | charges | auto-restart | _ | | Multiple | AFB < 0.85V | DLY | Shutdown or | 2 | | LED | | charges | auto-restart | | | short, | | | | | | VIN<6V | | | | | | Cathode | CFB low at | DLY | Shutdown or | | | short | startup | charges | auto-restart | | | Current | COMP at | DLY | Shutdown or | | | limit | max | charges | auto-restart | | | UVLO | VCC or EN | No DLY | stand by | | | | low | flag | - | | | TSD | IC over | No DLY | stand by | | | | temperature | flag | | 3 | | THM | THM < 1.2V | No DLY | stand by | | | | | flag | | | When Type 1 or Type 2 faults occur, the DLY pin begins sourcing current (57 µA typical). A capacitor connected from DLY to ground (C7) sets the DLY voltage ramp and shutdown delay time. For a Type 1 fault, the LM3431 will continue to regulate, although the DLY pin remains high. In this condition, the DLY pin will charge to a maximum of 3.6V (typical). In case of a Type 2 fault, when the DLY voltage reaches 2.8V (typical), the LM3431 will shut down and the DLY pin will remain at 3.6V. For evaluation and debugging purposes, Type 2 shutdown can be disabled by grounding the DLY pin. It is not recommended to leave the DLY pin open. For any fault other than a cathode short, the DLY pin will discharge (sinking 1.8 $\mu$ A) when the fault is removed before shutdown occurs. Since most fault conditions can only be sensed during the LED-on dimming period, the DLY pin will not charge during LED-off times. When the LEDs are off, DLY is in a high impedance state and its voltage will remain constant. If a fault is removed during the LED-off period, DLY will begin discharging at the next LED-on cycle. If the fault is not removed, DLY will continue charging at the next LED-on cycle. Therefore, the DLY charging time is controlled by both the DLY capacitor and the dimming duty cycle. The time for the DLY pin to charge to the shutdown threshold can be calculated as shown: $$t_{dly} = \frac{C7 \times 2.8V}{57 \mu A} \times \frac{1}{D_{DIM}}$$ Where D<sub>DIM</sub> is the dimming duty cycle. *Figure 11* below shows the DLY pin charging during dimming due to a Type 1 fault: FIGURE 11. DLY Charging, 1 LED Open Fault When the LED string turns on, there is a 1.6 µs typical blanking time for fault detection. This ensures that the LED cathode voltage will reach its regulation point and faults will not be falsely triggered. However, faults can not be detected during short dimming cycles of less than 1.6 µs. When a Type 3 fault occurs, DLY does not charge. The LM3431 will enter standby mode and restart from softstart when the fault condition is removed. #### **Fault Shutdown and Automatic Restart** In normal operation, the LM3431 must be powered off or put into standby via the EN pin to restart after a fault shutdown. However, the LEDOFF pin can be connected to GND to enable the automatic restart feature. During startup, the LEDOFF voltage is monitored and if grounded, auto-restart mode is enabled. In auto-restart mode, the DLY pin will be discharged by a 1.8 $\mu$ A sink current after a Type 2 shutdown. In this mode, DLY will not reach 3.6V, but will start discharging from the shut down threshold of 2.8V. When the DLY pin voltage falls to 350 mV (typical) the LM3431 will restart from softstart mode. In this way, the DLY capacitor controls the restart delay time. If the LEDOFF pin is used to control additional LED strings (see LEDOFF section), then the automatic restart feature cannot be enabled. In the case of an output over-voltage fault (all LEDs open), DLY will not discharge until the AFB voltage falls below the OVP threshold. *Figure 12* below shows an OVP fault with auto-restart activated. The output voltage increases when all LEDs are opened, causing DLY to charge. DLY remains at 2.8V until Vout falls below the OVP threshold. When DLY discharges to 350 mV, softstart begins. In auto-restart mode, the LM3431 will re-start continually until the fault is removed. In this example, the fault is removed and normal operation continues after one attempted re-start. FIGURE 12. OVP and Auto-Restart #### Open LED If any LED string fails open, the boost regulator will sense a low voltage at the CFB pin. This will cause the output voltage to increase, causing the other LED string cathode voltages to also increase. When the SC pin voltage rises to 3.1V, a Type 1 fault will be triggered and the DLY pin will begin sourcing current. In this mode, the SC voltage will be clamped at 3.5V (typical) and the regulators will continue to operate. At this higher cathode voltage, power dissipation will increase in the external NPN regulators. Power dissipation will also increase in the LM3431 since any open string will cause the NDRV pin to source its maximum current. A one LED open fault condition is shown in *Figure 11* above. The open LED causes the cathode voltage to increase, and DLY charges during each LED on cycle while current continues to be regulated in the other LED strings. If all LED strings fail open, the same action will cause the output voltage to increase. However, in this case, SC will be held low and cannot sense the failure. Instead, this failure mode is sensed by AFB. When AFB reaches its over-voltage threshold of 2.0V (typical), a Type 2 fault will be triggered, the DLY pin will begin sourcing current, and the LM3431 will shut down Unlike the SC and CFB fault detection, the AFB pin is always monitored. Therefore, DLY charging time will not be affected by the dimming duty cycle and any over-voltage condition will cause DLY to charge. #### Shorted LED If an LED fails short circuit, the SC voltage will increase. When SC reaches 3.1V, the same Type 1 fault as an open LED will be triggered. Current in the affected string will continue to be regulated, with the cathode clamped at one diode $V_f$ above 3.5V. As in the case of 1 LED open, the power dissipation will increase in the external NPN regulator of the shorted string. However, if enough LEDs or an entire string are shorted, the SC pin will rise to the short circuit threshold of 6.0V. This will cause a Type 2 fault, and the LM3431 will shut down when the DLY threshold is reached. When an LED string is shorted, the LM3431 will attempt to reduce the SC voltage to 3.5V. As a result, switching will stop, and the cathode voltage will be brought to the minimum level, which is Vin. If Vin is less than approximately 6V and the DLY time is long enough, SC will fall below the 6V short circuit fault threshold. In this case, the shorted string fault will be detected as an AFB under-voltage (UVP) fault. When AFB falls below 0.85V (typical) a Type 2 fault will be triggered. As is the case with OVP detection, the AFB UVP threshold is monitored during both LED on and LED off cycles. A UVP fault will cause DLY to charge, unaffected by the dimming duty cycle. *Figure 13* below shows the sudden cathode voltage increase due to an LED string short. DLY begins charging and charges continuously when an AFB under-voltage is detected, eventually causing a shutdown. FIGURE 13. LED String Short Fault and UVP Detection #### **Shorted Cathode** At the end of softstart, the CFB voltage is monitored. In normal startup, the LED strings are off and CFB voltage increases with the output voltage. If the CFB voltage stays below approximately 1.9V, a cathode short to ground condition is detected and a Type 2 fault is triggered. At the end of softstart, the DLY pin will begin sourcing current and it will continue sourcing until the shutdown threshold is reached, even if the short condition is removed. When a cathode short occurs, the LEDs in the affected string will be driven on during the soft-start and DLY periods. Therefore, the DLY and soft-start time should be set short enough for the LED string to withstand the burst of unregulated current. #### THERMAL CONSIDERATIONS To optimize performance under all conditions, the LM3431 controls the temperature coefficients of critical parameters and provides over-temperature protection for both the IC and LEDs. #### THM The THM pin is designed to monitor for over-temperature conditions at the LED array. This is done with a negative TC thermistor mounted at the LED panel. The THM circuit is a resistor divider from a reference voltage to ground, shown in *Figure 14* as R17 and Rth. As the thermistor temperature increases, the THM pin voltage will decrease. When THM drops to 1.23V (typical), a Type 3 fault is triggered and the LM3431 will enter standby until the thermistor temperature decreases and THM voltage increases. Thermistors are typically specified by their resistance at 25°C, and by their beta constant which describes the temperature coefficient. The resistance value at the desired shutdown temperature can be calculated from the beta constant or found in the thermistor datasheet table. Once the shutdown temperature resistance is known, the R17 value can be calculated as shown below. R17 = Rth @ T x $$\frac{\text{VCC - 1.23V}}{1.23\text{V}}$$ where Rth@T is the thermistor resistance at the desired shutdown temperature. Although VCC is shown in the typical application schematic, any regulated voltage source can be used in its place, including $V_{\rm RFF}$ . In shutdown, THM sinks 10 $\mu A$ to create some hysteresis. An R17 value of at least 20 $k\Omega$ is recommended to create sufficient hysteresis. Larger values of R17 (and Rth) will generate larger hysteresis. If more hysteresis is required, a resistor can be added in series with THM as shown below: FIGURE 14. THM Circuit with Hysteresis The THM hysteresis can be determined by calculating the restart threshold as shown below. If $R_{HYS}$ is not installed, calculate Rth@restart using an $R_{HYS}$ value of $0\Omega.$ Rth @ restart = $$\frac{1.23V - (10 \mu A \times R_{HYS})}{\frac{VCC - 1.23V - (10 \mu A \times R_{HYS})}{R17} - 10 \mu A}$$ Where 10 $\mu$ A is the THM sink current, and Rth@restart is the thermistor resistance at the restart temperature. Refer to the manufacturer datasheet to find the restart temperature at the calculated resistance or use the beta constant to calculate the restart temperature. During startup (and re-start), the THM monitor is active. Therefore, the thermistor temperature must be below the restart threshold for the LM3431 to startup. #### TSD If the LM3431 internal junction temperature increases above 160°C TSD is activated. This is a Type 3 fault condition. Device temperature rise is determined by internal power dissipation primarily in the LG and NDRVx drivers. The power dissipation can be estimated as follows: $$P_{D} = P_{IQ} + P_{NDRV} + P_{VCC} + P_{G}$$ $$P_{IQ} = V_{IN} \times I_{Q}$$ Where I<sub>O</sub> is 4.0 mA typically. $$P_{NDRV} = (V_{IN} - REFIN - Vbe) \times I_{NDRV} \times D_{DIM} \times #Strings$$ Where REFIN+Vbe is the NDRV voltage and $I_{NDRV}$ was calculated previously in the NDRV section. For the case of open LEDs, $I_{NDRV}$ on the open string will be at the maximum of 15 mA. The LM3431 power dissipation will be highest in open LED conditions at 100% dimming duty. If NFETs are used for regulation, $P_{NDRV}$ will be a function of dimming frequency and can be calculated as: $$P_{NDRV FET} = f dim x Q_a x V_{IN}$$ $$P_{VCC} = (V_{IN} - V_{CC}) \times I_{VCC}$$ Where $I_{VCC}$ is any current being drawn from the VCC pin, such as external op-amp power, or THM voltage divider. The LG power dissipation, PG is given in the NFET section. Temperature rise can then be calculated as: $$T_{RISE} = P_D \times \theta_{JA}$$ Where $\theta_{JA}$ is typically 32°C/W and varies with pcb copper area (Refer to the PCB Layout section). Although the TSD threshold is 160°C, the LM3431 may not operate within specification at temperatures above the maximum rating of 125°C. Power dissipation should be limited to ensure that device temperature stays within this limit. #### **TEMPERATURE COEFFICIENTS** Several device specifications are designed to vary with temperature. To maintain optimum headroom control and minimum NPN power dissipation, CFB regulation has a tempco of -2.6 mV/°C. This is matched to the typical tempco of the small signal diodes used for the cathode feedback connection. Although the CFB voltage will vary with temperature, the cathode voltage will remain stable. The SS/SH pin rises to 1.85V typically during soft start. This voltage has a tempco of approximately -2.2 mV/°C, which is designed to follow the tempco of the LED strings. At then end of soft start, the anode voltage will be greater than the maximum LED forward voltage, regardless of operating temperature. To avoid false errors, the AFB overvoltage threshold has a tempco of -1.4 mV/°C. Of course, these temperature monitoring features are most effective with the LM3431 mounted within the same ambient temperature as the LEDs. #### **LEDOFF: ADDING ADDITIONAL CHANNELS** Although the LM3431 has three internal current controllers, more channels can easily be added. A fourth LED string is shown in *Figure 1* connected to VC4. For additional channels, the sense resistor should be the same value as the main three channels. During startup and dimming off time, LEDOFF rises to 5V, which quickly turns off the external driver. While the LED strings are on, the LEDOFF signal is low, allowing normal regulation. If LEDOFF is used to add additional channels, it cannot be used to enable autorestart mode. All additional channels must also be connected through diodes to the SC and CFB pins as shown in the typical application schematic. The op-amp used to drive the additional channel current regulator must be fast enough to drive the regulator fully on within the DLY blanking time. A slew rate of 5V/µsec is typically sufficient. Also, the op-amp output must be capable of completely turning off the NPN regulator, which requires a drive voltage no greater than the REFIN voltage. A rail-to-rail type op-amp is recommended. Finally, the R14 resistor should be large enough to limit $V_{CC}$ current during the LED-off cycle. A value of at least 1k is recommended. Any additional channels will have a longer turnon delay time than channels 1-3. An additional delay time of 250 ns is typical. The added delay can affect dimming linearity at on times less than 1 $\mu$ s. #### LED CURRENT ACCURACY LED string current accuracy is affected by factors both internal and external to the LM3431. For any single string the maximum deviation from ideal is simply the sum of the sense resistor, offset error, REF voltage, REFIN resistor divider accuracy, and bipolar gain variation: Acc\_single% = $$\pm A_{R10} + 2\% + A_{R7} + A_{R8} + \frac{5 \text{ mV x } 100}{\text{REFIN}} + \frac{\Delta \beta \text{ x } 100}{2 \text{ x } \beta^2}$$ Where $A_{R10}$ is the sense resistor % accuracy, 2% is the REF voltage accuracy, $A_{R7}$ and $A_{R8}$ are the REFIN setting resistors % accuracy, 5 mV is the maximum SNS amp offset voltage (use 3 mV for LM3431A), $\beta$ is the gain of NPN transistor, and $\Delta\beta$ is the specified range of gain in the NPN. The string-to-string accuracy is the maximum difference in current between any two strings. It is best calculated using the RSS method: Acc\_s-s% = $$\pm \sqrt{2 \times A_{R10}^2 + \left(\frac{\Delta \beta \times 100}{2 \times \beta^2}\right)^2 + \frac{6 \text{ mV} \times 100}{\text{REFIN}}}$$ Where 6 mV is the maximum SNS amp delta offset voltage ( $V_{OS\_DELTA}$ over temperature, use 4 mV for LM3431A) and we are assuming the sense resistors have the same accuracy rating. If FETs are used, the $\beta$ term can be ignored in both equations. The LED current in each string will be within $\pm Acc\_single\%$ of the set current. And the difference between any two strings will be within $\pm Acc\_s-s\%$ of each other. #### **PCB LAYOUT** Good PCB layout is critical in all switching regulator designs. A poor layout can cause EMI problems, excess switching noise, and improper device operation. The following key points should be followed to ensure a quality layout. Traces carrying large AC currents should be as wide and short as possible to minimize trace inductance and associated noise spikes. These areas, shown hatched in Figure 15, are: - The connection between the output capacitor and diode - The PGND area between the output capacitor, R3 sense resistor, and bulk input capacitor $\,$ - The switch node The current sensing circuitry in current mode controllers can be easily affected by switching noise. Although the LM3431 imposes 170ns of blanking time at the beginning of every cycle to ignore this noise, some may remain after the blanking time. Following the important guidelines below will help minimize switching noise and its effect on current sensing. As shown in *Figure 15*, ground the output capacitor as close as possible to the bottom of the sense resistor. This connection should be somewhat isolated from the rest of the PGND plane (place no ground plane vias in this area). The $V_{OUT}$ side of the output capacitor should be placed close to the diode. The SW node (the node connecting the diode anode, inductor, and FET drain) should be kept as small as possible. This node is one of the main sources for radiated EMI. Sensitive traces should not be routed in the area of the SW node or inductor. The CS pin is sensitive to noise. Be sure to route this trace away from the inductor and the switch node. The CS, LG, and ILIM traces should be kept as short as possible. As shown below, R4 must be grounded close to the ground side of R3. The VCC capacitor should be placed as close as possible to the IC and grounded close to the PGND pin. Take care in routing any other VCC traces away from noise sources and use decoupling capacitors when using VCC as an external voltage supply. A ceramic input capacitor must be connected as close as possible to the VIN pin and grounded close to the PGND pin. An isolated ground area shown as SGND is recommended for small signal ground connections. The SGND plane should connect to both the exposed pad (EP) and SGND pin. The SGND and PGND ground planes should be connected to their respective pins and both pins should be connected only through the exposed pad, EP. Components connecting all of the following pins should be placed close to the device and grounded to the SGND plane: REF, REFIN, AFB, COMP, RT, FF, MODE/F, and SS/SH. These components and their traces should not be routed near the switch node or inductor. The LED current sense resistors should be grounded to the SGND plane for accurate current sensing. This area, shown as LGND in *Figure 15*, should be somewhat separated from SGND and must provide enough copper area for the total LED current. If driving more than 3 channels, the layout of the additional channels should be within a minimal area with short trace lengths. This will help to reduce ringing and delay times. Connections to the LED array should be as short as possible. Less than 25 cm is recommended. Longer lead lengths can cause excessive ringing or oscillation. A large, continuous ground plane should be placed as an inner or bottom layer for thermal dissipation. This plane should be considered as a PGND area and not used for SGND connections. To optimize thermal performance, multiple vias should be placed directly below the exposed pad to increase heat flow into the ground plane. The recommended number of vias is 10-12 with a hole diameter between 0.20 mm and 0.33 mm. See Application Note AN-1520 for more information. FIGURE 15. Example PCB Layout # Physical Dimensions inches (millimeters) unless otherwise noted eTSSOP-28 Package 28 Lead Exposed Pad TSOP Package NS Package Number MXA28A ### **Notes** For more National Semiconductor product information and proven design tools, visit the following Web sites at: | Pr | oducts | Design Support | | | | |--------------------------------|------------------------------|-------------------------|--------------------------------|--|--| | Amplifiers | www.national.com/amplifiers | WEBENCH | www.national.com/webench | | | | Audio | www.national.com/audio | Analog University | www.national.com/AU | | | | Clock Conditioners | www.national.com/timing | App Notes | www.national.com/appnotes | | | | Data Converters | www.national.com/adc | Distributors | www.national.com/contacts | | | | Displays | www.national.com/displays | Green Compliance | www.national.com/quality/green | | | | Ethernet | www.national.com/ethernet | Packaging | www.national.com/packaging | | | | Interface | www.national.com/interface | Quality and Reliability | www.national.com/quality | | | | LVDS | www.national.com/lvds | Reference Designs | www.national.com/refdesigns | | | | Power Management | www.national.com/power | Feedback | www.national.com/feedback | | | | Switching Regulators | www.national.com/switchers | | | | | | LDOs | www.national.com/ldo | | | | | | LED Lighting | www.national.com/led | | | | | | PowerWise | www.national.com/powerwise | | | | | | Serial Digital Interface (SDI) | www.national.com/sdi | | | | | | Temperature Sensors | www.national.com/tempsensors | | | | | | Wireless (PLL/VCO) | www.national.com/wireless | | | | | THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS. EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness. National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders. Copyright© 2008 National Semiconductor Corporation For the most current product information visit us at www.national.com National Semiconductor Americas Technical Support Center Email: new.feedback@nsc.com Tel: 1-800-272-9959 National Semiconductor Europe Technical Support Center Email: europe.support@nsc.com German Tel: +49 (0) 180 5010 771 English Tel: +44 (0) 870 850 4288 National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com National Semiconductor Japan Technical Support Center Email: jpn.feedback@nsc.com