# **SPECIFICATION** Rev. 3.0 | Application: | | |--------------|--| | | | ## **VACUUM FLUORESCENT DISPLAY MODULE** Model No.: 20T202DA1J | Rev. No. | Issued Date | Revision Descriptions | Remark | |-----------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------| | Tentative | Jun. 30, 2000 | * First Edition | All Pages | | Rev. 1.0 | Jan. 07, 2000 | * Change of AC Characteristics (i80 bus interface) - tcyc(/WR) =166ns → 200ns - tcyc (/RD) =166ns → 200ns - twh (/RD) =70ns → 100ns | Page - 5 | | Rev. 2.0 | Oct. 16, 2002 | * Change of Operating and Storage Temperature - Topr: (-20 ~ +75) → (-40 ~ +85) - Tstg: (-40 ~ +85) → (-50 ~ +85) * Change of Power On Reset Timing - toff: 100ms(Min.) → 1ms(Min.) - tr: 1ms(Max.) → 1us(Min.) * Change of System Block Diagram | Page - 4 Page - 5 Page - 7 | | Rev. 3.0 | Apr. 10, 2005 | * Change of Outer Dimensions * Addition of Index Page etc * Change of Production Plant (SDI -> SSVD) * Addition of Initialization and Data Set Example * Change of Document Formation | Page - 8 Page - 2 Page - 3 Page - 17 All Pages | | | | | | | Issued by | 水系泽 | |-------------|----------| | Checked by | KWY | | Approved by | Sit Jeon | | | | | Customer's Approval | | | | | | |---------------------|--|--|--|--|--| | | | | | | | | | | | | | | | | | | | | | ## ~~~~~~~ Index ~~~~~~~ | 1. SCOPE | Page - 3 | |-------------------------------------------------|---------------| | 2. FEATURES. | Page - 3 | | 3. PRECAUTIONS | Page - 3 | | 4. PRODUCT SPECIFICATIONS | Page - 4 | | 4.1 Type | Page - 4 | | 4.2 Outer Dimensions, Weight | Page - 4 | | 4.3 Environment Conditions | Page - 4 | | 4.4 Absolute Maximum Ratings | Page - 4 | | 4.5 Recommended Operating Conditions | | | 4.6 DC Characteristics | | | 4.7 Timing Chart and AC Characteristics | 9 | | 4.7.1 Power-on Reset and/or RESET Signal Timing | | | 4.7.4 M68 Type CPU Bus Write-in Timing | | | 4.7.5 M68 Type CPU Bus Read-out Timing | | | 4.7.2 i80 Type CPU Bus Write-in Timing | | | 4.7.3 i80 Type CPU Bus Read-out Timing | | | 4.8 Connector Pin Assignment | | | 4.9 System Block Diagram | | | 4.10 Connector through Hole Location | | | 4.11 Outer Dimensions | E | | 4.12 Pattern Details | Page - 8 | | 5. FUNCTION DESCRIPTIONS | $\mathcal{E}$ | | 5.1 Registers in VFD Controller | | | 5.1.1 Busy Flag (BF) | | | 5.1.2 Address Counter (ACC) | | | 5.1.3 Display Data RAM (DD-RAM) | | | 5.1.4 Character Generator ROM (CG-ROM) | | | 5.1.5 Character Generator RAM (CG-RAM) | 9 | | * CG-RAM Font Design Example | | | 5.2 Interfacing to the MPU | | | 5.3 MPU Type Select Function | <u>e</u> | | 5.4 Reset Function | • | | 5.4.1 Power-on Reset | <u>e</u> | | 5.4.2 External Reset | Page - 11 | | 6. INSTRUCTIONS | | | 6.1 Outline | | | 6.2 Instructions Descriptions | | | 6.2.1 Display Clear | | | 6.2.2 Cursor Home | | | 6.2.3 Entry Mode Set | | | 6.2.4 Display ON/OFF | | | 6.2.5 Cursor/Display Shift | | | 6.2.6 Function Set | | | 6.2.8 Set DD-RAM Address | | | 6.2.9 Read Busy Flag and Address | | | 6.2.10 Write Data to CG or DD-RAM | | | 6.2.11 Read Data from CG or DD-RAM | | | 6.3 Example of Initialization after Power ON | <u>e</u> | | * Character Code Table (CG-RAM & CG-ROM) | | ## 1. SCOPE \* This specification applies to VFD module (Model No.: 20T202DA1J) manufactured by Samsung SDI or SSVD (Shanghai Samsung Vacuum Devices). #### 2. FEATURES - \* LCD Compatible: Drop-in-replacement (Same Interface and Mechanical Dimension as LCD Module). - \* High Quality, Attractive and Readable Display: 5\*7 Dot Matrix Type Vacuum Fluorescent Display. - \* Compact and Lightweight: Flat Panel (VFD) and Surface Mount Technology. - \* +5V single power supply. - \* Brightness Level: Adjustable into 4 Levels (25%, 50%, 75% and 100%) by Software Command. - \* Support CG-RAM Fonts and CG-ROM: 8 User-definable Characters (Volatile) and 240 Masked CG-ROM Fonts. #### 3. PRECAUTIONS - \* Avoid applying excessive shock or vibration beyond the specification for the VFD module. - \* Since VFDs are made of glass material, careful handling is required. i.e. Direct impact with hard material to the glass surface (especially exhaust tip) may crack the glass. - \* When mounting the VFD module to your system, leave a slight gap between the VFD glass and your front panel. The module should be mounted without stress to avoid flexing of the PCB. - \* Avoid plugging or unplugging the interface connection with the power on, otherwise it may cause the severe damage to input circuitry. - \* Slow starting power supply may cause non-operation because one chip MCU won't be reset. - \* Exceeding any of maximum ratings may cause the permanent damage. - \* Since the VFD modules contain high voltage source, careful handling is required during powered on. - \* When the power is turned off, the capacitor does not discharge immediately. The high voltage applied to the VFD must not contact to the ICs. And the short-circuit of mounted components on PCB within 30 seconds after power-off may cause damage to those. - \* The power supply must be capable of providing at least 5 times the rated current, because the surge current can be more than 5 times the specified current consumption when the power is turned on. - \* Avoid using the module where excessive noise interference is expected. Noise may affects the interface signal and causes improper operation. And it is important to keep the length of the interface cable less than 50cm. - \* Since all VFD modules contain C-MOS ICs, anti-static handling procedures are always required. ## 4. PRODUCT SPECIFICATIONS **4.1** Type | Type (Module Name) | 20T202DA1J | |--------------------|------------------------------| | Character Format | 5 * 7 Dot Matrix with Cursor | | Number of Digits | 40 (20 Digits * 2 Lines) | **4.2 Outer Dimensions, Weight** (Refer to the Fig.-8 & 9 on Page-8 for details) | Parameter | Symbol | Specification | Unit | |------------------|---------------|-------------------------------|------| | Outer Dimensions | W * H * t | 116.0 * 37.0 * 15.0 | mm | | Panel Size | W * H | 95.0 * 25.0 | mm | | Display Size | W * H | 70.8 * 11.5 | mm | | Character Size | CW * CH | 2.4 * 5.4 | mm | | Character Pitch | CP(x) * CP(y) | 3.6 * 6.1 | mm | | Dot Size | DW * DH | 0.4 * 0.5 | mm | | Display Color | - | x= 0.250, $y$ = 0.439 (Green) | - | | Weight | - | Approx. 80 | g | ## **4.3 Environment Conditions** | Parameter | Symbol | Min. | Max. | Unit | |--------------------------|--------|------|------|------| | Operating Temperature | Topr | -40 | +85 | °C | | Storage Temperature | Tstg | -50 | +85 | °C | | Humidity (Operating) | Hopr | 0 | 85 | % | | Humidity (Non-operating) | Hstg | 0 | 90 | % | | Vibration (10 ~ 55 Hz) | - | - | 4 | G | | Shock | - | - | 40 | G | 4.4 Absolute Maximum Ratings | Parameter | Symbol | Min. | Max. | Unit | |----------------------|--------|------|---------|------| | Supply Voltage | Vcc | -0.5 | 6.0 | VDC | | Input Signal Voltage | Vis | -0.5 | Vcc+0.5 | VDC | 4.5 Recommend Operating Conditions | Parameter | Symbol | Min. | Тур. | Max. | Unit | |----------------------|--------|------|------|------|------| | Supply Voltage | Vcc | 4.5 | 5.0 | 5.5 | VDC | | Input Signal Voltage | Vis | 0 | - | Vcc | VDC | ## **4.6 DC Characteristics** (Ta = +25 °C, VCC = 5.0VDC) | Parameter | Symbol | Min. | Тур. | Max. | Unit | |-----------------------------------------|--------|--------|-------|--------|----------------------| | Supply Current *1) | ICC | - | 150 | 220 | mA | | "H" Level Logic Input Voltage | Vih | 0.7Vcc | ı | - | VDC | | "L" Level Logic Input Voltage | VIL | 1 | ı | 0.3Vcc | VDC | | "H" level Input Current (VIN = VCC) *2) | Іін | 20 | - | 500 | uA | | "L" level Input Current (VIN = 0VDC) | IIL | - | - | -1.0 | mA | | Luminance | I. | 102 | 204 | _ | ft-L | | Ediffice | L | (350) | (700) | | (cd/m <sup>2</sup> ) | <sup>\*1)</sup> The in-rush current can be approx. 5 times the specified supply current at power on. <sup>\*2)</sup> A 10k-ohm resistor is pulled-up on each input signals for TTL compatibility. ## 4.7 Timing Chart and AC Characteristics ## 4.7.1 Power-on Reset Timing Fig.-1. Power-on Reset and /RST Signal Timing ## 4.7.2 M68 type CPU Bus Interface Timing Fig.-2. Data Write-in Timing for M68 Interface Mode Fig.-3. Data Read-out Timing for M68 Interface Mode ## 4.7.3 i80 type CPU Bus Interface Timing Fig.-4. Data Write-in Timing for i80 Interface Mode Fig.-5. Data Read-out Timing for i80 Interface Mode ## 4.8 Connector Pin Assignment 14 through holes are prepared for power supply and signal interface. A connector may be able to solder to the holes. Location and dimensions are shown at Fig.-7. | Pin No. | Symbol | I/O | Descriptions | |-------------------------------------------|---------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | GND | - | Ground Terminal | | 2 | VCC | - | Supply Power Terminal | | 3 | /RST (*) | Input | Reserved for Reset Signal (Active Low) If a user would like to use external reset by using this terminal then he must short-circuit the jumper switch, JP1. i.e. /RST is signal can be used when JP1 is closed. | | 4 | RS | Input | Register Select ("0"; Instruction Register, "1"; Data Register) | | 5 | R/W (/WR) | Input | When M68 interface mode is selected (JP0; Open), this pin is to be data IN/OUT select pin. ("0"; Data Write-in, "1"; Data Read-out) When i80 interface mode is selected (JP0; Short), this pin is to be WRITE enable pin. (Writes data at rising edge of this signal.) | | 6 | E (/RD) | Input | When M68 mode is selected (JP0; Open), this pin is to be Read/Write enable. (Writes data at the falling edge and Reads data at the rising edge.) When i80 mode is selected (JP0: Short), this signal is to be READ enable pin. (When this pin is low level, logic "0", the effective data is output to data bus.) | | 7<br>8<br>9<br>10<br>11<br>12<br>13<br>14 | DB0 DB1 DB2 DB3 DB4 DB5 DB6 DB7 | I/O | These pins are used for data IN/OUT pin. When select 4 bits transfer mode, just DB4 (pin #11) to DB7 (pin #14) are used. Data are stored sequentially, with data transmitted first stored in upper bits (MSB). The DB7 (pin#14) signal can be used for BUSY flag out when RS="0" and R/W="1" for M68 read-out mode. | ## 4.9 System Block Diagram Fig.-6 System Block Diagram ## 4.10 Through-hole Location for Connector Assembly Fig.-7 Connector Through-hole Location ## 4.11 Outer Dimensions Fig.-8 Drawings for Outer Dimensions ## 4.12 Pattern Details Fig.-9 Drawings for Pattern Details #### 5. FUNCTION DESCRIPTIONS #### 5.1 Registers in VFD Controller The VFD controller has two 8-bit registers, an instruction register (IR) and a data register (DR). IR stores instruction codes, such as display clear and cursor shift, and address information for DD-RAM and CG-RAM. The IR can only be written from the host MPU. DR temporarily stores data to be written into DD-RAM or CG-RAM and temporarily stores data to be read from DD-RAM or CG-RAM. Data written into the DR from the MPU is automatically written into DD-RAM or CG-RAM by an internal operation. The DR is also used for data storage when reading data from DD-RAM or CG-RAM. When address information is written into the IR, data is read and then stored into the DR from DD-RAM or CG-RAM by internal operation. Data transfer between MPU is then completed when the MPU reads the DR. After the read, data in DD-RAM or CG-RAM at the next address is sent to the DR for the next read from the MPU. By the register selector (RS) signal, these two registers can be selected. \* Truth Table for Register Selection | | 1401 14010 101 1108 001 0010000 | | | | | | | | | | | |----|---------------------------------|-----|-----|------------------------------------------------------------|--|--|--|--|--|--|--| | RS | M68 | i | 80 | Operation | | | | | | | | | KS | R/W | /RD | /WR | Operation | | | | | | | | | 0 | 0 | 1 | 0 | IR write as an internal operation (display clear, etc.) | | | | | | | | | 0 | 1 | 0 | 1 | Read busy flag (DB7) and address counter (DB0 to DB6) | | | | | | | | | 1 | 0 | 1 | 0 | DR write as an internal operation (DR to DD-RAM or CG-RAM) | | | | | | | | | 1 | 1 | 0 | 1 | DR read as an internal operation (DD-RAM or CG-RAM to DR) | | | | | | | | #### **5.1.1 Busy Flag (BF)** When the busy flag is 1, the controller is in the internal operation mode, and the next instruction will not be accepted. When RS = 0 and R/W = 1, the busy flag is output to DB7. The next instruction must be written after ensuring that the busy flag is 0. #### 5.1.2 Address Counter (ACC) The address counter (ACC) assigns addresses for both DD-RAM and CG-RAM. When an instruction of address is written into the IR, the address information is sent from the IR to the ACC. Selection of either DD-RAM or CG-RAM is also determined concurrently by the instruction. After writing into (reading from) DD-RAM or CG-RAM, the ACC automatically increased by 1 (decreased by 1). The ACC contents are then output to DB0 to DB6 when RS = 0 and R/W = 1. #### 5.1.3 Display Data RAM (DD-RAM) Display data RAM (DD-RAM) stores display data represented in 8-bit character codes. The area in DD-RAM that is not used for display can be used as general data RAM. See below Table for the relationships between DD-RAM addresses and positions on the VFD. \* The Relationships Between DD-RAM Addresses and Positions on the VFD | | 1st Column | 2nd Column | 3rd Column | | 19th Column | 20th Column | |---------|------------|------------|------------|-------|-------------|-------------| | 1st ROW | 00 Hex | 01 Hex | 02 Hex | ••••• | 12 Hex | 13 Hex | | 2nd ROW | 40 Hex | 41Hex | 42 Hex | ••••• | 52 Hex | 53 Hex | #### 5.1.3 Character Generator ROM (CG-ROM) The character generator ROM (CG-ROM) generates character patterns of 5\*7 dots from 8-bit character codes. It can generate 240 kinds of 5\*7 dot character patterns. The character fonts are shown on the Fig.-10. The character codes 00H to 0FH are allocated to the CG-RAM. #### 5.1.4 Character Generator RAM (CG-RAM) The CG-RAM stores the pixel information (1=pixel on, 0=pixel off) for the eight user-definable 5\*7 characters including cursor. Valid CG-RAM addresses are 00H to 3FH. CG-RAM not being used to define characters can be used as general purpose RAM (lower 5 bits only). Character codes from 00H to 07H (or 08H to 0FH) are assigned to the user-definable characters (refer to Appendix-1 for Character Font Tables). The table on next page shows the relationship between the character codes, CG-RAM addresses, and CG-RAM data for each user-definable character. \* Relationship Between CG-RAM Addresses, Character Code (DD-RAM) and 5\*7 (with cursor) Dot Character Patterns (CG-RAM data). | Cl | | | | | DD- | | | | | RAM | I Ad | ldres | SS | | | CG | -RA | МΙ | ata | | | F | Pattern Example | |----|----|----|----|----|-----|----|----|----|----|-----|------|-------|----|----|----|----|-----|----|-----|-----|-----|------|------------------| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | A5 | A4 | A3 | A2 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex. | | | | | | | | | | | | | | 0 | 0 | 0 | * | * | * | 0 | 1 | 1 | 1 | 0 | 0EH | | | | | | | | | | | | | | 0 | 0 | 1 | * | * | * | 1 | 0 | 0 | 0 | 1 | 11H | | | | | | | | | | | | | | 0 | 1 | 0 | * | * | * | 1 | 0 | 0 | 0 | 1 | 11H | CG-RAM #1 | | 0 | 0 | 0 | 0 | * | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | * | * | * | 1 | 1 | 1 | 1 | 1 | 1FH | | | 0 | U | U | U | | 0 | 0 | U | U | U | U | 1 | 0 | 0 | * | * | * | 1 | 0 | 0 | 0 | 1 | 11H | (Example of "A") | | | | | | | | | | | | | 1 | 0 | 1 | * | * | * | 1 | 0 | 0 | 0 | 1 | 11H | | | | | | | | | | | | | | 1 | 1 | 0 | * | * | * | 1 | 0 | 0 | 0 | 1 | 11H | | | | | | | | | | | | | | 1 | 1 | 1 | * | * | * | 0 | * | * | * | * | 00H | Cursor Position | | | | | | | | | | | | | 0 | 0 | 0 | * | * | * | 1 | 1 | 1 | 1 | 0 | 1EH | | | | | | | | | | | | | | 0 | 0 | 1 | * | * | * | 1 | 0 | 0 | 0 | 1 | 11H | | | | | | | | | | | | | | 0 | 1 | 0 | * | * | * | 1 | 0 | 0 | 0 | 1 | 11H | CG-RAM #2 | | 0 | 0 | 0 | 0 | * | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | * | * | * | 1 | 1 | 1 | 1 | 0 | 1EH | | | | | | | | | | 1 | O | Ü | 1 | 1 | 0 | 0 | * | * | * | 1 | 0 | 0 | 0 | 1 | 11H | (Example of "B") | | | | | | | | | | | | | 1 | 0 | 1 | * | * | * | 1 | 0 | 0 | 0 | 1 | 11H | | | | | | | | | | | | | | 1 | 1 | 0 | * | * | * | 1 | 1 | 1 | 1 | 0 | 1EH | | | | | | | | | | | | | | 1 | 1 | 1 | * | * | * | 0 | * | * | * | * | 00H | Cursor Position | | | | | | | | | | | | | 0 | 0 | 0 | * | * | * | 0 | 1 | 1 | 1 | 0 | 0EH | | | | | | | | | | | | | | 0 | 0 | 1 | * | * | * | 0 | 0 | 1 | 0 | 0 | 04H | | | | | | | | | | | | | | 0 | 1 | 0 | * | * | * | 0 | 0 | 1 | 0 | 0 | 04H | CG-RAM #3 | | 0 | 0 | 0 | 0 | * | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | * | * | * | 0 | 0 | 1 | 0 | 0 | 04H | (T) 1 CHTH) | | | | | | | | | | | | | 1 | 0 | 0 | * | * | * | 0 | 0 | 1 | 0 | 0 | 04H | (Example of "I") | | | | | | | | | | | | | 1 | 0 | 1 | * | * | * | 0 | 0 | 1 | 0 | 0 | 04H | | | | | | | | | | | | | | 1 | 1 | 0 | * | * | * | 0 | 1 | 1 | 1 | 0 | 0EH | | | | | | | | | | | | | | 1 | 1 | 1 | * | * | * | 0 | * | * | * | * | 00H | Cursor Position | | | | | | | | | | | | | 0 | 0 | 0 | * | * | * | 0 | 0 | 1 | 1 | 0 | 06H | | | | | | | | | | | | | | 0 | 0 | 1 | * | * | * | 0 | 1 | 0 | 0 | 0 | 08H | CG-RAM #4 | | | | | | | | | | | | | 0 | 1 | 0 | | * | * | 1 | 1 | 1 | 0 | 0 | 1CH | | | 0 | 0 | 0 | 0 | * | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | * | * | * | 0 | 1 | 0 | 0 | 0 | 08H | (Example of Euro | | | | | | | | | | | | | 1 | 0 | 0 | | | | 1 | 1 | 1 | 0 | 0 | 1CH | Currency Symbol) | | | | | | | | | | | | | 1 | 0 | 1 | * | * | * | 0 | 1 | 0 | 0 | 1 | 09H | | | | | | | | | | | | | | 1 | 1 | 0 | * | * | * | 0 | 0 | * | 1 * | 0 * | 06H | G P ' | | | | | | | | | | | | | 1 | 1 | 1 | * | * | * | 0 | * | * | * | * | 00H | Cursor Position | <sup>1) \*:</sup> Indicates no effect (Don't care). <sup>2)</sup> Character code bits 0 to 2 correspond to CG-RAM address bits 3 to 5 (3 bits: 8 types). <sup>3)</sup> CG-RAM address bits 0 to 2 designate the character pattern line position. The 8th line is the cursor position and its display is formed by a logical OR with the cursor. Maintain the 8th line data, corresponding to the cursor display position, at 0 as the cursor display. If bit 4 of the 8th line data is 1, 1 bit will light up the cursor regardless of the cursor presence. <sup>4)</sup> Character pattern row positions correspond to CG-RAM data bits 0 to 4 (bit 4 being at the left). <sup>5)</sup> CG-RAM character patterns are selected when character code bits 4 to 7 are all 0. However, since character code bit 3 has no effect, the "A" display example above can be selected by either character code 00H or 08H. <sup>6) &</sup>quot; 1" for CG-RAM data corresponds to display selection and " 0" to non-selection. #### 5.2 Interfacing to the MPU This VFD module MPU interface operates in two 4-bit (DB4 to DB7) in M68 type. For 4-bit interface data, only four bus lines (DB4 to DB7) are used for transfer. When to use 4-bit parallel data transfer, DB0 to DB3 keep "H" or "L" ("L" in this module). The data transfer between the VFD module and the MPU is completed after the 4-bit data has been transferred twice. As for the order of data transfer the four high order bits (D4 to D7) are transferred before the four low order bits (D0 to D3). Fig.-11 4-bit Transfer Example (M68) #### 5.3 Reset Function ## 5.3.1 Power-on Reset Function An internal reset circuit automatically initializes the module when the power is turned on. The following instructions are executed during the initialization. - (1) Display clear - \* Fill the DD-RAM with 20H (Space Code) - (2) Set the address counter to 00H - \* Set the address counter (ACC) to point DD-RAM. - (3) Display on/off control: - \* D = 0......Display off - \* C = 0.....Cursor off - \* B = 0.....Blinking off - (4) Entry mode set: - \* I/D = 1......Increment by 1 - (5) Function set - \* IF = 0 ......4-bit interface data - \* N = 1 .....2-line display - \* BR0 =0, BR1 =0.....Brightness = 100% - (6) CPU interface type #### **5.3.2 Software Reset** When the user want to RESET the module without turning off the power supply, input both "RST" and "Add" bit high level while giving low level to the others. Please refer to "Fig.-3 CLK and Reset Command Write-in Detail" for particular information about software reset. The reset function will be the same as the power-on reset. ## 6. INSTRUCTIONS #### 6.1 Outline Only the instruction register (IR) and the data register (DR) of the VFD controller can be controlled by the user's MPU. Before starting the internal operation of the controller, control information is temporarily stored into these registers to allow different data transfer mode, display line setting and dimming control etc. The internal operation of the controller is determined by signals sent from the MPU. These signals, which include register selection signal (RS), write enable signal (E), and the data bus (DB4 to DB7), make up the controller instructions. There are four categories of instructions which are: - \* Designate controller functions, such as display format, data length, etc. - \* Set internal RAM addresses. - \* Perform data transfer with internal RAM. - \* Perform miscellaneous functions. Normally, instructions that perform data transfer with internal RAM are used the most. However, auto-incrementation by 1 (or auto-decrementation by 1) of internal RAM addresses after each data write can lighten the program load of the MPU. Since the display shift instruction can perform concurrently with display data write, the user can minimize system development time with maximum programming efficiency. #### \*Instruction List | Instructions | RS | | Instruction Code | | | | | | ı | Descriptions | | | |-------------------------------------------------------|----------------|---------------------------------------------------------------------------------|------------------|-----|--------|-------|-------|--------|-----|----------------------------------------------------------------------------------------------------------------------------------|--|--| | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | Display Clear | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Clears all display and sets DD-RAM address 00 in address counter. | | | | Cursor Home | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | * | Sets DD-RAM address 0 in ACC. Also returns the display being shifted to the original position. DD-RAM contents remain unchanged. | | | | Entry Mode Set | 0 | 0 | 0 | 0 | 0 | 0 | 1 | I/D | S | Sets the cursor direction and specifies display shift. These operations are performed during writing/reading data. | | | | Display ON/OFF Control | 0 | 0 | 0 | 0 | 0 | 1 | D | С | В | Sets all display ON/OFF (D), cursor ON/OFF (C), cursor blink of character position (B). | | | | Cursor or Display Shift | 0 | 0 | 0 | 0 | 1 | S/C | R/L | * | * | Shifts display or cursor, keeping DD-RAM contents. | | | | Function Set | 0 | 0 | 0 | 1 | IF | N | * | BR1 | BR0 | Sets data length (IF), number of display lines (N),<br>Set brightness level (BR1,BR0) | | | | CG-RAM Address Set | 0 | 0 | 1 | A | .CG (0 | CG-R | AM A | ddres | s) | Sets the CG-RAM address. | | | | DD-RAM Address Set | 1 | 1 | | ADI | D (DD | -RAM | 1 Add | lress) | | Sets the DD-RAM address. | | | | Data Writing to CG- or DD-RAM | 1 | | | C | haract | er Co | de | | | Writes data into CG-RAM or DD-RAM. | | | | REMARKS: | * I/D<br>* I/D | | | | | | | | | * IF = 1: 8-bit Operation<br>* IF = 0: 4-bit Operation | | | | * CG-RAM: Character<br>Generator RAM<br>* ACG: CG-RAM | * S = | = 1: Display Shift Enabled<br>= 0: Cursor Shift Enabled<br>C = 1: Display Shift | | | | | | | | * N = 1: 2 Lines Display<br>* N = 0: 1 Line Display<br>* BR1, BR0 = | | | | * ADD: DD-RAM<br>Address | * R/L | C = 0: Cursor Move L = 1: Shift to the Right L = 0: Shift to the Left | | | | | | | | 00: 100%, 01: 75%, 10: 50%, 11: 25% | | | #### **6.2 Instruction Descriptions** #### 6.2.1 Display Clear | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex. Range | |--------|----|----|----|----|----|----|----|------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01H | | RS = 0 | | | | | | | | | #### This instruction - (1) Fills all locations in the display data RAM (DD-RAM) with 20H (Blank-character). - (2) Clears the contents of the address counter (ACC) to 00H. - (3) Sets the display for zero character shifts (returns original position). - (4) Sets the address counter (ACC) to point to the DD-RAM. - (5) If the cursor is displayed, moves the cursor to the left most character in the top line (upper line). - (6) Sets the address counter (ACC) to increment on the each access of DD-RAM or CG-RAM. #### 6.2.2 Cursor Home | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex. Range | |--------|----|----|----|----|----|----|----|------------| | 0 | 0 | 0 | 0 | 0 | 0 | 1 | * | 02H or 03H | | RS = 0 | | | | | | | | | #### This instruction - (1) Clears the contents of the address counter (ACC) to 00H. - (2) Sets the address counter (ACC) to point to the DD-RAM. - (3) Sets the display for zero character shifts (returns original position). - (4) If the cursor is displayed, moves the left most character in the top line (upper line). #### 6.2.3 Entry Mode Set | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex. Range | |---|--------|----|----|----|----|----|-----|----|------------| | | 0 | 0 | 0 | 0 | 0 | 1 | I/D | S | 04H ~ 07H | | Γ | RS = 0 | • | | • | | • | • | | | The I/D bit selects the way in which the contents of the address counter (ACC) are modified after every access to DD-RAM or CG-RAM. - \* I/D = 1: The address counter (ACC) is increased. - \* I/D = 0: The address counter (ACC) is decreased. The S bit enables display shift, instead of cursor shift, after each write to the DD-RAM. - \* S = 1: Display shift enabled. - \* S = 0: Cursor shift enabled. The direction in which the display is shifted is opposite in sense to that of the cursor. For example, if S=0 and I/D=1, the cursor would shift one character to the right after a MPU writes to DD-RAM. However if S=1 and I/D=1, the display would shift one character to the left and the cursor would maintain its position on the panel. Similarly writing the CG-RAM always shift the cursor. Also both lines are shifted simultaneously. \*Cursor Move and Display Shift by the "Entry Mode Set" | I/D | S | After writing the DD-RAM data | After reading the DD-RAM data | |-----|---|----------------------------------------------------------|-----------------------------------------| | 0 | 0 | Cursor moves one character to the left | Cursor moves one character to the left | | 1 | 0 | Cursor moves one character to the right | Cursor moves one character to the right | | 0 | 1 | Display shifts one character to the right without cursor | Cursor moves one character to the left | | 1 | 1 | Display shifts one character to the left without cursor | Cursor moves one character to the right | ## 6.2.4 Display ON/OFF | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex. Range | |--------|----|----|----|----|----|----|----|------------| | 0 | 0 | 0 | 0 | 1 | D | C | В | 08H ~ 0FH | | RS = 0 | ) | | | | | | | | This instruction controls various features of the display. - \* D = 1: Display ON, D = 0: Display OFF. - \* C = 1: Cursor ON, C = 0: Cursor OFF. - \* B = 1: Blinking ON, B = 0: Blinking OFF. (Blinking is achieved by alternating between a normal and all on display of a character. The cursor blinks with frequency of about 1.0 Hz and DUTY 50%.) #### 6.2.5 Cursor/Display Shift | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex. Range | |--------|----|----|----|-----|-----|----|----|------------| | 0 | 0 | 0 | 1 | S/C | R/L | * | * | 10H ~ 1FH | | RS = 0 | | | | | | | | | This instruction shifts the display and/or moves the cursor one character to the left or right without writing DD-RAM. The S/C bit selects movement of the cursor or movement of both the cursor and the display. - \* S/C = 1: Shift both cursor and display - \* S/C = 0: Shift cursor only The R/L bit selects left ward or right ward movement of the display and/or cursor. - \* R/L = 1: Shift one character right - \* R/L = 0: Shift one character left #### \*Cursor or Display Shift | _ | | F | ing since | | |---|-----|-----|---------------------------------|----------------------------------| | ĺ | S/C | R/L | Cursor Shift | Display Shift | | | 0 | 0 | Move one character to the left | No shift | | ĺ | 0 | 1 | Move one character to the right | No shift | | | 1 | 0 | Shift one character to the left | Shift one character to the left | | ĺ | 1 | 1 | Shift one character to the | Shift one character to the right | #### 6.2.6 Function Set | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex. Range | |--------|----|----|----|----|----|-----|-----|------------| | 0 | 0 | 1 | IF | N | * | BR1 | BR0 | 20H ~ 3FH | | RS = 0 | ) | | • | | • | | • | | This instruction sets the width of data bus line, the number of display line, and brightness control. This instruction initializes the system, and must be the first instruction executed after power-on. The IF bit selects a 8-bit or 4-bit bus width interface. - \* IF = 1: 8-bit CPU interface using DB7 to DB0 - \* IF = 0: 4-bit CPU interface using DB7 to DB4 (This module should be always chosen by 4-bit CPU interface). The N bit selects between 1-line or 2-line display. - \* N = 1: Select 2 line display (Using anode output A1 to A80) - \* N = 0: Select 1 line display (Using anode output A1 to A40. A41 to A80 fixed Low level). BR1, BR0 flag controls the brightness of VFD by modulating pulse width of Anode output as follows. \* BR0, BR1 = (0, 0): Brightness = 100%, (0, 1): Brightness = 75%, (1, 0): Brightness = 50%, (1, 1): Brightness = 25%. #### 6.2.7 Set CG-RAM Address | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex. Range | | | | |--------|----|----|----|-----------|----|----|----|------------|--|--|--| | 0 | 1 | | | 40H ~ 7FH | | | | | | | | | RS = 0 | | | | | | | | | | | | #### This instruction: - (1) Load a new 6-bit address into the address counter (ACC). - (2) Sets the address counter (ACC) to address CG-RAM. Once "Set CG-RAM Address" has been executed, the contents of the address counter (ACC) will be automatically modified after every access of CG-RAM, as determined by the "Entry Mode Set" instruction". The active width of the address counter (ACC), when it is addressing CG-RAM, is 6 bits, so the counter will wrap around to 3FH from 00H if more than 64 bytes of data are written into CG-RAM. #### 6.2.8 Set DD-RAM Address | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex. Range | |--------|----|------------------------|----|----|------------------------|----|----|------------| | 1 | | | | | 80H ~ A7H for 1st Line | | | | | RS = 0 | | C0H ~ E7H for 2nd Line | | | | | | | #### This instruction: - (1) Loads a new 7-bit address into the address counter (ACC). - (2) Sets the address counter (ACC) to point to the DD-RAM. Once the "Set DD-RAM Address" instruction has been executed, the contents of the address counter (ACC) will be automatically modified after each access of DD-RAM, as selected by the "Entry Mode Set" instruction. #### \*Valid DD-RAM Address Ranges | | Number of Character | Address Range | |----------|---------------------|---------------| | 1st line | 40 | 00H to 27H | | 2nd line | 40 | 40H to 67H | #### 6.2.9 Write Data to CG or DD-RAM | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex. Range | | | | | |--------|----|------|----------|----------|-------|----|----|---------------------------|--|--|--|--| | | | Char | acter Co | de (Writ | e-in) | | | 00H ~ 0FH for CG-RAM Code | | | | | | RS = 1 | | | | | | | | 10H ~ FFH for CG-ROM Code | | | | | This instruction writes 8-bit binary data (D7 to D0) into CG-RAM or DD-RAM. To write into CG-RAM or DD-RAM is determined by the previous specification of the CG-RAM or DD-RAM address setting. After a write, the address is automatically increased or decreased by 1 according to the entry mode. The entry mode also determines the display shift. When data is written to the CG-RAM (UDF character data), the D7, D6 and D5 bits are not displayed as characters. ## **6.3 Example of Initialization After Power ON** (4-bits data, date increment etc.) | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Description | | | | | |----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------------------------------------------------------------------------------------|--|--|--|--| | | | | | | | | | | | Wait for 100 us after Power ON | | | | | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | * | 0 | 0 | Function set: - Data length: 8 bits - Display line No.: 2 lines - Brightness: 100% | | | | | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | CG-RAM address set to 00H | | | | | | | | * | * | * | D4 | D3 | D2 | D1 | D0 | Writes data in CG-RAM in 4-bit mode, every bytes data needs | | | | | | ١, | 0 | * | * | * | D4 | D3 | D2 | D1 | D0 | to transfer twice in serial port. | | | | | | 1 | 0 | | | | | | | | | 128 bytes data are needed in the serial port if 8 characters of | | | | | | | | * | * | * | D4 | D3 | D2 | D1 | D0 | CG-RAM were defined one time. | | | | | | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | DD-RAM address set to 00H (the first column of upper line) | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | | 1 | 0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Writes data into DD-RAM (choose the character codes to | | | | | | 1 | U | | | | | | | | | display in upper line) Totally 16 bytes in the upper line (16 characters) | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | DD-RAM address set to 40H (the first column of lower line) | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | | 1 | 0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Writes data into DD-RAM (choose the character codes to | | | | | | 1 | U | | | •• | | | | | | display in lower line) Totally 16 bytes in the lower line (16 characters) | | | | | | | | | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 1 | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | Display ON, Cursor OFF, Cursor blink OFF | | | | | <sup>\*</sup> Note) "Dn" is the binary data to be written-in. Fig.-13 Example of Initialization after Power ON Appendix-1. Character Font Table (CG-ROM and CG-RAM Address Codes) | | _ | | Up | per | <b>D</b> 7 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | |----------------|----|----|-----|----------------|------------|----------------|----------------------------------------------------|----------------------------------------------------|--------------------------------------------|----------------------------------------|-------------------------------------------|----------------------------------------|--------------------------------------------|----------------------------------------------------|-----------------------------------------------|---------------------------|----------------------------------------|-----------------------------------------|-------------------------------------|----------------------------------------|-------------------------------------------| | | \ | 1 | Nib | ble | <b>D</b> 6 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | Lo | w | er | / | | <b>D</b> 5 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | Ni | bb | le | | | <b>D</b> 4 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | $\mathbf{D}_3$ | Ι | )2 | D1 | D <sub>0</sub> | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | В | C | D | E | F | | 0 | | 0 | 0 | 0 | 0 | CG-RAM<br>(#1) | 0 | | .000.<br>00<br>00<br>0.0.0<br>000<br>.000. | .000.<br>00<br>0<br>.00.0<br>0.0.0 | 0000.<br>00<br>00<br>0000.<br>0 | .0 | 0000.<br>00<br>0000.<br>00 | .0.0.<br>0<br>.0.0.<br>00 | .0000<br>0.0<br>0.00<br>00000<br>0.0<br>0.00. | | 00000 | | .000. | <br>.00<br>0.0.0<br>00.<br>000 | 0.00.<br>000<br>000<br>0000. | | 0 | ( | 0 | 0 | 1 | 1 | CG-RAM<br>(#2) | 00<br>00<br>00<br>00<br>00 | 0 | 0 | .000.<br>00<br>00<br>00<br>00000<br>00 | .000.<br>00<br>00<br>00<br>0.0.0 | .0000 | | 0<br>0<br>.0.0.<br>00<br>00000<br>00 | 00.0.<br>00.0.<br>0.0<br>.0000<br>0.0 | 000 | 00000 | 00000<br>00000<br>00000<br>00000<br>0 | 0<br>0<br>0<br>0<br>0.0000 | .0.0.<br>.000.<br>.0000<br>.0000<br>00 | | | 0 | ( | 0 | 1 | 0 | 2 | CG-RAM<br>(#3) | 000<br>000<br>000<br>000<br>000 | .0.0. | .000.<br>00<br>0.<br>0.<br>0. | 0000.<br>00<br>00<br>0000.<br>00<br>00 | 0000.<br>00<br>00<br>0000.<br>0.0<br>00. | 0<br>0.00.<br>0.00.<br>000<br>00<br>00 | 0.00.<br>00.00.<br>000 | 0<br>. 0 . 0 .<br>0 . 0<br>. 0 . 0<br>00000<br>0 0 | 00.<br>.00<br>.0<br>0000.<br>.0 | 000 | 0 | 0.0.0 | | <br>.000.<br>00<br>0000.<br>00 | .000.<br>00<br>00000<br>00<br>00 | | 0 | | 0 | 1 | 1 | 3 | CG-RAM<br>(#4) | 0000.<br>0000.<br>0000.<br>0000.<br>0000. | .0.0.<br>.0.0.<br>00000<br>.0.0.<br>00000<br>.0.0. | 00000<br>0<br>0<br>0.<br>0 | .000.<br>00<br>0<br>0<br>00 | .000.<br>00<br>00<br>.000.<br>0 | <br>.000.<br>0<br>0<br>0 | | 0.<br>.000.<br>.0000<br>.0000 | 000<br>00.<br>000<br>00.<br>0.000<br>00. | | 0<br>000000<br>00<br>0<br>0 | .000. | 00000<br>.0<br>00000<br>.0<br>.0 | <br>.000.<br>0<br>.00<br>00 | .0.00 | | 0 | | 1 | 0 | 0 | 4 | CG-RAM<br>(#5) | 00000<br>00000<br>00000<br>00000<br>00000<br>00000 | 0<br>.0000<br>0.0<br>.000.<br>0.0 | 0.<br>00.<br>.0.0.<br>0.00.<br>00000<br>0. | 000<br>00.<br>00<br>00<br>00 | 00000 | 0<br>.00.0<br>00<br>00<br>00 | .0 | 0<br>.000.<br>0<br>.0000<br>00 | <br>.000.<br>.00000<br>.00000<br>.0000. | 0<br>.0 | 00000 | .0 | .0<br>00000<br>.00<br>.0.0. | 00<br>00<br>000<br>000.0 | | | 0 | | 1 | 0 | 1 | 5 | CG-RAM<br>(#6) | .0000<br>.0000<br>.0000<br>.0000<br>.0000 | 00<br>000<br>0.<br>0<br>00 | 0 | 00000<br>0<br>0<br>0000.<br>0<br>00000 | 00<br>00<br>00<br>00<br>00<br>0 | <br>.000.<br>00<br>00000<br>0 | 00<br>00<br>00<br>00<br>000 | 00000<br>00<br>00<br>0000 .<br>00<br>00000 | <br>0000.<br>00<br>00<br>00 | .00 | 0.<br>00000<br>0.<br>00.<br>00.<br>00. | 0<br>00000<br>0<br>0 | | <br>.0000<br>0.0<br>00.<br>00 | . 0 . 0 0 0 0 0 0 0 0 0 0 | | 0 | | 1 | 1 | 0 | 6 | CG-RAM<br>(#7) | 000<br>000<br>000<br>000<br>000 | .00<br>00<br>0.0<br>.0<br>0.0.0 | 00.<br>.0<br>00000.<br>00<br>00 | 00000<br>0<br>0<br>0000.<br>0 | 00<br>00<br>00<br>00<br>00 | 00.<br>.00<br>.00<br>000<br>.0 | | 00<br>.000.<br>00<br>00<br>00<br>0 | <br>.000.<br>.0000.<br>.000. | 000000 | .0<br>00000<br>.00<br>.00<br>.00 | 00000 | 00000<br>00000<br>00000<br>00000 | <br>00<br>.00<br>00<br>0000. | 00000 | | 0 | | 1 | 1 | 1 | 7 | CG-RAM<br>(#8) | 00 | .00 | 00000 | .000.<br>00<br>00<br>0.000<br>00<br>00 | 00<br>00<br>00<br>0.0.0<br>0.0.0<br>0.0.0 | <br>.0000<br>00<br>00<br>.0000<br>0 | <br>0<br>0<br>0<br>0.0.0<br>0.0.0<br>0.0.0 | .0.0. | <br><br>0<br>0<br> | 00000 | 0<br>00000<br>0<br>00000<br>0<br>0 | 00000 | .000. | <br>.0000<br>00<br>.0000<br>0 | 00000 | | 1 | ( | 0 | 0 | 0 | 8 | CG-RAM<br>(#1) | 0 | 0. | .000.<br>00<br>00<br>.000.<br>00<br>00 | 00<br>00<br>00<br>00000<br>00<br>00 | | 0<br>0<br>0.00.<br>000<br>00<br>00 | | 0<br>.000.<br>000<br>0.0.0<br>000 | 0 | | 0000<br>0.00<br>0.00<br>0.00<br>0.00 | 0<br>00000<br>0.<br>0<br>.000.<br>0.0.0 | 00.<br>00.<br>00.<br>00. | | 00000<br>0<br>.0.0.<br>.0.0.<br>.0.0. | | 1 | ( | 0 | 0 | 1 | 9 | CG-RAM<br>(#2) | 0 | .0 | .000. | .000. | 00<br>00<br>00<br>.0.0.<br>0 | 0 | 00<br>00<br>0<br>.0000<br>0 | <br>.000.<br>0.0.0<br>0.0.0 | .0000 | 00000<br>00<br>00<br>00 | .0<br>.0000<br>00.<br>0.<br>0. | 0 | 0.0<br>0.0<br>0.0<br>0.0.0<br>0.0.0 | 00.0. | 00<br>00<br>00<br>.0000<br>0 | | 1 | | 0 | 1 | 0 | A | CG-RAM<br>(#3) | 00 | 0.0.0<br>0.000<br>.000.<br>0.0.0 | .00 | 000<br>0.<br>0.<br>0.<br>0. | 00000<br>0.<br>0<br>.0 | 0. | 00000 | 00<br>00<br>00<br>00<br>00 | 00 | 00000 | 00000 | 00<br>00<br>00 | 00 | 0. | 00000 | | 1 | | 0 | 1 | 1 | В | CG-RAM<br>(#4) | 00 | <br>0<br>00000<br>0 | .00 | 00<br>00.<br>0.0<br>00<br>0.0<br>00. | .000. | 0<br>0<br>0<br>0.0<br>00<br>0.0 | 0. | | 0 | <br>00000<br>00.<br>.0.0. | .0.0.<br>00000<br>.0.0.<br>.0.0.<br>0. | 0<br>0000.<br>0<br>0<br>0 | 00000<br>00<br>00<br>00 | 0.0 | | | 1 | | 1 | 0 | 0 | C | CG-RAM<br>(#5) | 00000 | .00 | 0.<br>.0<br>0<br>.0 | 0<br>0<br>0<br>0<br>0<br>0 | 00<br>.0.0.<br>00000<br>0<br>00000 | .00 | 0 | | .0 | | 00 0<br>00 0<br>00 0<br>0 .<br>000 | 00000 | 00000 | <br>.000.<br>0.0<br>0.0.0<br>.000. | 00000<br>0.0.0<br>00000<br>00<br>00 | | 1 | | 1 | 0 | 1 | D | CG-RAM<br>(#6) | .000. | 00000 | 00000 | 00 | .000. | 00.0.0<br>0.0.0<br>0.0.0<br>0.0.0 | .0 | 0<br>0<br>00000<br>0<br>00000<br>.0 | 0 | .000. | 00000<br>0<br>0<br>0. | 0.0 | 000 | .0 | 00000 | | 1 | | 1 | 1 | 0 | E | CG-RAM<br>(#7) | 0. | .00 | . 6 | 00 | | 0.00.<br>00.00.<br>00.00<br>00 | | 0.0.0 | 0<br>.000.<br>0.0.0<br>0<br>0 | 0000. | .0 | 0.0000<br>0<br>0<br>0.0.0<br>0.0.0 | 0 | .000. | | | 1 | | 1 | 1 | 1 | F | CG-RAM<br>(#8) | | | .000. | .000.<br>00<br>00<br>00<br>00<br>0 | <br><br><br> | <br>.000.<br>00<br>00 | | .0000 | 0<br>0<br>0<br>0<br>0.0.0 | 0.0.0 | 00 | 00000 | 000 | .0.0. | 00000<br>00000<br>00000<br>00000<br>00000 |