

October 2001 Revised October 2001

# 74ALVC16601

# Low Voltage 18-Bit Universal Bus Transceivers with 3.6V Tolerant Inputs and Outputs

# **General Description**

The ALVC16601 is an 18-bit universal bus transceiver which combines D-type latches and D-type flip-flops to allow data flow in transparent, latched, and clocked modes.

Data flow in each direction is controlled by output-enable (OEAB and OEBA), latch-enable (LEAB and LEBA), and clock (CLKAB and CLKBA) inputs. The clock can be controlled by the clock-enable (CLKENAB and CLKENBA) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is HIGH. When LEAB is LOW, the A data is latched if CLKAB is held at a HIGH-to-LOW logic level. If LEAB is LOW, the A bus data is stored in the latch/flip-flop on the LOW-to-HIGH transition of CLKAB. When OEAB is LOW, the outputs are active. When OEAB is HIGH, the outputs are in the high-impedance state.

Data flow for B to A is similar to that of A to B but uses OEBA, LEBA, CLKBA and CLKENBA.

The ALVC16601 is designed for low voltage (1.65V to 3.6V)  $\rm V_{CC}$  applications with I/O capability up to 3.6V.

The ALVC16601 is fabricated with an advanced CMOS technology to achieve high speed operation while maintaining low CMOS power dissipation.

#### **Features**

- 1.65V-3.6V V<sub>CC</sub> supply operation
- 3.6V tolerant inputs and outputs
- t<sub>PD</sub> (A to B, B to A)
  - 3.4 ns max for 3.0V to 3.6V  $V_{CC}$  4.0 ns max for 2.3V to 2.7V  $V_{CC}$  7.0 ns max for 1.65V 1.95V  $V_{CC}$
- Power-down high impedance inputs and outputs
- Supports live insertion/withdrawal (Note 1)
- Uses patented noise/EMI reduction circuitry
- Latchup conforms to JEDEC JED78
- ESD performance:

Human body model > 2000V

Machine model >200V

■ Also packaged in plastic Fine-Pitch Ball Grid Array (FBGA) (Preliminary)

**Note 1:** To ensure the high-impedance state during power up or power down,  $\overline{\text{DE}}$  should be tied to  $V_{\text{CC}}$  through a pull-up resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver.

#### **Ordering Code:**

| Order Number               | Package Number          | Package Description                                                                 |
|----------------------------|-------------------------|-------------------------------------------------------------------------------------|
| 74ALVC16601GX<br>(Note 2)  | BGA54A<br>(Preliminary) | 54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide [TAPE and REEL] |
| 74ALVC16601MTD<br>(Note 3) | MTD56                   | 56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide         |

Note 2: BGA package available in Tape and Reel only.

Note 3: Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

© 2001 Fairchild Semiconductor Corporation

DS500682

www.fairchildsemi.com

# **Connection Diagrams**

#### Pin Assignment for TSSOP



#### Pin Assignment for FBGA



(Top Thru View)

# **Pin Descriptions**

| Pin Names                       | Description                       |
|---------------------------------|-----------------------------------|
| OEAB, OEBA                      | Output Enable Inputs (Active LOW) |
| LEAB, LEBA                      | Latch Enable Inputs               |
| CLKAB, CLKBA                    | Clock Inputs                      |
| CLKENAB, CLKENBA                | Clock Enable Inputs               |
| A <sub>1</sub> -A <sub>18</sub> | Side A Inputs or 3-STATE Outputs  |
| B <sub>1</sub> -B <sub>18</sub> | Side B Inputs or 3-STATE Outputs  |

# **FBGA Pin Assignments**

|   | 1               | 2               | 3               | 4               | 5               | 6               |
|---|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| Α | A <sub>2</sub>  | A <sub>1</sub>  | OEAB            | CLKENAB         | B <sub>1</sub>  | B <sub>2</sub>  |
| В | A <sub>4</sub>  | A <sub>3</sub>  | LEAB            | CLKAB           | B <sub>3</sub>  | B <sub>4</sub>  |
| С | A <sub>6</sub>  | A <sub>5</sub>  | V <sub>CC</sub> | V <sub>CC</sub> | B <sub>5</sub>  | В <sub>6</sub>  |
| D | A <sub>8</sub>  | A <sub>7</sub>  | GND             | GND             | B <sub>7</sub>  | B <sub>8</sub>  |
| E | A <sub>10</sub> | A <sub>9</sub>  | GND             | GND             | B <sub>9</sub>  | B <sub>10</sub> |
| F | A <sub>12</sub> | A <sub>11</sub> | GND             | GND             | B <sub>11</sub> | B <sub>12</sub> |
| G | A <sub>14</sub> | A <sub>13</sub> | V <sub>CC</sub> | V <sub>CC</sub> | B <sub>13</sub> | B <sub>14</sub> |
| Н | A <sub>16</sub> | A <sub>15</sub> | OEBA            | CLKBA           | B <sub>15</sub> | B <sub>16</sub> |
| J | A <sub>17</sub> | A <sub>18</sub> | LEBA            | CLKENBA         | B <sub>18</sub> | B <sub>17</sub> |

# **Truth Table**

(Note 4)

|         | Inputs |      |            |                |                         |  |  |  |
|---------|--------|------|------------|----------------|-------------------------|--|--|--|
| CLKENAB | OEAB   | LEAB | CLKAB      | A <sub>n</sub> | B <sub>n</sub>          |  |  |  |
| Х       | Н      | Х    | Х          | Χ              | Z                       |  |  |  |
| Х       | L      | Н    | X          | L              | L                       |  |  |  |
| Х       | L      | Н    | X          | Н              | Н                       |  |  |  |
| Н       | L      | L    | X          | Χ              | B <sub>0</sub> (Note 5) |  |  |  |
| Н       | L      | L    | X          | Χ              | B <sub>0</sub> (Note 5) |  |  |  |
| L       | L      | L    | $\uparrow$ | L              | L                       |  |  |  |
| L       | L      | L    | $\uparrow$ | Н              | Н                       |  |  |  |
| L       | L      | L    | L          | Χ              | B <sub>0</sub> (Note 5) |  |  |  |
| L       | L      | L    | Н          | Χ              | B <sub>0</sub> (Note 6) |  |  |  |

- H = HIGH Voltage Level
- L = LOW Voltage Level
- X = Immaterial (HIGH or LOW, inputs may not float)
  Z = High Impedance

Note 4: A-to-B data flow is shown; B-to-A flow is similar but uses  $\overline{\text{OEBA}}$ , LEBA, CLKBA, and  $\overline{\text{CLKENBA}}$ .

**Note 5:** Output level before the indicated steady-state input conditions were established.

Note 6: Output level before the indicated steady-state input conditions were established, provided that CLKAB was HIGH before LEAB went LOW.



# Absolute Maximum Ratings(Note 7)

Output Voltage ( $V_O$ ) (Note 8) -0.5V to  $V_{CC}$  +0.5V

DC Input Diode Current (I<sub>IK</sub>)

 $V_I < 0V$  –50 mA

DC Output Diode Current (I<sub>OK</sub>)

 $V_O < 0V$  –50 mA

DC Output Source/Sink Current

 $(I_{OH}/I_{OL})$  ±50 mA

DC  $V_{CC}$  or GND Current per

Supply Pin (I $_{CC}$  or GND)  $\pm 100$  mA

Storage Temperature Range ( $T_{STG}$ )  $-65^{\circ}C$  to  $+150^{\circ}C$ 

# **Recommended Operating Conditions** (Note 9)

Power Supply

Operating 1.65V to 3.6V

 $\begin{array}{ll} \text{Input Voltage (V_I)} & \text{OV to V}_{\text{CC}} \\ \text{Output Voltage (V}_{\text{O}}) & \text{OV to V}_{\text{CC}} \\ \end{array}$ 

Free Air Operating Temperature (T<sub>A</sub>) -40°C to +85°C

Minimum Input Edge Rate ( $\Delta t/\Delta V$ )

 $V_{IN} = 0.8V \text{ to } 2.0V, V_{CC} = 3.0V$  10 ns/

Note 7: The Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the Absolute Maximum Ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

Note 8: IO Absolute Maximum Rating must be observed.

Note 9: Floating or unused inputs must be held HIGH or LOW.

# **DC Electrical Characteristics**

| Symbol          | Parameter                             | Conditions                       | V <sub>CC</sub> | Min                    | Max                    | Units |
|-----------------|---------------------------------------|----------------------------------|-----------------|------------------------|------------------------|-------|
| Зушьог          |                                       | Conditions                       | (V)             | IVIIII                 |                        |       |
| V <sub>IH</sub> | HIGH Level Input Voltage              |                                  | 1.65 -1.95      | 0.65 x V <sub>CC</sub> |                        |       |
|                 |                                       |                                  | 2.3 - 2.7       | 1.7                    |                        | V     |
|                 |                                       |                                  | 2.7 - 3.6       | 2.0                    |                        |       |
| V <sub>IL</sub> | LOW Level Input Voltage               |                                  | 1.65 -1.95      |                        | 0.35 x V <sub>CC</sub> |       |
|                 |                                       |                                  | 2.3 - 2.7       |                        | 0.7                    | V     |
|                 |                                       |                                  | 2.7 - 3.6       |                        | 0.8                    |       |
| V <sub>OH</sub> | HIGH Level Output Voltage             | $I_{OH} = -100 \mu A$            | 1.65 - 3.6      | V <sub>CC</sub> - 0.2  |                        |       |
|                 |                                       | $I_{OH} = -4 \text{ mA}$         | 1.65            | 1.2                    |                        |       |
|                 |                                       | $I_{OH} = -6 \text{ mA}$         | 2.3             | 2                      |                        |       |
|                 |                                       | $I_{OH} = -12 \text{ mA}$        | 2.3             | 1.7                    |                        | V     |
|                 |                                       |                                  | 2.7             | 2.2                    |                        |       |
|                 |                                       |                                  | 3.0             | 2.4                    |                        |       |
|                 |                                       | $I_{OH} = -24 \text{ mA}$        | 3.0             | 2                      |                        |       |
| V <sub>OL</sub> | LOW Level Output Voltage              | $I_{OL} = 100 \mu A$             | 1.65 - 3.6      |                        | 0.2                    |       |
|                 |                                       | $I_{OL} = 4 \text{ mA}$          | 1.65            |                        | 0.45                   |       |
|                 |                                       | $I_{OL} = 6 \text{ mA}$          | 2.3             |                        | 0.4                    | V     |
|                 |                                       | $I_{OL} = 12mA$                  | 2.3             |                        | 0.7                    | V     |
|                 |                                       |                                  | 2.7             |                        | 0.4                    |       |
|                 |                                       | $I_{OL} = 24 \text{ mA}$         | 3               |                        | 0.55                   |       |
| l <sub>l</sub>  | Input Leakage Current                 | 0 ≤ V <sub>I</sub> ≤ 3.6V        | 3.6             |                        | ±5.0                   | μΑ    |
| loz             | 3-STATE Output Leakage                | 0 ≤ V <sub>O</sub> ≤ 3.6V        | 3.6             |                        | ±10                    | μΑ    |
| Icc             | Quiescent Supply Current              | $V_I = V_{CC}$ or GND, $I_O = 0$ | 3.6             |                        | 40                     | μΑ    |
| $\Delta I_{CC}$ | Increase in I <sub>CC</sub> per Input | $V_{IH} = V_{CC} - 0.6V$         | 3 -3.6          |                        | 750                    | μА    |

# **AC Electrical Characteristics**

|                                     | Parameter               | T $_{A}=-40^{\circ}$ C to $+85^{\circ}$ C, $R_{L}=500\Omega$ |         |                        |     |                             |        |                           |     |       |
|-------------------------------------|-------------------------|--------------------------------------------------------------|---------|------------------------|-----|-----------------------------|--------|---------------------------|-----|-------|
| Symbol                              |                         | C <sub>L</sub> = 50 pF                                       |         |                        |     | C <sub>L</sub> = 30 pF      |        |                           |     | Units |
|                                     | i arameter              | V $_{CC}$ = 3.3V $\pm$ 0.3V                                  |         | V <sub>CC</sub> = 2.7V |     | V $_{CC}$ = 2.5V $\pm$ 0.2V |        | $V_{CC} = 1.8V \pm 0.15V$ |     | Units |
|                                     |                         | Min                                                          | Max     | Min                    | Max | Min                         | Max    | Min                       | Max |       |
| f <sub>MAX</sub>                    | Maximum Clock Frequency | 250                                                          |         | 200                    |     | 200                         |        | 100                       |     | ns    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay       | 1.3                                                          | 3.4     | 1.5                    | 4.0 | 1.0                         | .0 3.5 | 1.5                       | 7.0 | ns    |
|                                     | Bus to Bus              | 1.5                                                          | 1.3 3.4 |                        |     | 1.0                         |        |                           |     | 115   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay       | 1.3                                                          | 4.0     | 1.5                    | 4.9 | 1.0                         | 4.4    | 1.5                       | 8.8 | ns    |
|                                     | CLK to Bus              | 1.5                                                          | 4.0     | 1.5                    | 4.5 | 1.0                         | 4.4    | 1.5                       | 0.0 | 115   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay       | 1.3                                                          | 4.0     | 1.5                    | 4.9 | 1.0                         | 4.4    | 1.5                       | 8.8 | ns    |
|                                     | LE to Bus               | 1.5                                                          | 4.0     | 1.5                    | 4.5 | 1.0                         | 4.4    | 1.5                       | 0.0 | 115   |
| t <sub>PZL</sub> , t <sub>PZH</sub> | Output Enable Time      | 1.3                                                          | 4.3     | 1.5                    | 5.4 | 1.0                         | 4.9    | 1.5                       | 9.8 | ns    |
| t <sub>PLZ</sub> , t <sub>PHZ</sub> | Output Disable Time     | 1.3                                                          | 4.2     | 1.5                    | 4.7 | 1.0                         | 4.2    | 1.5                       | 7.6 | ns    |
| t <sub>W</sub>                      | Pulse Width             | 1.5                                                          |         | 1.5                    |     | 1.5                         |        | 4.0                       |     | ns    |
| t <sub>S</sub>                      | Setup Time              | 1.5                                                          |         | 1.5                    |     | 1.5                         |        | 2.5                       |     | ns    |
| t <sub>H</sub>                      | Hold Time               | 1.0                                                          |         | 1.0                    |     | 1.0                         |        | 1.0                       |     | ns    |

# Capacitance

| Symbol           | Parameter                     |                 | Conditions                         | <b>T</b> <sub>A</sub> = - | Units   |        |
|------------------|-------------------------------|-----------------|------------------------------------|---------------------------|---------|--------|
| Symbol           | Farameter                     |                 | Conditions                         | v <sub>cc</sub>           | Typical | OiillS |
| C <sub>IN</sub>  | Input Capacitance             |                 | $V_I = 0V \text{ or } V_{CC}$      | 3.3                       | 6       | pF     |
| C <sub>OUT</sub> | Output Capacitance            |                 | $V_I = 0V \text{ or } V_{CC}$      | 3.3                       | 7       | pF     |
| C <sub>PD</sub>  | Power Dissipation Capacitance | Outputs Enabled | f = 10 MHz, C <sub>L</sub> = 50 pF | 3.3                       | 20      | pF     |
|                  |                               |                 |                                    | 2.5                       | 20      | ρı     |

# **AC Loading and Waveforms**

TABLE 1. Values for Figure 1



| TEST                                | SWITCH         |
|-------------------------------------|----------------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Open           |
| $t_{PZL}$ , $t_{PLZ}$               | V <sub>L</sub> |
| $t_{PZH}$ , $t_{PHZ}$               | GND            |

FIGURE 1. AC Test Circuit

TABLE 2. Variable Matrix (Input Characteristics: f = 1MHz;  $t_r=t_f=2ns;~Z_0=50\Omega$ 

| Symbol          | V <sub>CC</sub>        |                        |                         |                         |  |  |  |  |
|-----------------|------------------------|------------------------|-------------------------|-------------------------|--|--|--|--|
| Cymbol          | 3.3V ± 0.3V            | 2.7V                   | 2.5V ± 0.2V             | 1.8V ± 0.15V            |  |  |  |  |
| V <sub>mi</sub> | 1.5V                   | 1.5V                   | V <sub>CC</sub> /2      | V <sub>CC</sub> /2      |  |  |  |  |
| V <sub>mo</sub> | 1.5V                   | 1.5V                   | V <sub>CC</sub> /2      | V <sub>CC</sub> /2      |  |  |  |  |
| V <sub>X</sub>  | V <sub>OL</sub> + 0.3V | V <sub>OL</sub> + 0.3V | V <sub>OL</sub> + 0.15V | V <sub>OL</sub> + 0.15V |  |  |  |  |
| V <sub>Y</sub>  | V <sub>OH</sub> – 0.3V | V <sub>OH</sub> – 0.3V | V <sub>OH</sub> – 0.15V | V <sub>OH</sub> – 0.15V |  |  |  |  |
| V <sub>L</sub>  | 6V                     | 6V                     | V <sub>CC</sub> *2      | V <sub>CC</sub> *2      |  |  |  |  |





FIGURE 2. Waveform for Inverting and Non-inverting Functions

FIGURE 3. 3-STATE Output High Enable and Disable Times for Low Voltage Logic



FIGURE 4. 3-STATE Output Low Enable and Disable Times for Low Voltage Logic





FIGURE 5. Propagation Delay, Pulse Width and  $\rm t_{\rm rec}$  Waveforms

FIGURE 6. Setup Time, Hold Time and Recovery Time for Low Voltage Logic

# Physical Dimensions inches (millimeters) unless otherwise noted ○ 0.10 B В 5.5 Α





#### NOTES:

- A. THIS PACKAGE CONFORMS TO JEDEC M0-205
- **B. ALL DIMENSIONS IN MILLIMETERS**
- C. LAND PATTERN RECOMMENDATION: NSMD (Non Solder Mask Defined)
  .35MM DIA PADS WITH A SOLDERMASK OPENING OF .45MM CONCENTRIC TO PADS
  D. DRAWING CONFORMS TO ASME Y14.5M-1994

#### BGA54ArevD

54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide Package Number BGA54A (Preliminary)



Package Number MTD56

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

www.fairchildsemi.com