### **INTEGRATED CIRCUITS** ### DATA SHEET # TDA9847 TV and VTR stereo/dual sound processor with digital identification Preliminary specification Supersedes data of September 1993 File under Integrated Circuits, IC02 1995 May 23 **TDA9847** #### **FEATURES** - Supply voltage 5 to 8 V - · Source selector - Stereo matrix - AF inputs for external stereo AF signals (SCART or NICAM) - · AF outputs for main and SCART - LED operation mode indication (stereo and dual) - High identification reliability. #### **GENERAL DESCRIPTION** The TDA9847 is a stereo/dual sound processor for TV and VTR sets. Its identification ensures safe operation by using internal digital PLL technique with extremely small bandwidth, synchronous detection and digital integration (switching time maximum 2.0 s; identification concerning the main functions). #### **QUICK REFERENCE DATA** | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-----------------------|------------------------------------------------|-------------------------------|------|------|------|------| | V <sub>P</sub> | supply voltage (pin 22) | | 4.5 | 5 | 8.8 | V | | Ι <sub>P</sub> | supply current (pin 22) | without LED current | 14 | 15 | 20 | mA | | V <sub>i(rms)</sub> | nominal input signal voltage | 54% modulation | | | | | | | V <sub>i1</sub> to V <sub>i4</sub> (RMS value) | B/G | _ | 250 | _ | mV | | | | L | _ | 500 | _ | mV | | V <sub>o(rms)</sub> | nominal output signal voltage (RMS value) | 54% modulation | _ | 500 | _ | mV | | V <sub>o(rms)</sub> | clipping level of the output signal | THD ≤ 1.5%; B/G or L | | | | | | | voltages (RMS value) | $V_P = 5 V$ | 1.4 | 1.60 | _ | V | | | | $V_P = 8 V$ | 2.4 | 2.65 | _ | V | | I <sub>Lon</sub> | input current | LED on | _ | _ | 12 | mA | | V <sub>i pil</sub> | input voltage sensitivity of pilot frequency | unmodulated | 5 | _ | 100 | mV | | S/N(W) | weighted signal-to-noise ratio | "CCIR468-3" | 66 | 75 | _ | dB | | THD | total harmonic distortion | | _ | 0.2 | 0.3 | % | | T <sub>amb</sub> | operating ambient temperature | | 0 | _ | +70 | °C | | f <sub>ident</sub> | identification window width | stereo | 2.2 | _ | 2.2 | Hz | | | | dual | 2.3 | _ | 2.3 | Hz | | t <sub>ident on</sub> | total identification time on | | 0.35 | _ | 2.0 | s | | V <sub>i tuner</sub> | identification voltage sensitivity | | _ | 28 | _ | dBμV | | $\Delta f_{pil}$ | pull-in frequency range of pilot PLL | f <sub>osc</sub> = 10.008 MHz | | | | | | | | lower side | -296 | _ | -296 | Hz | | | | upper side | 302 | _ | 302 | Hz | #### **ORDERING INFORMATION** | TYPE | | PACKAGE | | | | | | | | |----------|--------|------------------------------------------------------------|----------|--|--|--|--|--|--| | NUMBER | NAME | NAME DESCRIPTION | | | | | | | | | TDA9847 | SDIP24 | plastic shrink dual in-line package; 24 leads (400 mil) | SOT234-1 | | | | | | | | TDA9847T | SO24 | plastic small outline package; 24 leads; body width 7.5 mm | SOT137-1 | | | | | | | 1995 May 23 TDA9847 with digital identification TV and VTR stereo/dual sound processor TDA9847 Preliminary specification TDA9847 #### **PINNING** | SYMBOL | PIN | DESCRIPTION | |--------------------|-----|---------------------------------------------------------------------------| | C1 | 1 | control input Port C1 | | C2 | 2 | control input Port C2 | | C4 | 3 | control input Port C4 | | C <sub>AGC</sub> | 4 | AGC capacitor of pilot frequency amplifier | | C <sub>LP</sub> | 5 | identification low-pass capacitor | | C <sub>DCL</sub> | 6 | DC loop capacitor | | V <sub>i pil</sub> | 7 | pilot frequency input voltage | | C <sub>ref</sub> | 8 | capacitor of reference voltage (½V <sub>P</sub> ) | | V <sub>i1</sub> | 9 | AF input signal voltage 1 [from sound carrier 1 or AM sound (standard L)] | | V <sub>i2</sub> | 10 | AF input signal voltage 2 (from sound carrier 2) | | V <sub>i3</sub> | 11 | AF input signal voltage 3 (SCART) | | V <sub>i4</sub> | 12 | AF input signal voltage 4 (SCART) | | V <sub>o2</sub> | 13 | AF output signal voltage 2 (main) | | V <sub>o1</sub> | 14 | AF output signal voltage 1 (main) | | V <sub>o4</sub> | 15 | AF output signal voltage 4 (SCART) | | V <sub>o3</sub> | 16 | AF output signal voltage 3 (SCART) | | C <sub>D1</sub> | 17 | 50 μs de-emphasis capacitor of AF Channel 1 | | LEDDU | 18 | LED (dual) | | LEDST | 19 | LED (stereo) | | GND | 20 | ground (0 V) | | C <sub>D2</sub> | 21 | 50 μs de-emphasis capacitor of AF Channel 2 | | V <sub>P</sub> | 22 | supply voltage (5 to 8 V) | | XTAL | 23 | 10 MHz crystal input | | C3 | 24 | control input Port C3 | TDA9847 Preliminary specification #### **FUNCTIONAL DESCRIPTION** #### AF signal handling The input AF signals, derived from the two sound carriers, are processed in analog form using operational amplifiers. De-matrixing uses the technique of two amplifiers processing the AF signals. Finally, a source selector provides the facility to route the mono signal through to the outputs ('forced mono'). De-emphasis is performed by two RC low-pass filter networks with internal resistors and external capacitors. This provides a frequency response with the tolerances given in Fig.4. A source selector, controlled via the control input ports allows selection of the different modes of operation in accordance with the transmitted signal. The device was designed for a nominal input signal (FM: 54% modulation is equivalent to $\Delta f=\pm 27$ kHz) of 250 mV RMS value ( $V_{i1}$ and $V_{i2}$ ) and for a nominal input signal (AM: m = 0.54) of 500 mV RMS value ( $V_{i1}$ ), respectively 250 mV RMS ( $V_{i3}$ and $V_{i4}$ ). A nominal gain of 6 dB for $V_{i1}$ and $V_{i2}$ signals (0 dB for $V_{i1}$ signal (AM sound)) and 6 dB for $V_{i3}$ and $V_{i4}$ signals is built-in. By using rail-to-rail operational amplifiers, the clipping level (THD $\leq 1.5\%$ ) is 1.60 V RMS for $V_P=5$ V and 2.65 V RMS for $V_P=8$ V at outputs $V_{o1}$ to $V_{o3}$ and $V_{o4}$ . Care has been taken to minimize switching plops. Also total harmonic distortion and random noise are considerably reduced. #### Identification The pilot signal is fed via an external RC high-pass filter and single tuned LC band-pass filter to the input of a gain controlled amplifier. The external LC band-pass filter in combination with the external RC high-pass filter should have a loaded Q-factor of approximately 40 to 50 to ensure the highest identification sensitivity. By using a fixed coil (±5%) to save the alignment (see Fig.2), a Q-factor of approximately 12 is proposed. This may cause a loss in sensitivity of approximately 2 to 3 dB. A digital PLL circuit generates a reference carrier, which is synchronized with the pilot carrier. This reference carrier and the gain controlled pilot signal are fed to the AM-synchronous demodulator. The demodulator detects the identification signal, which is fed through a low-pass filter with external capacitor CLP (pin 5) to a Schmitt trigger for pulse shaping and suppression of LOW level spurious signal components. This is a measure against mis-identification. The identification signal is amplified and fed through an AGC low-pass filter with external capacitor CAGC (pin 4) to obtain the AGC voltage for controlling the gain of the pilot signal amplifier. The identification stages consist of two digital PLL circuits with digital synchronous demodulation and digital integrators to generate the stereo or dual sound identification bits which can be indicated via LEDs. A 10 MHz crystal oscillator provides the reference clock frequency. The corresponding detection bandwidth is larger than $\pm 50$ Hz for the pilot carrier signal, so that $f_p$ -variations from the transmitter can be tracked in the event of missing synchronization with the horizontal frequency $f_H$ . However the detection bandwidth for the identification signal is made small ( $\pm 1$ Hz) to reduce mis-identification. Figure 2 shows an example of the alignment-free $f_p$ band-pass filter. To achieve the required $Q_L$ of around 12, the $Q_0$ at $f_p$ of the coil was chosen to be around 25 (effective $Q_0$ including PCB influence). Using coils with other $Q_0$ , the RC-network ( $R_{FP}$ and $C_{FP}$ ) has to be adapted accordingly. It is assumed that the loss factor $\tan \delta$ of the resonance capacitor is $\leq 0.01$ at $f_p$ . Copper areas under the coil might influence the loaded Q and have to be taken into account. Care has also to be taken in environments with strong magnetic fields when using coils without magnetic shielding. #### **Control input ports** The complete IC is controlled by the four control input ports C1, C2, C3 and C4. Which AF output channel pair can be selected is determined by the control input Port C4 [LOW: main; HIGH: SCART; 3-state: preset position (see Section "General information")]. With the other control input ports C1, C2 and C3 the user can select between different AF sources in accordance with the transmitter status (see Tables 1 and 2). Finally, Schmitt triggers are added in the input Port interfaces to suppress spikes on the control lines C1, C2, C3 and C4. After a Power-On Reset (POR) both registers are reset (mute mode for both AF channel pairs). After some time ( $\leq 1$ ms), when the POR is automatically deactivated, the switch positions of the main channel (C4 = LOW) are changed in accordance with the other control input Port levels. If C4 is HIGH after a POR, the switch positions of the SCART channel cannot change. The reason is, that the main register is reset (mute mode; see Table 1). Thus, at first the main register byte has to be changed out of the mute function, e.g. sound mute. TDA9847 After that, when C4 is HIGH (see Table 2), the switch positions of the SCART channel are changed in accordance with the other control line levels. When the supply voltage of the TDA9847 is not connected (standby function), the control lines remain undisturbed. The logic level combination 1000 of the control input ports (C4, C3, C2 and C1) is not allowed (see Tables 1 and 2). #### Operating mode selection Tables 1 and 2 show the different operating modes of this stereo decoder. #### MUTE MODE This IC has two different mute modes: - 1. Mute mode. - 2. Sound mute mode. In the mute mode, when all control input lines are set LOW, all AF channels are muted ('fast mute'). Finally, the integrators are reset provided the user does not leave this mode (identification is disabled). When the user changes this mode, the identification circuit starts with the detection. In the sound mute mode each AF channel can be separately muted (0100 = main and 1100 = SCART). The identification circuit is activated and the LEDs are on or off in accordance with the detection status of this circuit. #### MONO MODE For the transmitter status mono the user must set the TDA9847 in the mono mode with X001 or X010 (see Tables 1 and 2). The level combination X011 is reserved for the AM sound (standard L), because in this mode the de-emphasis is deactivated and the gain of the AF signal from input to output is reduced from 6 dB to 0 dB. At the AF outputs the signal has the same level for standards with FM or AM modulated sound assuming the same modulation degree. #### STEREO MODE In this mode the choice between stereo and mono ('forced mono') signals is common for both AF channel pairs. The mode for main and SCART is achieved by control of the main channel (see Tables 1 and 2). #### **DUAL MODE** In this mode there is no restriction to select AF inputs and outputs independently in both channels. #### **EXTERNAL MODE** External sound sources, e.g. from SCART input, are fed to both AF channel pair outputs. When the user chooses the external mode of the main channel (see Table 1), the identification circuit is still running, but the LEDs are switched-off. #### Programming of the main and SCART register #### **GENERAL INFORMATION** The switch positions of both AF channels are directly controlled by the data of the main and SCART register. These registers are programmable by a microcontroller. In the 3-state mode the logic content of the C1, C2 and C3 control lines remains stored in the registers for main and SCART, so the switch positions in the source selector do not change. The logic content of these control lines can be changed without changing the switch positions of the source selector (preset position) to prepare the new operating mode selection for the main or SCART channel. The execution of this new mode is achieved by leaving the preset position (3-state): When the C4 level goes LOW, the logic content of the control lines C1, C2 and C3 are valid for the main channel (see Table 1) and in the event of HIGH the C1, C2 and C3 are valid for the SCART channel (see Table 2). The identification bits and the control lines influence the operating mode selection for the AF switches in the source selector and de-matrix, e.g. both AF channels are programmed in the mono mode (X001, see Tables 1 and 2). The LEDs are switched-off. When the identification circuit detects the stereo identification frequency ( $f_s = 117 \text{ Hz}$ ) the de-matrix is immediately switched in the stereo mode without changing the control line levels. The stereo signals are routed to all AF outputs. In the event of dual frequency detection ( $f_D = 274 \text{ Hz}$ ) both dual sounds are fed to the AF output pairs. #### MICROCONTROLLER WITH 3-STATE OUTPUT PORTS Figure 10 shows an example of an application circuit for TDA9847 ( $V_P = 4.5$ to 8.8 V) in conjunction with a microcontroller, which has a LOW/high-ohmic/HIGH output port to control the main and SCART channel (C4 control line). For the C1, C2 and C3 line the microcontroller requires only LOW/HIGH output ports. Two resistors $R_{C4A}$ and $R_{C4B}$ are necessary for the C4 line to generate the 3-state voltage. The values and tolerances of these components are given in Fig.10. 1995 May 23 **TDA9847** When the microcontroller has only open drain ports available for the C1, C2 and C3 control line, external pull-up resistors must be connected to these control lines. Figure 7 shows an example of a timing diagram to program the main and SCART register of the TDA9847 with a microcontroller via the control lines C1, C2, C3 and C4. Both registers are programmed with the same control line levels: C1 = LOW, C2 = HIGH and C3 = LOW. The dual identification frequency is detected and the dual LED is switched-on. The A-signal (dual mode) is fed to all AF outputs (see Tables 1 and 2). This is shown in the beginning of this timing diagram. The second period of time shows the programming of the external mode (C3 goes to HIGH: CC-signal) for the main channel. The switch positions are immediately changed to the external AF source, because the C4 level is LOW. The dual LED is switched-off by the logic (see Section "External mode"). The next periods of time show the way to change the switch positions for the SCART channel to route B-signals to the AF outputs (dual mode: BB). At first the control output Port of the microcontroller for the C4 line goes into the high ohmic state. The changing of the C1, C2 or C3 level has no influence on the register data. In the timing diagram the C1 level changes from LOW-to-HIGH and the C3 level goes from HIGH-to-LOW. In the next steps the C4 line goes from 3-state-to-HIGH, and the level of the other control lines are valid for the SCART channel, and the B-signals are fed (dual mode: BB) to the AF outputs of the main channel. After some time in this example the C1 and C2 levels change from HIGH-to-LOW and the C3 level goes from LOW-to-HIGH (sound mute). The SCART channel is immediately muted, because the level of the C4 line is HIGH. The last period of time shows the programming of the dual mode (AA) for the main channel. At first the control output Port of the microcontroller for the C4 line goes into the high ohmic state. The changing of the C1, C2 or C3 level has no influence on the register data. The switch positions of the SCART channel stay in the sound mute. In the 3-state mode the C2 level changes from LOW-to-HIGH, and the C3 level goes from HIGH-to-LOW. When the C4 level is LOW, the level of the other control lines are valid for the main channel. The A-signal (dual mode) is fed to the main outputs. The operation mode mute (see Table 1) can be achieved from any position of the C4 control line without going via 3-state. Figure 5 shows the hold and set-up time of the C1, C2 and C3 control line in the 3-state mode, see Chapter "Characteristics". MICROCONTROLLER WITH LOW/HIGH OUTPUT PORTS Figure 11 shows an example of an application circuit for TDA9847 (V $_P$ = 4.5 to 8.8 V) in conjunction with a microcontroller, which has open drain output ports to control the main and SCART channel. Four resistors and two output ports of the microcontroller are necessary to generate the 3-state voltage. The other control lines have a pull-up resistor (10 k $\!\Omega\!$ ) in the event of open drain output stages. These resistors are not necessary for LOW/HIGH output ports of the microcontroller having internal pull-up or push-pull stages. The values and tolerances of these components are given in this figure. Table 4 shows the conversion logic truth table. For information about programming the different operation mode selections see Section "Operating mode selection". #### Power supply The different supply voltages and currents required for the analog and digital circuits are derived from an internal band-gap reference circuit. The AF reference voltage is $1\!\!/_{\!2} V_P$ . For a fast setting to $1\!\!/_{\!2} V_P$ an internal start-up circuit is added. A good ripple rejection is achieved with the external capacitor $C_{ref}$ = 100 $\mu F/16$ V in conjunction with the high ohmic input of the $1\!\!/_{\!2} V_P$ pin (pin 8). No additional DC load on this pin is allowed. #### Power-On Reset (POR) When a POR is activated by switching on the supply voltage or because of a supply voltage breakdown, the 117/274 Hz DPLL, the 117/274 Hz integrator and the logic will be reset. Both AF channels (main and SCART) are muted (≤1 ms). #### **ESD** protection All pins are ESD protected. The protection circuits represent the latest state of the art. #### Internal circuit The internal pin configuration is given in Fig.7. ### TV and VTR stereo/dual sound processor with digital identification TDA9847 #### **LIMITING VALUES** In accordance with the Absolute Maximum Rating System (IEC 134). | SYMBOL | PARAMETER | CONDITIONS | MIN. | MAX. | UNIT | |------------------|------------------------------------------|------------|------|----------------|------| | V <sub>P</sub> | supply voltage (pin 22) | | -0.3 | +10 | V | | V <sub>i</sub> | input voltage at pins 1 to 3 and 24 | | -0.3 | +9.0 | V | | V <sub>i</sub> | input voltage at pins 4 to 17, 21 and 23 | | -0.3 | V <sub>P</sub> | V | | V <sub>i</sub> | input voltage at pins 18 and 19 | | -0.3 | +10 | V | | T <sub>stg</sub> | storage temperature | | -25 | +150 | °C | | T <sub>amb</sub> | operating ambient temperature | | 0 | +70 | °C | | V <sub>es</sub> | electrostatic handling for all pins | note 1 | 1 | ±300 | V | #### Note 1. Charge device model class B: discharging a 200 pF capacitor through a 0 $\Omega$ series resistor. #### THERMAL CHARACTERISTICS | SYMBOL | PARAMETER | VALUE | UNIT | |---------------------|---------------------------------------------------------|-------|------| | R <sub>th j-a</sub> | thermal resistance from junction to ambient in free air | | | | | SDIP24 | 69 | K/W | | | SO24 | 95 | K/W | #### **CHARACTERISTICS** $V_P=5~V; T_{amb}=25~^{\circ}C;$ nominal input signal $V_{i1,~2}=0.25~V$ RMS value (FM: 54% modulation is equivalent to $\Delta f=\pm 27~k$ Hz); nominal input signal $V_{i1}=0.5~V$ RMS value (AM: m=0.54); nominal input signal $V_{i3,~4}=0.25~V$ RMS value (AM: m=0.54); nominal output signal $V_{o1,~2,~3,~4}=0.5~V$ RMS value; $f_{AF}=1~k$ Hz; $V_{i~pil}=16~mV$ RMS value; $f_{pil}=54.6875~k$ Hz (identification frequencies: stereo = 117.48 Hz, dual = 274.12 Hz), 50 $\mu$ s pre-emphasis; noise measurement in accordance with "CCIR468-3", operating oscillator frequency $f_{osc}=10.008~M$ Hz; currents into the IC positive; measured in test circuit Fig.8; unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |----------------------|-------------------------------------|---------------------|--------------------------|-------------------|--------------------------|------| | Supply | | | | | • | • | | V <sub>P</sub> | supply voltage (pin 22) | | 4.5 | 5 | 8.8 | V | | Ι <sub>P</sub> | supply current (pin 22) | without LED current | 14 | 15 | 20 | mA | | P <sub>tot</sub> | total power dissipation | | 63 | 75 | 176 | mW | | V <sub>n(DC)</sub> | DC voltage<br>(pins 9 to 17 and 21) | | $^{1/_{2}}V_{P} - 0.1$ | ¹⁄2V <sub>P</sub> | $^{1}/_{2}V_{P} + 0.1$ | V | | V <sub>ref(DC)</sub> | DC reference voltage (pin 8) | | $\frac{1}{2}V_{P} - 0.1$ | 1/2V <sub>P</sub> | $\frac{1}{2}V_{P} + 0.1$ | V | | I <sub>L(DC)</sub> | DC leakage current (pin 8) | | _ | _ | ±1 | μΑ | TDA9847 | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |---------------------|-------------------------------------------------------|--------------------------------------------|-------|-------|------|------| | AF Inputs | (V <sub>i1</sub> and V <sub>i2</sub> [pins 9 and 10)] | • | ' | -1 | -1 | ' | | V <sub>i(rms)</sub> | nominal input signal voltage | 54% modulation | | | | | | . , | (RMS value) | B/G | _ | 0.25 | _ | V | | | | L (only V <sub>i1</sub> ) | _ | 0.5 | _ | V | | V <sub>i(rms)</sub> | clipping voltage level | THD ≤1.5% | | | | | | | (RMS value) | $V_P = 5 \text{ V; B/G}$ | 0.625 | 0.715 | _ | V | | | | $V_P = 8 \text{ V; B/G}$ | 1.050 | 1.200 | _ | V | | | | $V_P = 5 \text{ V; L (only V}_{i1})$ | 1.200 | 1.400 | _ | V | | | | $V_P = 8 \text{ V; L (only V}_{i1})$ | 2.100 | 2.350 | _ | V | | G <sub>v</sub> | AF signal voltage gain | $G = V_0/V_i$ ; note 1 | | | | | | | | B/G | 5 | 6 | 7 | dB | | | | L (only V <sub>i1</sub> ) | -1 | 0 | +1 | dB | | R <sub>i</sub> | input resistance | | 40 | 50 | 60 | kΩ | | R <sub>deem</sub> | internal de-emphasis resistor (pins 17 and 21) | see Fig.4 | 4.25 | 5.0 | 5.75 | kΩ | | Additiona | AF inputs (pins 11 and 12) | | • | | | • | | V <sub>i(rms)</sub> | nominal input signal voltage (RMS value) | 54% modulation | _ | 0.25 | _ | V | | V <sub>i(rms)</sub> | clipping voltage level | THD ≤ 1.5% | | | | | | | (RMS value) | $V_P = 5 V$ | 0.625 | 0.715 | _ | V | | | | $V_P = 8 V$ | 1.050 | 1.200 | | V | | G <sub>v</sub> | AF signal voltage gain | $G = V_o/V_i$ ; note 1 | 5 | 6 | 7 | dB | | $R_i$ | input resistance | | 40 | 50 | 60 | kΩ | | AF output | ts (pins 13 to 16) | | | | | | | V <sub>o(rms)</sub> | nominal output signal voltage (RMS value) | THD ≤ 0.3%;<br>54% modulation | _ | 0.5 | - | V | | V <sub>o(rms)</sub> | clipping voltage level | THD ≤ 1.5% | | | | | | | (RMS value) | $V_P = 5 V$ | 1.4 | 1.6 | _ | V | | | | V <sub>P</sub> = 8 V | 2.4 | 2.65 | _ | V | | R <sub>o</sub> | output resistance | | 250 | 350 | 450 | Ω | | C <sub>L</sub> | load capacitor on output | | _ | _ | 1.5 | nF | | R <sub>L</sub> | load resistor on output (AC-coupled) | | 10 | _ | - | kΩ | | В | frequency response<br>(bandwidth) | f <sub>i</sub> = 40 to 20000 Hz;<br>note 2 | -0.5 | - | +0.5 | dB | | B <sub>-3 dB</sub> | frequency response | -3 dB; note 2 | 300 | 350 | 400 | kHz | | THD | total harmonic distortion | note 1 | _ | 0.2 | 0.3 | % | | S/N(W) | weighted signal-to-noise ratio | "CCIR468-3"<br>(quasi-peak) | 66 | 75 | _ | dB | TDA9847 | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|----------------|--------|--------|------| | $\alpha_{cr}$ | crosstalk attenuation for | notes 1 and 3 | | | | | | | dual | $ Z_s \le 1 k\Omega$ | 70 | 75 | _ | dB | | | stereo | $ Z_s \le 1 k\Omega$ | 40 | 45 | _ | dB | | $\alpha_{mute}$ | mute attenuation | $ Z_s \le 1 \text{ k}\Omega$ ; note 1 | 76 | 80 | _ | dB | | $\Delta V_{DC}$ | change of DC level output<br>voltage between any two<br>modes of operation | after switching | - | _ | ±10 | mV | | PSRR | power supply ripple rejection | f <sub>r</sub> = 70 Hz; see Fig.9 | 50 | 65 | - | dB | | I <sub>O(DC)</sub> | DC output current | | _ | _ | ±20 | μΑ | | 10 MHz cr | ystal oscillator (pin 23) | | | • | • | • | | f <sub>r</sub> | series resonant frequency of crystal (fundamental mode) | C <sub>L</sub> = 20 pF | 9.995 | 10.008 | 10.021 | MHz | | f <sub>osc</sub> | operating oscillator frequency<br>(running in parallel resonance<br>mode) | | | 10.008 | 10.028 | MHz | | R <sub>xtal</sub> | equivalent crystal series resistance | even at extremely low<br>drive level (<1 pW)<br>over operating<br>temperature range<br>with C <sub>0</sub> = 6 pF | _ | 60 | 200 | Ω | | R <sub>n</sub> | crystal series resistance of unwanted mode | | $2 \times R_r$ | - | - | Ω | | C <sub>0</sub> | crystal parallel capacitance | with $R_r \le 100 \Omega$ | _ | 6 | 10 | pF | | C <sub>1</sub> | crystal motional capacitance | | _ | 25 | 50 | fF | | P <sub>xtal</sub> | level of drive in operation | | _ | _ | 5 | μW | | V <sub>osc(p-p)</sub> | oscillator operating voltage (peak-to-peak value) | | 500 | 550 | 600 | mV | | Pilot proc | essing | | | | | | | V <sub>i pil(rms)</sub> | pilot input voltage level at pin 7 (RMS value) | unmodulated | 5 | - | 100 | mV | | R <sub>i pil</sub> | pilot input resistance | | 500 | 1000 | _ | kΩ | | C <sub>i pil</sub> | pilot input capacitance | | _ | _ | 3 | pF | | m | modulation depth | AM | 25 | 50 | 75 | % | TDA9847 | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-------|------|-------|-------| | $\Delta f_{pil}$ | pilot PLL pull-in frequency | f <sub>osc</sub> = 9.988 MHz | | | | | | • | range (referenced to | lower side | -405 | _ | -405 | Hz | | | $f_{pil} = 54.6875 \text{ kHz}$ | upper side | 192 | _ | 192 | Hz | | | | f <sub>osc</sub> = 10.008 MHz | | | | | | | | lower side | -296 | _ | -296 | Hz | | | | upper side | 302 | _ | 302 | Hz | | | | f <sub>osc</sub> = 10.028 MHz | | | | | | | | lower side | -188 | _ | -188 | Hz | | | | upper side | 411 | _ | 411 | Hz | | t <sub>pil</sub> | pilot PLL pull-in time | | 0 | _ | 1.7 | ms | | f <sub>LP</sub> | low-pass frequency response | -3 dB | 450 | 600 | 750 | Hz | | R <sub>5</sub> | low-pass output resistance | | 18.75 | 25 | 31.25 | kΩ | | V <sub>5(rms)</sub> | identification threshold voltage (RMS value) | | - | _ | 70 | mV | | Q <sub>L</sub> | loaded quality factor of resonance circuit | high sensitivity;<br>see Fig.1 | 40 | - | 50 | | | | loaded quality factor of resonance circuit with fixed coil | sensitivity loss<br>2 to 3 dB; see Fig.2 | - | 12 | - | | | t <sub>acqui</sub> AGC | AGC acquisition time | V <sub>i pil(rms)</sub> switched from<br>0 to 100 mV (RMS<br>value) | - | - | 0.1 | s | | Identifica | tion (internal functions) | | | | • | • | | V <sub>i tuner</sub> | identification voltage sensitivity | note 4 | _ | 28 | _ | dBμV | | C/N | pilot carrier-to-noise ratio for start of identification | note 5 | _ | 33 | - | dB/Hz | | Н | hysteresis | note 4 | _ | _ | 2 | dB | | f <sub>det</sub> | pull-in frequency range of | lower side | | | | | | | identification PLL (referred to | stereo | -0.63 | _ | -0.63 | Hz | | | $f_{\text{det stereo}} = 117.48 \text{ Hz and}$ | dual | -0.69 | _ | -0.69 | Hz | | | $f_{\text{det dual}} = 274.12 \text{ Hz}$ | upper side | | | | | | | | stereo | 0.63 | _ | 0.63 | Hz | | | | dual | 0.69 | _ | 0.69 | Hz | | t <sub>det</sub> | pull-in time of identification | stereo | 0 | _ | 0.8 | s | | | PLL (referenced to f <sub>det stereo</sub> = 117.48 Hz and f <sub>det dual</sub> = 274.12 Hz) | dual | 0 | - | 0.8 | s | | f <sub>ident</sub> | identification window | stereo; note 6 | 2.2 | _ | 2.2 | Hz | | | frequency width (referred to f <sub>det stereo</sub> = 117.48 Hz and f <sub>det dual</sub> = 274.12 Hz) | dual; note 6 | 2.3 | - | 2.3 | Hz | | t <sub>integr</sub> | integrator time constant | | 0.94 | _ | 0.94 | s | | 3 | 1 - | 1 | 1 | 1 | 1 | 1 | ### TV and VTR stereo/dual sound processor with digital identification TDA9847 | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-------------------------|-------------------------------|----------------|------|------|------|------| | t <sub>ident(on)</sub> | total identification time on | stereo; note 7 | 0.35 | _ | 2.0 | s | | | | dual; note 7 | 0.35 | _ | 2.0 | s | | t <sub>ident(off)</sub> | total identification time off | stereo; note 8 | 0.60 | _ | 1.5 | s | | | | dual; note 8 | 0.60 | _ | 1.5 | s | | LED (pins | 18 and 19) | | • | • | | • | | $V_{L(off)}$ | output voltage | LED off | - | _ | 8.8 | V | | V <sub>L(on)</sub> | output voltage | LED on | _ | _ | 0.7 | V | | I <sub>L(off)</sub> | input current | LED off | _ | _ | 1 | μΑ | | I <sub>L(on)</sub> | input current | LED on | - | _ | 12 | mA | | Control in | put ports C1 to C3 (pins 1, 2 | and 24) | | | | | | V <sub>IL</sub> | LOW level input voltage | | 0 | _ | 0.8 | V | | V <sub>IH</sub> | HIGH level input voltage | | 2.0 | 5.0 | 8.8 | V | | I <sub>IL</sub> | LOW level input current | | _ | _ | -1 | μΑ | | I <sub>IH</sub> | HIGH level input current | | - | _ | 1 | μΑ | | Control in | put Port C4 (pin 3) | | • | | | | | V <sub>IL</sub> | LOW level input voltage | | 0 | _ | 0.8 | V | | V <sub>CT</sub> | 3-state level input voltage | | 1.5 | 1.8 | 2.1 | V | | V <sub>IH</sub> | HIGH level input voltage | | 2.8 | 5.0 | 8.8 | V | | I <sub>IL</sub> | LOW level input current | | _ | _ | -1 | μΑ | | I <sub>CT</sub> | 3-state level input current | | _ | _ | -1 | μΑ | | I <sub>IH</sub> | HIGH level input current | | _ | _ | 1 | μΑ | | t <sub>h1</sub> | HIGH level hold time | see Fig.5 | 5 | _ | _ | μs | | t <sub>h2</sub> | LOW level hold time | see Fig.5 | 5 | _ | _ | μs | | t <sub>su1</sub> | HIGH level set-up time | see Fig.5 | 0.25 | _ | _ | μs | | t <sub>su2</sub> | LOW level set-up time | see Fig.5 | 0.25 | _ | _ | μs | #### Notes to the characteristics - 1. $V_0 = 0.5 \text{ V (RMS value)}$ ; f = 1 kHz. - 2. Without de-emphasis capacitors with respect to nominal gain. - 3. In dual mode: A (B)-signal into B (A) channel; in stereo mode: R-signal into left channel; L-signal = 0. - 4. Tuner input signal, measured with PCALH reference front end ( $\frac{1}{2}$ EMF, 75 $\Omega$ , 2T/20T/white bar, 100% video) and PC/SC<sub>1</sub> = 13 dB; PC/SC<sub>2</sub> = 20 dB. The pilot band-pass has to be aligned. - 5. Bandwidth of the pilot BP-filter B<sub>-3 dB</sub> = 1.2 kHz. V<sub>i2</sub> input driven with identification-modulated pilot carrier and white noise. - 6. Identification window is defined as twice the pull-in frequency range (lower plus upper side) of identification PLL (steady detection) plus window increase due to integrator (fluctuating detection). - 7. The maximal total system identification time on is equal to $t_{ident(on)}$ plus $t_{acqui\ AGC}$ . - 8. The maximal total system identification time off is equal to $t_{ident(off)}$ . ### TV and VTR stereo/dual sound processor with digital identification TDA9847 Table 1 Control input Port matrix to select AF inputs and AF outputs (main channel) | | | | INPUT SIGNAL | | | | OUTPUT SIGNAL | | | CONTROL INPUT | | | | LED | | |---------------------|----|-------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|---------------------|----------|---------|---------|------------|--------------| | MODE | | ST/E | S/M | SC | ART | MA | AIN | SCART | | PORT <sup>(1)</sup> | | | | LED | | | | | V <sub>i1</sub> 9 | V <sub>i2</sub><br>10 | V <sub>i3</sub><br>11 | V <sub>i4</sub><br>12 | V <sub>o1</sub><br>14 | V <sub>o2</sub><br>13 | V <sub>o3</sub><br>16 | V <sub>04</sub><br>15 | C4<br>3 | C3<br>24 | C2<br>2 | C1<br>1 | DUAL<br>18 | STEREO<br>19 | | Mute <sup>(2)</sup> | _ | _ | _ | _ | _ | no s | ignal | no s | ignal | 0 | 0 | 0 | 0 | off | off | | Sound mute | _ | _ | _ | _ | _ | no s | ignal | not | e 3 | 0 | 1 | 0 | 0 | note 4 | note 4 | | Mono | М | М | 1 | _ | _ | М | М | not | e 3 | 0 | 0 | 0 | 1 | off | off | | | | М | _ | _ | _ | М | М | | | 0 | 0 | 1 | 0 | off | off | | | | AM | _ | _ | _ | AM | AM | | | 0 | 0 | 1 | 1 | off | off | | Stereo | ST | S | R | - | _ | L | R | L | R | 0 | 0 | 0 | 1 | off | on | | | | S | R | _ | _ | S | S | S | S | 0 | 0 | 1 | 0 | off | on | | | | S | R | _ | _ | S | S | S | S | 0 | 0 | 1 | 1 | off | on | | Dual | DS | Α | В | - | _ | Α | В | not | e 3 | 0 | 0 | 0 | 1 | on | off | | | | Α | В | _ | _ | Α | Α | | | 0 | 0 | 1 | 0 | on | off | | | | Α | В | _ | _ | В | В | | | 0 | 0 | 1 | 1 | on | off | | External | _ | _ | - | С | D | С | D | not | e 3 | 0 | 1 | 0 | 1 | off | off | | | | _ | _ | С | D | С | С | | | 0 | 1 | 1 | 0 | off | off | | | | _ | _ | С | D | D | D | | | 0 | 1 | 1 | 1 | off | off | #### Notes - 1. The combination 1000 is not allowed. - 2. In mute mode the content of the 117 Hz/274 Hz integrator will be reset. The LEDs are switched-off. - 3. The previous state is unchanged. - 4. The LED shows the identification status. ### TV and VTR stereo/dual sound processor with digital identification TDA9847 Table 2 Control input Port matrix to select AF inputs and AF outputs (SCART channel) | | | | INPUT | SIGNAL | | ( | OUTPUT | CONTROL INPUT | | | | | | |------------|----|-------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|---------------------|----------|---------|---------| | MODE | | ST/DS/M | | SCA | ART | MA | MAIN | | ART | PORT <sup>(1)</sup> | | | | | | | V <sub>i1</sub> 9 | V <sub>i2</sub><br>10 | V <sub>i3</sub><br>11 | V <sub>i4</sub><br>12 | V <sub>o1</sub><br>14 | V <sub>o2</sub><br>13 | V <sub>o3</sub><br>16 | V <sub>o4</sub><br>15 | C4<br>3 | C3<br>24 | C2<br>2 | C1<br>1 | | Sound mute | _ | _ | - | _ | _ | note 2 | | no signal | | 1 | 1 | 0 | 0 | | Mono | М | М | _ | _ | _ | note 2 | | М | М | 1 | 0 | 0 | 1 | | | | М | _ | _ | _ | | | М | М | 1 | 0 | 1 | 0 | | | | AM | _ | _ | _ | | | AM | AM | 1 | 0 | 1 | 1 | | Stereo | ST | S | R | - | - | note 2 | | - | - | 1 | 0 | 0 | 1 | | | | S | R | _ | _ | | | _ | _ | 1 | 0 | 1 | 0 | | | | S | R | _ | _ | | | _ | _ | 1 | 0 | 1 | 1 | | Dual | DS | Α | В | - | - | not | e 2 | Α | В | 1 | 0 | 0 | 1 | | | | Α | В | _ | _ | | | Α | Α | 1 | 0 | 1 | 0 | | | | Α | В | _ | _ | | | В | В | 1 | 0 | 1 | 1 | | External | _ | _ | _ | С | D | note 2 | | С | D | 1 | 1 | 0 | 1 | | | | _ | _ | С | D | | | С | С | 1 | 1 | 1 | 0 | | | | _ | _ | С | D | | | D | D | 1 | 1 | 1 | 1 | #### Notes - 1. The combination 1000 is not allowed. - 2. The previous state is unchanged. Table 3 Explanation of Tables 1 and 2 | SIGNAL | DESCRIPTION | | |---------|-------------------------------|--| | R | right | | | L | left | | | S | $\frac{(L+R)}{2}$ | | | A and B | dual sound A/B | | | C and D | external sound source (SCART) | | | AM | AM sound (standard L) | | | М | mono sound | | | DS | dual sound | | | ST | stereo sound | | **Table 4** Conversion logic truth table for the C4 control line (see Fig.11) | MICROPROCESSOR<br>OUTPUT<br>CONTROL PORTS | | TDA9847 | | | |-------------------------------------------|-----|-------------|-------------|--| | C41 | C42 | C4 | C4-level | | | 0 | 0 | 1 | ≥3.2 V | | | 1 | 0 | 3-state | 1.8 ±0.25 V | | | 1 | 1 | 0 | ≤0.45 V | | | 0 | 1 | not allowed | undefined | | TDA9847 TDA9847 1995 May 23 Downloaded from Elcodis.com electronic components distributor TDA9847 #### **INTERNAL CIRCUITRY** 1995 May 23 TDA9847 #### **TEST AND APPLICATION INFORMATION** TDA9847 TDA9847 TDA9847 #### **PACKAGE OUTLINES** SDIP24: plastic shrink dual in-line package; 24 leads (400 mil) SOT234-1 #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. 8.0 | OUTLINE | REFERENCES | | EUROPEAN | ISSUE DATE | | | |----------|------------|-------|----------|------------|------------|---------------------------------| | VERSION | IEC | JEDEC | EIAJ | | PROJECTION | ISSUE DATE | | SOT234-1 | | | | | | <del>92-11-17</del><br>95-02-04 | 10.2 10.5 0.23 Downloaded from **Elcodis.com** electronic components distributor TDA9847 #### SO24: plastic small outline package; 24 leads; body width 7.5 mm SOT137-1 #### Note 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. | OUTLINE | REFERENCES | | | EUROPEAN | ISSUE DATE | | |----------|------------|----------|------|----------|------------|---------------------------------| | VERSION | IEC | JEDEC | EIAJ | | PROJECTION | 1990E DATE | | SOT137-1 | 075E05 | MS-013AD | | | | <del>95-01-24</del><br>97-05-22 | TDA9847 #### SOLDERING #### Plastic dual in-line packages BY DIP OR WAVE The maximum permissible temperature of the solder is 260 $^{\circ}$ C; this temperature must not be in contact with the joint for more than 5 s. The total contact time of successive solder waves must not exceed 5 s. The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified storage maximum. If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit. #### REPAIRING SOLDERED JOINTS Apply a low voltage soldering iron below the seating plane (or not more than 2 mm above it). If its temperature is below 300 $^{\circ}$ C, it must not be in contact for more than 10 s; if between 300 and 400 $^{\circ}$ C, for not more than 5 s. #### Plastic small outline packages BY WAVE During placement and before soldering, the component must be fixed with a droplet of adhesive. After curing the adhesive, the component can be soldered. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder bath is 10 s, if allowed to cool to less than 150 °C within 6 s. Typical dwell time is 4 s at 250 °C. A modified wave soldering technique is recommended using two solder waves (dual-wave), in which a turbulent wave with high upward pressure is followed by a smooth laminar wave. Using a mildly-activated flux eliminates the need for removal of corrosive residues in most applications. #### BY SOLDER PASTE REFLOW Reflow soldering requires the solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the substrate by screen printing, stencilling or pressure-syringe dispensing before device placement. Several techniques exist for reflowing; for example, thermal conduction by heated belt, infrared, and vapour-phase reflow. Dwell times vary between 50 and 300 s according to method. Typical reflow temperatures range from 215 to 250 °C. Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 min at 45 $^{\circ}$ C. REPAIRING SOLDERED JOINTS (BY HAND-HELD SOLDERING IRON OR PULSE-HEATED SOLDER TOOL) Fix the component by first soldering two, diagonally opposite, end pins. Apply the heating tool to the flat part of the pin only. Contact time must be limited to 10 s at up to 300 °C. When using proper tools, all other pins can be soldered in one operation within 2 to 5 s at between 270 and 320 °C. (Pulse-heated soldering is not recommended for SO packages.) For pulse-heated solder tool (resistance) soldering of VSO packages, solder is applied to the substrate by dipping or by an extra thick tin/lead plating before package placement. TDA9847 #### **DEFINITIONS** | Data sheet status | | |---------------------------|---------------------------------------------------------------------------------------| | Objective specification | This data sheet contains target or goal specifications for product development. | | Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. | | Product specification | This data sheet contains final product specifications. | | Limitima values | | #### Limiting values Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. #### **Application information** Where application information is given, it is advisory and does not form part of the specification. #### LIFE SUPPORT APPLICATIONS These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale. TDA9847 **NOTES** TDA9847 **NOTES** ### Philips Semiconductors – a worldwide company **Argentina:** IEROD, Av. Juramento 1992 - 14.b, (1428) BUENOS AIRES, Tel. (541)786 7633, Fax. (541)786 9367 Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113, Tel. (02)805 4455, Fax. (02)805 4466 Austria: Triester Str. 64, A-1101 WIEN, P.O. Box 213, Tel. (01)60 101-1236, Fax. (01)60 101-121 Belgium: Postbus 90050, 5600 PB EINDHOVEN, The Netherlands, Tel. (31)40 783 749, Fax. (31)40 788 399 **Brazil:** Rua do Rocio 220 - 5<sup>th</sup> floor, Suite 51, CEP: 04552-903-SÃO PAULO-SP, Brazil. P.O. Box 7383 (01064-970) Tel. (011)821-2333, Fax. (011)829-1849 Canada: PHILIPS SEMICONDUCTORS/COMPONENTS: Tel. (800) 234-7381, Fax. (708) 296-8556 Chile: Av. Santa Maria 0760, SANTIAGO, Tel. (02)773 816, Fax. (02)777 6730 Colombia: IPRELENSO LTDA, Carrera 21 No. 56-17, 77621 BOGOTA, Tel. (571)249 7624/(571)217 4609, Fax. (571)217 4549 Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S, Tel. (032)88 2636, Fax. (031)57 1949 Finland: Sinikalliontie 3, FIN-02630 ESPOO Tel. (358)0-615 800, Fax. (358)0-61580 920 France: 4 Rue du Port-aux-Vins, BP317, 92156 SURESNES Cedex Tel. (01)4099 6161, Fax. (01)4099 6427 Germany: P.O. Box 10 63 23, 20043 HAMBURG, Tel. (040)3296-0, Fax. (040)3296 213. Greece: No. 15, 25th March Street, GR 17778 TAVROS, Tel. (01)4894 339/4894 911, Fax. (01)4814 240 Hong Kong: PHILIPS HONG KONG Ltd., 15/F Philips Ind. Bldg., 24-28 Kung Yip St., KWAI CHUNG, N.T., Tel. (852)424 5121, Fax. (852)480 6960/480 6009 India: Philips INDIA Ltd, Shivsagar Estate, A Block, Dr. Annie Besant Rd. Worli, Bombay 400 018 Tel. (022)4938 541, Fax. (022)4938 722 Indonesia: Philips House, Jalan H.R. Rasuna Said Kav. 3-4, P.O. Box 4252, JAKARTA 12950, Tel. (021)5201 122, Fax. (021)5205 189 Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. (01)7640 000, Fax. (01)7640 200 Italy: PHILIPS SEMICONDUCTORS S.r.I. Piazza IV Novembre 3, 20124 MILANO Tel. (0039)2 6752 2531, Fax. (0039)2 6752 2557 Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108, Tel. (03)3740 5130, Fax. (03)3740 5077 Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. (02)709-1412, Fax. (02)709-1415 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. (03)750 5214, Fax. (03)757 4880 **Mexico:** 5900 Gateway East, Suite 200, EL PASO, TX 79905 Tel. 9-5(800)234-7381, Fax. (708)296-8556 Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB Tel. (040)783749, Fax. (040)788399 New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. (09)849-4160, Fax. (09)849-7811 Norway: Box 1, Manglerud 0612, OSLO, Tel. (022)74 8000, Fax. (022)74 8341 Pakistan: Philips Electrical Industries of Pakistan Ltd., Exchange Bldg. ST-2/A, Block 9, KDA Scheme 5, Clifton, KARACHI 75600, Tel. (021)587 4641-49, Fax. (021)577035/5874546 Philippines: PHILIPS SEMICONDUCTORS PHILIPPINES Inc. 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. (02)810 0161, Fax. (02)817 3474 Portugal: PHILIPS PORTUGUESA, S.A. Rua dr. António Loureiro Borges 5, Arquiparque - Miraflores, Apartado 300. 2795 LINDA-A-VELHA. Tel. (01)4163160/4163333, Fax. (01)4163174/4163366 **Singapore:** Lorong 1, Toa Payoh, SINGAPORE 1231, Tel. (65)350 2000, Fax. (65)251 6500 South Africa: S.A. PHILIPS Pty Ltd. 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 7430, Johannesburg 2000 Tel. (011)470-5911, Fax. (011)470-5494. **Spain:** Balmes 22, 08007 BARCELONA, Tel. (03)301 6312, Fax. (03)301 42 43 Sweden: Kottbygatan 7, Akalla. S-164 85 STOCKHOLM. Tel. (0)8-632 2000, Fax. (0)8-632 2745 Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH. Tel. (01)488 2211, Fax. (01)481 77 30 Taiwan: PHILIPS TAIWAN Ltd., 23-30F, 66, Chung Hsiao West Road, Sec. 1. Taipeh, Taiwan ROC, P.O. Box 22978, TAIPEI 100, Tel. (02)388 7666, Fax. (02)382 4382 Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd., 209/2 Sanpavuth-Bangna Road Prakanong, Bangkok 10260, THAILAND, Tel. (662)398-0141, Fax. (662)398-3319 Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL, Tel. (0212)279 27 70, Fax. (0212)282 67 07 United Kingdom: Philips Semiconductors LTD. 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. (0181)730-5000, Fax. (0181)754-8421 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. (800)234-7381, Fax. (708)296-8556 Uruguay: Coronel Mora 433, MONTEVIDEO, Tel. (02)70-4044, Fax. (02)92 0601 Internet: http://www.semiconductors.philips.com/ps/ For all other countries apply to: Philips Semiconductors, P.O. Box 218. 5600 MD EINDHOVEN, The Netherlands, Telex 35000 phtcnl. Fax. +31-40-724825 All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights. Printed in The Netherlands 533061/1500/02/pp28 Document order number: Date of release: 1995 May 23 9397 750 00154