# INTEGRATED CIRCUITS



Product specification File under Integrated Circuits, IC01 March 1991



**Semiconductors** 

Philips

March 1991

# I<sup>2</sup>C-bus interface for colour decoders

# **GENERAL DESCRIPTION**

The TDA8442 provides control of four analogue functions and has one high-current and two switching outputs. Control of the IC is performed via the two-line, bidirectional  $I^2C$ -bus.

## Features

- Four analogue control outputs
- One high-current output port (npn open emitter)
- Two switching output ports (npn collector with internal pull-up resistor)
- I<sup>2</sup>C-bus slave receiver
- Power-down reset.

## QUICK REFERENCE DATA

| PARAMETER                           | CONDITIONS        | SYMBOL           | MIN. | TYP. | MAX  | UNIT |
|-------------------------------------|-------------------|------------------|------|------|------|------|
| Supply voltage (pin 9)              |                   | V <sub>P</sub>   | 10.8 | 12.0 | 13.2 | V    |
| Supply current                      | no outputs loaded | I <sub>P</sub>   | 8    | 13   | 18   | mA   |
| Total power dissipation             | no outputs loaded | P <sub>tot</sub> | -    | -    | 1    | W    |
| Operating ambient temperature range |                   | T <sub>amb</sub> | -20  | -    | + 70 | °C   |

PACKAGE OUTLINE

16-lead DIL; plastic (SOT38); SOT38-1; 1996 July 23.





## **Product specification**

**TDA8442** 

2

TDA8442

# I<sup>2</sup>C-bus interface for colour decoders

## PINNING

| PIN | SYMBOL         | DESCRIPTION                                                      |
|-----|----------------|------------------------------------------------------------------|
| 1   | DAC1           | analogue output 1                                                |
| 2   | DAC2           | analogue output 2                                                |
| 3   | DAC3           | analogue output 3                                                |
| 4   | SDA            | serial data line; I <sup>2</sup> C-bus                           |
| 5   | SCL            | serial clock line; I <sup>2</sup> C-bus                          |
| 6   | P2             | Port 2 npn collector output<br>with internal pull-up<br>resistor |
| 7   | n.c.           | not connected                                                    |
| 8   | GND            | supply return (ground)                                           |
| 9   | V <sub>P</sub> | positive supply voltage                                          |
| 10  | n.c.           | not connected                                                    |
| 11  | P1             | Port 1 open npn emitter<br>output                                |
| 12  | P2N            | inverted P2 output                                               |
| 13  | n.c.           | not connected                                                    |
| 14  | n.c.           | not connected                                                    |
| 15  | n.c.           | not connected                                                    |
| 16  | DAC0           | analogue output 0                                                |



### FUNCTIONAL DESCRIPTION

### Control

Analogue control is facilitated by four 6-bit digital-to-analogue converters (DAC0 to DAC3). The values of the output voltages from the DACs are set via the l<sup>2</sup>C-bus.

The high-current output port (P1) is suitable for switching between internal and external RGB signals. It is an open npn emitter output capable of sourcing 14 mA (min.).

The two output ports (P2 and P2N) can be used for NTSC/PAL switching. These are npn collector outputs with internal pull-up resistors of 10 k $\Omega$  (typ.). Both outputs are capable of sinking up to 2 mA with a voltage drop of less than 400 mV. If one output is switched on (LOW), the other output is switched off, and vice versa.

### Reset

The power-down-reset mode occurs whenever the positive supply voltage falls below 8.5 V (typ.) and resets all registers to a defined state.

# TDA8442

## OPERATION

### Write

The TDA8442 is controlled via the  $I^2$ C-bus (specifications for the  $I^2$ C-bus will be supplied on request). Programming of the TDA8442 is performed using the format shown in Fig.3.



Acknowledge (A) is generated by the TDA8442 only when a valid address is received and the device is not in the power-down-reset mode ( $V_P > 8.5 V$  (typ.)).

## Control

Control is implemented by the instruction bytes POD (port output data) and DACX (digital-to-analogue converter control) together with the corresponding data/control bytes (see Fig.4).



### POD bit P1

If a logic 1 is programmed, the P1 output is switched on. If a logic 0 is programmed or after a power-down-reset, the P1 output is switched off (high-impedance state).

### POD bit P2/P2N

If a logic 1 is programmed, the P2 output is switched off and the P2N output is switched on (LOW). If a logic 0 is programmed or after a power-down-reset, the P2 output is switched on (LOW) and the P2N output is switched off.

## DAX bits AX5 to AX0

The digital-to-analogue converter selected corresponds to the decimal equivalent of the two bits X1 and X0. The output voltage of the selected DAC is programmed using bits AX5 to AX0, the lowest value being with all data AX5 to AX0 at logic 0 or when power-down-reset has been activated.

# TDA8442

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| PARAMETER                           | SYMBOL           | MIN. | MAX.                    | UNIT |
|-------------------------------------|------------------|------|-------------------------|------|
| Supply voltage range (pin 9)        | V <sub>P</sub>   | -0.3 | +13.2                   | V    |
| Input/output voltage ranges         |                  |      |                         |      |
| pin 4                               | V <sub>SDA</sub> | -0.3 | +13.2                   | V    |
| pin 5                               | V <sub>SCL</sub> | -0.3 | +13.2                   | V    |
| pin 6                               | V <sub>P2</sub>  | -0.3 | V <sub>P</sub> ; note 1 | V    |
| pin 11                              | V <sub>P1</sub>  | -0.3 | V <sub>P</sub> ; note 1 | V    |
| pin 12                              | V <sub>P2N</sub> | -0.3 | V <sub>P</sub> ; note 1 | V    |
| pin 1 to 3 and pin 16               | V <sub>DAX</sub> | -0.3 | V <sub>P</sub> ; note 1 | V    |
| Total power dissipation             | P <sub>tot</sub> | -    | 1                       | W    |
| Operating ambient temperature range | T <sub>amb</sub> | -20  | +70                     | °C   |
| Storage temperature range           | T <sub>stg</sub> | -55  | +150                    | °C   |

## Note

1. Pin voltage may exceed  $V_P$  if the current in that pin is limited to 10 mA.

# CHARACTERISTICS

 $V_P$  = 12 V;  $T_{amb}$  = +25 °C; unless otherwise specified

| PARAMETER                   | CONDITIONS               | SYMBOL          | MIN. | TYP. | MAX.               | UNIT |
|-----------------------------|--------------------------|-----------------|------|------|--------------------|------|
| Supplies                    |                          |                 |      |      |                    |      |
| Supply voltage (pin 9)      |                          | VP              | 10.8 | 12.0 | 13.2               | V    |
| Supply current (pin 9)      | no outputs loaded        | I <sub>P</sub>  | 8    | 13   | 18                 | mA   |
| I <sup>2</sup> C-bus inputs |                          |                 |      |      |                    |      |
| SDA (pin 4); SCL (pin 5)    |                          |                 |      |      |                    |      |
| Input voltage HIGH          | note 1                   | VIH             | 3.0  | -    | V <sub>P</sub> – 1 | V    |
| Input voltage LOW           |                          | V <sub>IL</sub> | -0.3 | -    | 1.5                | V    |
| Input current HIGH          | note 1                   | I <sub>IH</sub> | -    | -    | 10                 | μA   |
| Input current LOW           | note 1                   | IIL             | -    | -    | 10                 | μA   |
| I <sup>2</sup> C-bus output |                          |                 |      |      |                    |      |
| SDA (pin 4)                 | open collector           |                 |      |      |                    |      |
| Output voltage LOW          | I <sub>OL</sub> = 3.0 mA | V <sub>OL</sub> | -    | _    | 0.4                | V    |
| Maximum output sink current |                          | I <sub>OL</sub> | 3    | 5    | -                  | mA   |

# TDA8442

| PARAMETER                                            | CONDITIONS                                                      | SYMBOL              | MIN. | TYP. | MAX. | UNIT |
|------------------------------------------------------|-----------------------------------------------------------------|---------------------|------|------|------|------|
| Ports P2 and P2N                                     |                                                                 |                     |      |      |      |      |
| (pins 6 and 12)                                      | npn collector output with<br>pull-up resistor to V <sub>P</sub> |                     |      |      |      |      |
| Internal pull-up resistor to $\mathrm{V}_\mathrm{P}$ |                                                                 | R <sub>O</sub>      | 5    | 10   | 15   | kΩ   |
| Output voltage switched<br>on (LOW)                  | I <sub>OL</sub> = 2 mA                                          | V <sub>OL</sub>     | -    | -    | 0.4  | V    |
| Maximum output sink current                          |                                                                 | I <sub>OL</sub>     | 2    | 5    | -    | mA   |
| Leakage current output<br>switched off               |                                                                 | – I <sub>leak</sub> | -    | -    | 25   | μA   |
| Port P1 (pin 11)                                     | open npn emitter output                                         |                     |      |      |      |      |
| Output current switched on                           | V <sub>O</sub> = 0 to 5 V                                       | I <sub>O</sub>      | 14   | -    | -    | mA   |
| Leakage current switched off                         | $V_{O} = 0$ to $V_{P}$                                          | ± I <sub>leak</sub> | _    | _    | 100  | μA   |
| Digital-to-analogue<br>outputs                       | note 2                                                          |                     |      |      |      |      |
| DAC0 (pin 16)                                        |                                                                 |                     |      |      |      |      |
| Maximum output voltage                               | unloaded; note 3                                                | V <sub>O max</sub>  | 3.0  | -    | 4.25 | V    |
| Minimum output voltage                               | unloaded; note 3                                                | V <sub>O min</sub>  | 0.15 | _    | 1.0  | V    |
| Positive value of smalles step                       | I <sub>O</sub> = 2 mA (1 lsb); note 3                           | V <sub>O Isb</sub>  | 16   | -    | 72   | mV   |
| Deviation from linearity                             | I <sub>O</sub> = 2 mA                                           | ΔV                  | _    | _    | 45   | mV   |
| Output impedance                                     | I <sub>O</sub> = -2 to +2 mA                                    | Zo                  | -    | -    | 30   | Ω    |
| Maximum output source<br>current                     |                                                                 | -I <sub>OH</sub>    | 2    | -    | 6    | mA   |
| Maximum output sink current                          |                                                                 | I <sub>OL</sub>     | 2    | 8    | -    | mA   |
| DAC1 (pin 1)                                         |                                                                 |                     |      |      |      |      |
| Maximum output voltage                               | unloaded; note 3                                                | V <sub>O max</sub>  | 4.0  | -    | 5.0  | V    |
| Minimum output voltage                               | unloaded; note 3                                                | V <sub>O min</sub>  | 1.0  | -    | 1.7  | V    |
| Positive value of smallest step                      | I <sub>O</sub> = 2 mA (1 lsb); note 3                           | V <sub>O Isb</sub>  | 18   | -    | 86   | mV   |
| Deviation from linearity                             | I <sub>O</sub> = 2 mA                                           | ΔV                  | _    | -    | 50   | mV   |
| Output impedance                                     | $I_0 = -2$ to $+2$ mA                                           | ZO                  | _    | -    | 30   | Ω    |
| Maximum output source current                        |                                                                 | -I <sub>OH</sub>    | 2    | -    | 6    | mA   |
| Maximum output sink current                          |                                                                 | IOL                 | 2    | 8    | -    | mA   |

March 1991

# TDA8442

| PARAMETER                                                           | CONDITIONS                                  | SYMBOL             | MIN. | TYP.  | MAX. | UNIT |
|---------------------------------------------------------------------|---------------------------------------------|--------------------|------|-------|------|------|
|                                                                     | CONDITIONS                                  | STNIBOL            |      | 1117. |      | UNIT |
| DAC2 (pin 2)                                                        |                                             |                    |      |       |      |      |
| Maximum output voltage                                              | unloaded; note 3                            | V <sub>O max</sub> | 4.0  | -     | 5.0  | V    |
| Minimum output voltage                                              | unloaded; note 3                            | V <sub>O min</sub> | 1.0  | -     | 1.7  | V    |
| Positive value of smallest step                                     | I <sub>O</sub> = 2 mA (1 lsb); note 3       | V <sub>O Isb</sub> | 18   | -     | 86   | mV   |
| Deviation from linearity                                            | I <sub>O</sub> = 2 mA                       | ΔV                 | _    | _     | 50   | mV   |
| Output impedance                                                    | I <sub>O</sub> = −2 to +2 mA                | zo                 | -    | -     | 30   | Ω    |
| Maximum output source<br>current                                    |                                             | -I <sub>OH</sub>   | 2    | -     | 6    | mA   |
| Maximum output sink current                                         |                                             | I <sub>OL</sub>    | 2    | 8     | -    | mA   |
| DAC3 (pin 3)                                                        |                                             |                    |      |       |      |      |
| Maximum output voltage                                              | unloaded; note 3                            | V <sub>O max</sub> | 10.0 | -     | 11.2 | V    |
| Minimum output voltage                                              | unloaded; note 3                            | V <sub>O min</sub> | 0.1  | -     | 1.0  | V    |
| Positive value of smallest step                                     | I <sub>O</sub> = 2 mA (1 lsb); note 3       | V <sub>O Isb</sub> | 70   | -     | 250  | mV   |
| Deviation from linearity                                            | I <sub>O</sub> = 2 mA                       | ΔV                 | -    | -     | 150  | mV   |
| Output impedance                                                    | I <sub>O</sub> = -2 to +2 mA                | zo                 | -    | -     | 30   | Ω    |
| Maximum output source<br>current                                    |                                             | -I <sub>OH</sub>   | 2    | -     | 6    | mA   |
| Maximum output sink current                                         |                                             | I <sub>OL</sub>    | 2    | 8     | -    | mA   |
| Power-down reset                                                    |                                             |                    |      |       |      |      |
| Maximum value of V <sub>P</sub> at which power-down reset is active |                                             | V <sub>PD</sub>    | 6    | -     | 10   | V    |
| Rise time of V <sub>P</sub> during power-on                         | $\rm V_{P}$ rising from 0 V to $\rm V_{PD}$ | t <sub>r</sub>     | 5    | -     | -    | μs   |

# Notes to the Characteristics

1. If V<sub>P</sub> < 1 V, the input current is limited to 10  $\mu$ A at input voltages up to 13.2 V.

2. Pure capacitive load should be avoided because of possible oscillations.

3. Values are proportional to  $V_P$ .

# TDA8442

## I<sup>2</sup>C-BUS TIMING

Bus loading conditions: 4k $\Omega$  pull-up resistor to +5 V; 200 pF capacitor to GND. All values are referred to V<sub>IH</sub> = 3 V and V<sub>IL</sub> = 1.5 V.

| PARAMETER                              | SYMBOL               | MIN. | TYP. | MAX. | UNIT |
|----------------------------------------|----------------------|------|------|------|------|
| Bus free before start                  | t <sub>BUF</sub>     | 4.0  | -    | -    | μs   |
| Start condition set-up time            | t <sub>SU; STA</sub> | 4.0  | -    | -    | μs   |
| Start condition hold time              | t <sub>HD; STA</sub> | 4.0  | -    | -    | μs   |
| LOW period SCL, SDA                    | t <sub>LOW</sub>     | 4.0  | -    | -    | μs   |
| HIGH period SCL                        | t <sub>HIGH</sub>    | 4.0  | -    | -    | μs   |
| Rise time SCL, SDA                     | t <sub>r</sub>       | -    | -    | 1.0  | μs   |
| Fall time SCL, SDA                     | t <sub>f</sub>       | -    | -    | 0.30 | μs   |
| Data set-up time (write)               | t <sub>SU; DAT</sub> | 1    | -    | -    | μs   |
| Data hold time (write)                 | t <sub>HD; DAT</sub> | 1    | -    | -    | μs   |
| Acknowledge (from TDA8442) set-up time | t <sub>SU; ACK</sub> | -    | -    | 3.5  | μs   |
| Acknowledge (from TDA8442) hold time   | t <sub>HD; ACK</sub> | 0    | -    | -    | μs   |
| Stop condition set-up time             | t <sub>SU; STO</sub> | 4.0  | _    | -    | μs   |



## PACKAGE OUTLINE





#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE | REFERENCES |          |      | EUROPEAN | ISSUE DATE |                                 |
|---------|------------|----------|------|----------|------------|---------------------------------|
| VERSION | IEC        | JEDEC    | EIAJ |          | PROJECTION | ISSUE DATE                      |
| SOT38-1 | 050G09     | MO-001AE |      |          |            | <del>92-10-02</del><br>95-01-19 |

March 1991

**TDA8442** 

SOT38-1

# TDA8442

### SOLDERING

#### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "IC Package Databook" (order code 9398 652 90011).

#### Soldering by dipping or by wave

The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact

with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature ( $T_{stg max}$ ). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

#### **Repairing soldered joints**

Apply a low voltage soldering iron (less than 24 V) to the lead(s) of the package, below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 °C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400 °C, contact may be up to 5 seconds.

### DEFINITIONS

| Data sheet status                                        |                                                                                                                                                                                                                                                                                                                                                  |
|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification                                  | This data sheet contains target or goal specifications for product development.                                                                                                                                                                                                                                                                  |
| Preliminary specification                                | This data sheet contains preliminary data; supplementary data may be published later.                                                                                                                                                                                                                                                            |
| Product specification                                    | This data sheet contains final product specifications.                                                                                                                                                                                                                                                                                           |
| Limiting values                                          |                                                                                                                                                                                                                                                                                                                                                  |
| more of the limiting values of the device at these or at | accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or<br>may cause permanent damage to the device. These are stress ratings only and operation<br>any other conditions above those given in the Characteristics sections of the specification<br>limiting values for extended periods may affect device reliability. |
| Application information                                  |                                                                                                                                                                                                                                                                                                                                                  |
| Where application informat                               | on is given, it is advisory and does not form part of the specification.                                                                                                                                                                                                                                                                         |

### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

## PURCHASE OF PHILIPS I<sup>2</sup>C COMPONENTS



Purchase of Philips  $I^2C$  components conveys a license under the Philips'  $I^2C$  patent to use the components in the  $I^2C$  system provided the system conforms to the  $I^2C$  specification defined by Philips. This specification can be ordered using the code 9398 393 40011.

March 1991