# PLL frequency synthesizer for tuners BU2614/BU2614FS

The BU2614 PLL frequency synthesizers work up through the FM band. Featuring low radiation noise, low power dissipation, and highly sensitive built-in RF amps, they support an IF count function.

#### Applications

Tuners (Mini components, radio cassette players, radio equipment, etc.)

#### Features

- 1) Built-in high-speed prescaler can divide 130MHzVCO.
- 2) Reference oscillation of 75kHz keeps unnecessary radiation noise to a low level.
- Low current dissipation (during operation: 4mA, PLL OFF 100μA).
- 4) In addition to the standard FM and AM, also offers the following 7 frequencies: 25kHz, 12.5kHz, 6.25kHz, 3.125kHz, 5kHz, 3kHz, and 1kHz.
- 5) Counter for measurement of intermediate frequencies.
- 6) Unlock detection.
- 7) Three output ports (open drain). The BU2615, with seven output ports, is also available.
- 8) Serial data input (CE, CK, DA).

#### Absolute maximum ratings (Ta = 25°C)

| Parameter             |                          | Symbol           | Limits           | Unit | Conditions                          |
|-----------------------|--------------------------|------------------|------------------|------|-------------------------------------|
| Power suppl           | Power supply voltage     |                  | <b>−0.3∼+7.0</b> | V    | V <sub>DD1</sub> , V <sub>DD2</sub> |
| Maximum in            | put voltage 1            | V <sub>IN1</sub> | <b>−0.3∼+7.0</b> | V    | CE,CK,DA                            |
| Maximum in            | put voltage 2            | V <sub>IN2</sub> | -0.3~Vpp+0.3     | V    | XIN,FMIN,AMIN,IFIN                  |
| Maximum ou            | Maximum output voltage 1 |                  | -0.3~+10.0       | V    | Po, P1, P2, CD                      |
| Maximum ou            | Maximum output voltage 2 |                  | -0.3∼VDD0.3      | V    | PD <sub>1</sub> , XOUT              |
| Maximum ou            | Maximum output current   |                  | 0~+3.0 mA        |      | Po, P1, P2, CD                      |
| Power                 | BU2614                   | D-               | 1000*1           | >    |                                     |
| dissipation           | BU2614FS                 | Po               | 500*2            | mW   |                                     |
| Operating temperature |                          | Topr             | <b>−10~</b> +75  | °C   |                                     |
| Storage tem           | Storage temperature      |                  | <b>−55∼</b> +125 | °C   |                                     |

<sup>\*1</sup> Reduced by 10mW for each increase in Ta of 1°C over 25°C.

#### • Recommended operating conditions (Ta = 25°C)

| Parameter            | Symbol    | Limits  | Unit |  |
|----------------------|-----------|---------|------|--|
| Dower cumply voltage | $V_{DD1}$ | 2.7~6.0 | V    |  |
| Power supply voltage | $V_{DD2}$ | 4.0~6.0 | V    |  |

<sup>\*2</sup> Reduced by 5mW for each increase in Ta of 1°C over 25°C.

# ■Block diagram



# Pin assignments



# Pin descriptions

| Pin No. | Symbol                      | Pin name            | Function                                                                                                                                | 1/0            |  |
|---------|-----------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------|--|
| 1       | XOUT                        | Crystal oscillation | For generation of standard frequency and internal clock.                                                                                | OUT            |  |
| 2       | XIN                         | Crystal Oscillation | Connected to 75 kHz crystal resonator.                                                                                                  | IN             |  |
| 3       | CE                          | Chip enable         | When CE is H, DA is synchronous with the rise of CK and read                                                                            |                |  |
| 4       | СК                          | Serial data         | to the internal shift register. DA is then latched at the timing of<br>the fall of CE. Also, output data is output from the CD terminal | IN             |  |
| 5       | DA                          | Clock signal        | synchronous to the rise of CK.                                                                                                          |                |  |
| 6       | CD                          | Count data          | Frequency data and unlock data are output.                                                                                              |                |  |
| 7       | P0                          | Output next         | Controlled on the basis of input data                                                                                                   | Nch open drain |  |
| 8       | P1                          | Output port         | Controlled on the basis of input data.                                                                                                  |                |  |
| 9       | IFIN                        | IF input            | Input for frequency measurement.                                                                                                        | IN             |  |
| 10      | P2                          | Output port         | Controlled on the basis of input data.                                                                                                  | Nch open drain |  |
| 11      | AMIN                        | AM input            | Local input for AM                                                                                                                      | IN             |  |
| 12      | FMIN                        | FM input            | Local input for FM                                                                                                                      | IN             |  |
| 13      | V <sub>DD2</sub>            | Power supply 2      | 4.0V to 6.0V applied for high-speed circuit power supply.                                                                               | _              |  |
| 14      | V <sub>DD1</sub>            | Power supply 1      | Power supply for logic. 2.7V to 6.0V                                                                                                    | _              |  |
| 15      | PD1 Phase comparison output |                     | High level when value obtained by dividing local output is higher than standard frequency. Low level when value is lower. High          | 3-state        |  |
| 16      | Vss GROUND                  |                     | impedance when value is same.                                                                                                           | _              |  |

●Electrical characteristics (unless otherwise noted, Ta = 25°C, Vdd1 = Vdd2 = 5.0V)

| Parameter                    | Symbol           | Min.                 | Тур.                 | Max. | Unit | Conditions                                                       |
|------------------------------|------------------|----------------------|----------------------|------|------|------------------------------------------------------------------|
| Power supply current 1       | IDD1             | -                    | 5.0                  | 10.0 | mA   | FMIN=130MHz, 100mV <sub>rms</sub> 13-pin current                 |
| Power supply current 2       | IDD2             | _                    | 100                  | 150  | μΑ   | 14-pin current                                                   |
| Quiescent current            | IDD3             | _                    | 150                  | 300  | μΑ   | No input,, PLL=OFF 13-pin current                                |
| Input high level voltage     | ViH              | 4.0                  | _                    | _    | V    | CE, CK, DA terminals                                             |
| Input low level voltage      | VIL              | -                    | _                    | 1.0  | V    | CE, CK, DA terminals                                             |
| Input high level current 1   | liH1             | _                    | _                    | 1.0  | μΑ   | CE, CK, DA terminals V IN=VDD                                    |
| Input high level current 2   | IIH2             | -                    | 0.3                  | _    | μΑ   | XIN terminal VIN=VDD                                             |
| Input high level current 3   | Іінз             | -                    | 6.0                  | _    | μΑ   | FMIN, AMIN, IFIN terminals VIN=VDD                               |
| Input low level current 1    | [IL1             | -1.0                 | _                    | _    | μΑ   | CE, CK, DA terminals V <sub>IN</sub> =V <sub>SS</sub>            |
| Input low level current 2    | lıL2             | _                    | -0.3                 | _    | μΑ   | XIN terminals VIN=Vss                                            |
| Input low level current 3    | IILЗ             | -                    | <del>-6</del> .0     | _    | μΑ   | FMIN, AMIN, IFIN terminals VIN=Vss                               |
| Output low level voltage 1   | V <sub>OL1</sub> | _                    | 0.2                  | 0.5  | V    | Po, P1, P2, CD lo=1.0mA                                          |
| Off level leakage current 1  | OFF1             | _                    | _                    | 1.0  | μΑ   | Po, P1, P2, CD Vo=10V                                            |
| Output low level voltage 2   | V <sub>OL2</sub> | _                    | 0.1                  | 0.5  | V    | FMIN, AMIN, IFIN IOUT=0.1mA                                      |
| Output high level voltage    | Vон              | V <sub>DD</sub> -1.0 | V <sub>DD</sub> -0.3 | _    | V    | PD1 Iout=-1.0mA                                                  |
| Output low level voltage     | Vol              | -                    | 0.2                  | 1.0  | V    | PD1 Iout=1.0mA                                                   |
| Off level leakage current 2  | loff2            | _                    | _                    | 100  | nA   | PD1 Vout=Vdd                                                     |
| Off level leakage current 3  | loff3            | -100                 | _                    | _    | nA   | PD1 Vout=Vss                                                     |
| Internal feedback resistor 1 | R <sub>F1</sub>  | _                    | 10                   | _    | МΩ   | XIN                                                              |
| Internal feedback resistor 2 | R <sub>F2</sub>  | -                    | 500                  | _    | kΩ   | FMIN, ANIN, IFIN                                                 |
| Input frequency 1            | FIN1             | 10                   | 75                   | 160  | kHz  | XIN, sine wave, C coupling                                       |
| Input frequency 2            | FIN2             | 10                   | _                    | 130  | MHz  | FMIN, sine wave, C coupling V <sub>IN</sub> =50mV <sub>rms</sub> |
| Input frequency 3            | Fins             | 0.4                  | _                    | 30   | MHz  | AMIN1, sine wave, C coupling V <sub>N</sub> =70mV <sub>rms</sub> |
| Input frequency 4            | FIN4             | 0.4                  | _                    | 16   | MHz  | IFIN, sine wave, C coupling V IN=70mVrms                         |
| Maximum input amplitude      | FINMAX           | _                    | _                    | 1.5  | Vrms | XIN, FMIN, AMIN, IFIN, sine wave, C coupling                     |
| Minimum pulse width          | TW               | _                    | 1.0                  | _    | μs   | CK, DA                                                           |
| Input rise time              | TR               | -                    | _                    | 500  | ns   | CE, CK, DA                                                       |
| Input fall time              | TF               | _                    | _                    | 500  | ns   | CE, CK, DA                                                       |

# Input data format



 $T_1 \ge 15 \,\mu$ s  $T_2, T_3 > 1 \,\mu$ s  $T_4 > 0 \,\mu$ s  $T_5 < 15 \,\mu$ s

| Do                   | D <sub>1</sub> | D <sub>2</sub> | Dз | D4 | D <sub>5</sub> | D <sub>6</sub> | D7 | D8 | D <sub>9</sub> | D10 | D <sub>11</sub> | D12 | D13 | D14 | D <sub>15</sub> |
|----------------------|----------------|----------------|----|----|----------------|----------------|----|----|----------------|-----|-----------------|-----|-----|-----|-----------------|
| ←Input done from D₀. |                |                |    |    |                |                |    |    |                |     |                 |     |     |     |                 |
| P₀                   | P <sub>1</sub> | P <sub>2</sub> | *  | *  | *              | *              | СТ | R₀ | R <sub>1</sub> | R2  | S               | PS  | *   | GT  | TS              |

\*: Irrelevant

# Output data format CE output is LO.



Output data includes pullup resistance.

 $T_1, T_2 > 1 \mu s$ 

Output data format

| Co | C <sub>1</sub> | C <sub>2</sub> | Сз | C4 | C <sub>5</sub> | C <sub>6</sub> | <b>C</b> 7      | Св              | C <sub>9</sub>  | C <sub>10</sub> | C <sub>11</sub> | C12            | C13 | C14 | C <sub>15</sub> |
|----|----------------|----------------|----|----|----------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|-----|-----|-----------------|
|    |                |                |    |    |                |                | C <sub>16</sub> | C <sub>17</sub> | C <sub>18</sub> | C <sub>19</sub> | Uo              | U <sub>1</sub> | U2  | Uз  |                 |

← Input done from C<sub>0</sub>.

\* Data output only possible when CT = 1 or GT = 1.

- Explanation of the data
- (1) Division data: For  $D_0$  through  $D_{15}$  (When S = 1, use  $D_4$  through  $D_{15}$ .)

## Examples:

Divide ratio=1100(D)÷2=550(D)=226(H) S=0, PS=0 Divide ratio is double the set value.

0 1 1 0 0 1 0 0 0 1 0 0 0 0 0

Divide ratio=1107(D)=453(H) S=1, PS=1

1 1 0 0 1 0 1 0 0 0 1 0 0 0 0

Divide ratio=926(D)=39E(H) S=1, PS=0

 $\times$   $\times$   $\times$   $\times$  0 1 1 1 1 0 0 1 1 1 0 0

- (2) CT: Frequency measurement beginning data
  - 1: Beginning of measurement
  - 0: Internal counter is reset, IFIN is pulldown.
- (3) Output port control data: P0, P1, P2
  - 1: Open drain output ON
  - 2: Open drain output OFF
- (4) R<sub>0</sub>, R<sub>1</sub>, R<sub>2</sub>, standard frequency data

| Data |    |    |                    |
|------|----|----|--------------------|
| R0   | R1 | R2 | Standard frequency |
| 0    | 0  | 0  | 25kHz              |
| 0    | 0  | 1  | 12.5kHz            |
| 0    | 1  | 0  | 6.25kHz            |
| 0    | 1  | 1  | 5kHz               |
| 1    | 0  | 0  | 3.125kHz           |
| 1    | 0  | 1  | 3kHz               |
| 1    | 1  | 0  | 1kHz               |
| 1    | 1  | 1  | *PLL OFF           |

- \* FMIN = pulldown, AMIN = pulldown, PD = high impedance
- (5) S: switch between FMIN and AMIN 0: FMIN
  - 1: AMIN
- (6) PS: If this bit is set to ON while AMIN is selected, swallow counter division is possible.
- (7) GT: Frequency measurement time and unlock detection ON/OFF

| СТ | GT | Frequency measurement | Unlock detection | Data output |
|----|----|-----------------------|------------------|-------------|
| 0  | 0  | OFF                   | OFF              | NG          |
| 0  | 1  | OFF                   | ON               |             |
| 1  | 0  | ON gate time 16 ms    | ON               | ОК          |
| 1  | 1  | ON gate time 32 ms    | ON               |             |

(8) TS: Test data (0) is input.

## Frequency counter

# (1) Structure



#### (2) How the frequency counter operates

When control data CT equals 1, the 20-bit counter and the amp go into operation. When CT equals 0, input pull-down and the counter are reset. Measuring time (gate pulse) is selected (16ms/32ms) on the basis of control data GT. When control data CT equals 0, the counter is reset.

#### (3) Explanation of output data

D<sub>0</sub>: LSB D<sub>19</sub>: MSB

## How the unlock detection circuit operates

When control data GT equals 1, or CT equals 1, the unlock detection circuit goes into operation for 8ms. When CT equals 1, the unlock detection circuits stops operating before the frequency counter gate pulse is emitted.

When CT equals 0, or GT equals 0, the unlock detection circuit is reset.



## Explanation of output data

- ●How the frequency counter and unlock detection circuit operate
- (1) When CT = 1: Frequency count and unlock detection are carried out.



(2) When CT = 0 and GT = 1: Only unlock detection is carried out.



#### Explanation of CD terminal

When frequency measurement or unlock detection is finished, the CD terminal goes to LO to indicate that the count and unlock detection have finished.

It also synchronizes with CK to output counter data. When the next data is input, it goes to HI.



# External dimensions (Units: mm)

