

# **SPICE Device Model Si2331DS**

### **Vishay Siliconix**

## P-Channel 1.8-V (G-S) MOSFET

#### **CHARACTERISTICS**

- P-Channel Vertical DMOS
- Macro Model (Subcircuit Model)
- Level 3 MOS

- · Apply for both Linear and Switching Application
- Accurate over the -55 to 125°C Temperature Range
- Model the Gate Charge, Transient, and Diode Reverse Recovery Characteristics

#### **DESCRIPTION**

The attached spice model describes the typical electrical characteristics of the p-channel vertical DMOS. The subcircuit model is extracted and optimized over the -55 to 125°C temperature ranges under the pulsed 0 to 5V gate drive. The saturated output impedance is best fit at the gate bias near the threshold voltage.

A novel gate-to-drain feedback capacitance network is used to model the gate charge characteristics while avoiding convergence difficulties of the switched  $C_{\text{gd}}$  model. All model parameter values are optimized to provide a best fit to the measured electrical data and are not intended as an exact physical interpretation of the device.

#### SUBCIRCUIT MODEL SCHEMATIC



This document is intended as a SPICE modeling guideline and does not constitute a commercial product data sheet. Designers should refer to the appropriate data sheet of the same number for guaranteed specification limits.

Document Number: 72307 www.vishay.com 30-Apr-04

## **SPICE Device Model Si2331DS**

## Vishay Siliconix



| SPECIFICATIONS (T <sub>J</sub> = 25°C UNLESS OTHERWISE NOTED) |                     |                                                                                                              |                   |                  |      |
|---------------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------|-------------------|------------------|------|
| Parameter                                                     | Symbol              | Test Conditions                                                                                              | Simulated<br>Data | Measured<br>Data | Unit |
| Static                                                        |                     |                                                                                                              |                   |                  |      |
| Gate Threshold Voltage                                        | $V_{GS(th)}$        | $V_{DS}=V_{GS},\ I_D=-250\ \mu A$                                                                            | 0.72              |                  | V    |
| On-State Drain Current <sup>a</sup>                           | I <sub>D(on)</sub>  | $V_{DS} = -5 \text{ V}, V_{GS} = -4.5 \text{ V}$                                                             | 94                |                  | Α    |
| Drain-Source On-State Resistance <sup>a</sup>                 |                     | $V_{GS} = -4.5 \text{ V}, I_D = -3.6 \text{ A}$                                                              | 0.035             | 0.038            | Ω    |
|                                                               | r <sub>DS(on)</sub> | $V_{GS} = -2.5 \text{ V}, I_D = -3.2 \text{ A}$                                                              | 0.046             | 0.049            |      |
|                                                               |                     | $V_{GS} = -1.8 \text{ V}, I_D = -2.7 \text{ A}$                                                              | 0.062             | 0.070            |      |
| Forward Transconductance <sup>a</sup>                         | g <sub>fs</sub>     | $V_{DS} = -5 \text{ V}, I_D = -3.6 \text{ A}$                                                                | 14                | 3                | S    |
| Diode Forward Voltage <sup>a</sup>                            | $V_{SD}$            | $I_S = -1.6 \text{ V}, \text{ V}_{GS} = 0 \text{ V}$                                                         | -0.80             |                  | V    |
| Dynamic <sup>b</sup>                                          |                     |                                                                                                              |                   |                  |      |
| Total Gate Charge                                             | $Q_g$               | $V_{DS} = -6 \text{ V}, V_{GS} = -4.5 \text{ V}, I_{D} = -3.6 \text{ A}$                                     | 8.2               | 9                | nC   |
| Gate-Source Charge                                            | $Q_{gs}$            |                                                                                                              | 1.3               | 1.3              |      |
| Gate-Drain Charge                                             | $Q_gd$              |                                                                                                              | 2.5               | 2.5              |      |
| Turn-On Delay Time                                            | t <sub>d(on)</sub>  | $V_{DD} = -6 \text{ V, } R_L = 6 \Omega$ $I_D \cong -1 \text{ A, } V_{GEN} = -10 \text{ V, } R_G = 6 \Omega$ | 20                | 20               | ns   |
| Rise Time                                                     | t <sub>r</sub>      |                                                                                                              | 21                | 35               |      |
| Turn-Off Delay Time                                           | $t_{d(off)}$        |                                                                                                              | 66                | 65               |      |
| Fall Time                                                     | t <sub>f</sub>      |                                                                                                              | 15                | 50               |      |

www.vishay.com Document Number: 72307 30-Apr-04

Notes a. Pulse test; pulse width  $\leq 300~\mu s$ , duty cycle  $\leq 2\%$ . b. Guaranteed by design, not subject to production testing.



## SPICE Device Model Si2331DS

### **Vishay Siliconix**

#### COMPARISON OF MODEL WITH MEASURED DATA (TJ=25°C UNLESS OTHERWISE NOTED)













Note: Dots and squares represent measured data.

Document Number: 72307 www.vishay.com 30-Apr-04 3