# **Silicon Controlled Rectifiers**

## **Reverse Blocking Thyristors**

Designed for overvoltage protection in crowbar circuits.

- Glass-Passivated Junctions for Greater Parameter Stability and Reliability
- Center-Gate Geometry for Uniform Current Spreading Enabling High Discharge Current
- Small Rugged, Thermowatt Package Constructed for Low Thermal Resistance and Maximum Power Dissipation and Durability
- High Capacitor Discharge Current, 750 Amps
- Device Marking: Logo, Device Type, e.g., MCR69–2, Date Code

#### **MAXIMUM RATINGS** (T<sub>J</sub> = $25^{\circ}$ C unless otherwise noted)

| Rating                                                                                                                | Symbol           | Value          | Unit             |  |
|-----------------------------------------------------------------------------------------------------------------------|------------------|----------------|------------------|--|
| Peak Repetitive Off–State Voltage <sup>(1)</sup><br>(T <sub>J</sub> = -40 to +125°C, Gate Open)<br>MCR69–2<br>MCR69–3 | Vdrm,<br>Vrrm    | 50<br>100      | Volts            |  |
| Peak Discharge Current <sup>(2)</sup>                                                                                 | ITM              | 750            | Amps             |  |
| On-State RMS Current<br>(180° Conduction Angles; T <sub>C</sub> = 85°C)                                               | IT(RMS)          | 25             | Amps             |  |
| Average On-State Current<br>(180° Conduction Angles; T <sub>C</sub> = 85°C)                                           | lt(AV)           | 16             | Amps             |  |
| Peak Non-Repetitive Surge Current<br>(1/2 Cycle, Sine Wave, 60 Hz,<br>T <sub>J</sub> = 125°C)                         | ITSM             | 300            | Amps             |  |
| Circuit Fusing Considerations<br>(t = 8.3 ms)                                                                         | l <sup>2</sup> t | 375            | A <sup>2</sup> s |  |
| Forward Peak Gate Current (t $\leq$ 1.0 $\mu$ s, T <sub>C</sub> = 85°C)                                               | IGM              | 2.0            | Amps             |  |
| Forward Peak Gate Power $(t \le 1.0 \ \mu s, T_C = 85^{\circ}C)$                                                      | PGM              | 20             | Watts            |  |
| Forward Average Gate Power (t = 8.3 ms, $T_C$ = 85°C)                                                                 | PG(AV)           | 0.5            | Watt             |  |
| Operating Junction Temperature Range                                                                                  | Tj               | -40 to<br>+125 | °C               |  |
| Storage Temperature Range                                                                                             | T <sub>stg</sub> | -40 to<br>+150 | °C               |  |
| Mounting Torque                                                                                                       | _                | 8.0            | in. lb.          |  |

(1) V<sub>DRM</sub> and V<sub>RRM</sub> for all types can be applied on a continuous basis. Ratings apply for zero or negative gate voltage; however, positive gate voltage shall not be applied concurrent with negative potential on the anode. Blocking voltages shall not be tested with a constant current source such that the voltage ratings of the devices are exceeded.

(2) Ratings apply for  $t_W = 1$  ms. See Figure 1 for I<sub>TM</sub> capability for various duration of an exponentially decaying current waveform,  $t_W$  is defined as 5 time constants of an exponentially decaying current pulse.

(3) Test Conditions: I<sub>G</sub> = 150 mA, V<sub>D</sub> = Rated V<sub>DRM</sub>, I<sub>TM</sub> = Rated Value, T<sub>J</sub> = 125°C.



### **ON Semiconductor**

http://onsemi.com

## SCRs 25 AMPERES RMS 50 thru 100 VOLTS





CASE 221A STYLE 3

| PIN ASSIGNMENT |  |  |  |
|----------------|--|--|--|
| Cathode        |  |  |  |
| Anode          |  |  |  |
| Gate           |  |  |  |
| Anode          |  |  |  |
|                |  |  |  |

#### **ORDERING INFORMATION**

| Device  | Package | Shipping |
|---------|---------|----------|
| MCR69-2 | TO220AB | 500/Box  |
| MCR69–3 | TO220AB | 500/Box  |

© Semiconductor Components Industries, LLC, 1999 February, 2000 – Rev. 0

#### THERMAL CHARACTERISTICS

| Characteristic                                                                |                  | Max | Unit |
|-------------------------------------------------------------------------------|------------------|-----|------|
| Thermal Resistance, Junction to Case                                          | R <sub>θJC</sub> | 1.5 | °C/W |
| Thermal Resistance, Junction to Ambient                                       | R <sub>θJA</sub> | 60  | °C/W |
| Maximum Lead Temperature for Soldering Purposes 1/8" from Case for 10 Seconds | Т∟               | 260 | °C   |

#### ELECTRICAL CHARACTERISTICS (T<sub>C</sub> = 25°C unless otherwise noted.)

| Characteristic                                                                                                                                         | Symbol                              | Min | Тур  | Max       | Unit     |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----|------|-----------|----------|--|
| OFF CHARACTERISTICS                                                                                                                                    |                                     |     |      |           |          |  |
| Peak Repetitive Forward or Reverse Blocking Current $(V_{AK} = Rated V_{DRM} \text{ or } V_{RRM}, Gate Open)$ $T_J = 25^{\circ}C$ $T_J = 125^{\circ}C$ | I <sub>DRM</sub> , I <sub>RRM</sub> |     | _    | 10<br>2.0 | μA<br>mA |  |
| ON CHARACTERISTICS                                                                                                                                     | •                                   | •   | •    |           |          |  |
| Peak Forward On-State Voltage<br>$(I_{TM} = 50 \text{ A})(1)$<br>$(I_{TM} = 750 \text{ A}, t_W = 1 \text{ ms})^{(2)}$                                  | VTM                                 |     | 6.0  | 1.8       | Volts    |  |
| Gate Trigger Current (Continuous dc)<br>( $V_D = 12 V, R_L = 100 \Omega$ )                                                                             | IGT                                 | 2.0 | 7.0  | 30        | mA       |  |
| Gate Trigger Voltage (Continuous dc) $(V_D = 12 \text{ V}, \text{ R}_L = 100 \Omega)$                                                                  | VGT                                 | -   | 0.65 | 1.5       | Volts    |  |
| Gate Non–Trigger Voltage ( $V_D$ = 12 Vdc, $R_L$ = 100 $\Omega$ , $T_J$ = 125°C)                                                                       | VGD                                 | 0.2 | 0.40 | —         | Volts    |  |
| Holding Current<br>(V <sub>D</sub> = 12 V, Initiating Current = 200 mA, Gate Open)                                                                     | IH                                  | 3.0 | 15   | 50        | mA       |  |
| Latching Current<br>(V <sub>D</sub> = 12 Vdc, I <sub>G</sub> = 150 mA)                                                                                 | ١L                                  | -   | -    | 60        | mA       |  |
| Gate Controlled Turn-On Time <sup>(3)</sup><br>( $V_D$ = Rated $V_{DRM}$ , I <sub>G</sub> = 150 mA)<br>( $I_{TM}$ = 50 A Peak)                         | <sup>t</sup> gt                     | -   | 1.0  | _         | μs       |  |
| DYNAMIC CHARACTERISTICS                                                                                                                                |                                     |     |      |           | -        |  |
| Critical Rate-of-Rise of Off-State Voltage $(V_D = Rated V_{DRM}, Gate Open, Exponential Waveform, T_J = 125^{\circ}C$                                 | ) dv/dt                             | 10  | -    | —         | V/µs     |  |
| Critical Rate-of-Rise of On-State Current $I_G = 150 \text{ mA}$ $T_J = 125^{\circ}C$                                                                  | di/dt                               | -   | -    | 100       | A/μs     |  |

(1) Pulse duration  $\leq$  300 µs, duty cycle  $\leq$  2%.

(2) Ratings apply for t<sub>W</sub> = 1 ms. See Figure 1 for I<sub>TM</sub> capability for various durations of an exponentially decaying current waveform. t<sub>W</sub> is defined as 5 time constants of an exponentially decaying current pulse.

(3) The gate controlled turn-on time in a crowbar circuit will be influenced by the circuit inductance.

### Voltage Current Characteristic of SCR









Figure 6. Gate Trigger Current

Figure 7. Gate Trigger Voltage



**Figure 8. Holding Current** 

### PACKAGE DIMENSIONS

TO-220AB CASE 221A-07 **ISSUE Z** 



NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION Z DEFINES A ZONE WHERE ALL BODY AND LEAD IRREGULARITIES ARE ALLOWED.

|     | INCHES |       | MILLIN | IETERS |  |
|-----|--------|-------|--------|--------|--|
| DIM | MIN    | MAX   | MIN    | MAX    |  |
| Α   | 0.570  | 0.620 | 14.48  | 15.75  |  |
| В   | 0.380  | 0.405 | 9.66   | 10.28  |  |
| С   | 0.160  | 0.190 | 4.07   | 4.82   |  |
| D   | 0.025  | 0.035 | 0.64   | 0.88   |  |
| F   | 0.142  | 0.147 | 3.61   | 3.73   |  |
| G   | 0.095  | 0.105 | 2.42   | 2.66   |  |
| Н   | 0.110  | 0.155 | 2.80   | 3.93   |  |
| J   | 0.014  | 0.022 | 0.36   | 0.55   |  |
| К   | 0.500  | 0.562 | 12.70  | 14.27  |  |
| L   | 0.045  | 0.060 | 1.15   | 1.52   |  |
| Ν   | 0.190  | 0.210 | 4.83   | 5.33   |  |
| Q   | 0.100  | 0.120 | 2.54   | 3.04   |  |
| R   | 0.080  | 0.110 | 2.04   | 2.79   |  |
| S   | 0.045  | 0.055 | 1.15   | 1.39   |  |
| Т   | 0.235  | 0.255 | 5.97   | 6.47   |  |
| U   | 0.000  | 0.050 | 0.00   | 1.27   |  |
| V   | 0.045  |       | 1.15   |        |  |
| Ζ   |        | 0.080 |        | 2.04   |  |

STYLE 3: PIN 1. CATHODE 2. ANODE GATE ANODE 3. 4.

Downloaded from Elcodis.com electronic components distributor

## **Notes**

## **Notes**

**ON Semiconductor** and without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### PUBLICATION ORDERING INFORMATION

#### NORTH AMERICA Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONIt@hibbertco.com Fax Response Line: 303–675–2167 or 800–344–3810 Toll Free USA/Canada

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

EUROPE: LDC for ON Semiconductor – European Support German Phone: (+1) 303–308–7140 (M–F 1:00pm to 5:00pm Munich Time)

Email: ONlit-german@hibbertco.com

- French Phone: (+1) 303–308–7141 (M–F 1:00pm to 5:00pm Toulouse Time) Email: ONlit-french@hibbertco.com
- English Phone: (+1) 303–308–7142 (M–F 12:00pm to 5:00pm UK Time) Email: ONlit@hibbertco.com

EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781 \*Available from Germany, France, Italy, England, Ireland

#### CENTRAL/SOUTH AMERICA:

Spanish Phone: 303–308–7143 (Mon–Fri 8:00am to 5:00pm MST) Email: ONlit–spanish@hibbertco.com

ASIA/PACIFIC: LDC for ON Semiconductor – Asia Support Phone: 303–675–2121 (Tue–Fri 9:00am to 1:00pm, Hong Kong Time) Toll Free from Hong Kong & Singapore: 001–800–4422–3781 Email: ONlit–asia@hibbertco.com

JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–8549 Phone: 81–3–5740–2745 Email: r14525@onsemi.com

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local Sales Representative.