

## SYNCHRONOUS DRAM

### Features:

- Intel PC-100 (3-3-3) or PC133 (3-3-3) compatible
- Fully synchronous; all signals registered on positive edge of system clock
- Internal pipelined operation; column address can be changed every clock cycle
- Internal banks for hiding row access precharge time
- Programmable burst lengths: 1, 2, or 4 using Interleaved Burst Addressing
- Auto Precharge and Auto Refresh modes
- 64ms, 4,096-cycle refresh quad-row refresh, (15.6µs/row)
- Self Refresh mode <sup>1</sup>
- LVTTL-compatible inputs and outputs
- Single  $+3.3V \pm 0.3V$  power supply
- The x16 devices are optimized for both single and dual rank DIMM applications. The x8 devices are optimized for single rank DIMM applications.

| <b>Options:</b> | <b>Designation:</b> |
|-----------------|---------------------|
|-----------------|---------------------|

| <u>Family:</u><br>SpecTek Memory                                                                                            | SAA                                               |
|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| Configuration:<br>32 Meg x 4 (8 Meg x 4 x 4 banks)<br>16 Meg x 8 (4 Meg x 8 x 4 banks)<br>8 Meg x 16 (2 Meg x 16 x 4 banks) | 32M4<br>16M8<br>8M16                              |
| Design ID<br>SDRAM 128 Megabit Design<br>(Call SpecTek Sales for details on<br>availability of "x" placeholders)            | Yx5x                                              |
| Voltage and Refresh:<br>3.3V, Auto Refresh, 4K refresh<br>3.3V, Self or Auto Refresh <sup>1</sup> , 4K refresh              | L4<br>M4                                          |
| Package Types:<br>54-pin plastic TSOP (400 mil)<br>60-ball FBGA (8mm x 16mm)<br>60-ball FBGA (11mm x 13mm)                  | $\begin{array}{l} TK \\ FB^2 \\ FC^2 \end{array}$ |
| <u>Timing Types:</u><br>PC100 (3-3-3)<br>PC133 (3-3-3)                                                                      | -8A<br>-75A                                       |
| Part number example: SAA16M8Y95A<br>(For part numbers prior to December<br>2004, refer to page 9 for decoding.)             | AL4TK-75.                                         |

| 128Mb: | x4, | x8,  | x16  |
|--------|-----|------|------|
| S      | DRA | AM 3 | 3.3V |

#### 54-Pin TSOP x4 x8 x16 x16 x8 x4 Vss VDD 54 52 51 50 49 48 47 46 43 42 41 40 38 37 36 35 34 32 31 30 29 日 DQ15 DQ7 NC NC DQ0 DQ15 VssQ DQ14 DQ0 2 VDDQ III 34 NC NC NC NC DQ0 DQ1 5 DQ13 DQ6 DQ3 DQ2 VobQ DQ12 NC NC DQ11 DQ5 NC DQ10 NC NC DQ10 NC NC DQ10 NC NC DQ9 DQ4 DQ2 VobQ DQ8 NC NC DQ9 DQ4 DQ2 VobQ DQ0MH DQM DQM CLK NC NC NC NC A11 A3 A43 A6 VssQ 67 UDDQ NC NC DQ3 DQ2 NC 89 DQ4 VDDO NC NC 10 D05 DQ6 DQ1 DQ3 11 Щ VssQ 12 NC NC DQ7 13 VDD 14 NC NC DQML 15 WE# Щ 16 Щ 17 CAS# НН RAS# 18 CS# 19 BA0 20 BA1 21 A10 22 A0 23 H A6 H A6 H A5 H A4 Vss A1 A2 24 25 A3 26 28 VDD

**PIN ASSIGNMENT (Top View)** 

Note: The # symbol indicates signal is active LOW. A dash (-) indicates x8 and x4 pin function is same as x16 pin function.

|                   | 32 Meg x 4          | 16 Meg x 8          | 8 Meg x 16           |
|-------------------|---------------------|---------------------|----------------------|
| Configuration     | 8 Meg x 4 x 4 banks | 4 Meg x 8 x 4 banks | 2 Meg x 16 x 4 banks |
| Refresh Count     | 4K                  | 4K                  | 4K                   |
| Row Addressing    | 4K (A0-A11)         | 4K (A0-A11)         | 4K (A0-A11)          |
| Bank Addressing   | 4 (BA0, BA1)        | 4 (BA0, BA1)        | 4 (BA0, BA1)         |
| Column Addressing | 2K (A0-A9, A11)     | 1K (A0-A9)          | 512 (A0-A8)          |

NOTES: 1. Only when specified. Consult Sales 2. Not available in x16 configuration

### **General Description:**

The 128Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. Each is internally configured as a quad-bank DRAM. Read and write accesses to the SDRAM are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed (BA0, BA1 select the bank; A0-A11 select the row). The address bits registered

# www.DataSheet.in

А



coincident with the READ or WRITE commands are used to select the starting column location for the burst access.

The SDRAM provides for programmable READ or WRITE burst lengths of 1, 2, or 4 locations with burst terminate option using the Burst Interleaved Addressing mode only. An AUTO PRECHARGE function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst sequence.

The 128Mb SDRAM uses an internal pipelined architecture to achieve high-speed operation. This architecture is compatible with the 2n rule of prefetch architectures, but it also allows the column address to be changed on every clock cycle to achieve a high-speed, fully random access. Precharging one bank while accessing one of the other three banks will hide the precharge cycles and provide seamless high-speed, random-access operation.

The 128Mb SDRAM is designed to operate in 3.3V, low-power memory systems. An auto refresh mode is provided, along with a power-saving power-down mode. All inputs and outputs are LVTTL-compatible. SDRAMs offer substantial advances in DRAM operating performance, including the abilities to synchronously burst data at a high data rate with automatic columnaddress generation, to interleave between internal banks in order to hide precharge time, and to randomly change column addresses on each clock cycle during a burst access.

The x8 devices are optimized for single bank DIMM applications. The x16 devices are available for both single and dual bank DIMM applications.

### Disclaimer:

Except as specifically provided in this document, SpecTek makes no warranties, expressed or implied, including, but not limited to, any implied warranties of merchantability or fitness for a particular purpose.

Any claim against SpecTek must be made within one year from the date of shipment from SpecTek, and SpecTek has no liability thereafter. Any liability is limited to replacement of the defective items or return of amounts paid for defective items (at buyer's election). In no event will SpecTek be responsible for special, indirect, consequential or incidental damages, even if SpecTek has been advised for the possibility of such damages. SpecTek's liability from any cause pursuant to this specification shall be limited to general monetary damages in an amount not to exceed the total purchase price of the products covered by this specification, regardless of the form in which legal or equitable action may be brought against SpecTek.

### ABSOLUTE MAXIMUM RATINGS:

| Voltage on Vdd Supply relative to Vss          | -1 to +4.6V    |
|------------------------------------------------|----------------|
| Operating Temperature T <sub>A</sub> (Ambient) | 25° to +70 °C  |
| Storage Temperature                            | -55 to +150 °C |
| Power Dissipation                              | 1 W            |
| Short Circuit Output Current                   | 50 mA          |

Stresses beyond these may cause permanent damage to the device. This is a stress rating only and functional operation of the device at or beyond these conditions is not implied. Exposure to these conditions for extended periods may affect reliability.

### CAPACITANCE:

| Parameter                                              | Symbol          | Min | Max | Units |
|--------------------------------------------------------|-----------------|-----|-----|-------|
| Input Capacitance: A0 - A11, BA0, BA1                  | C <sub>II</sub> | 1   | 5   | pF    |
| Input Capacitance: RAS#, CAS#, WE#, DQM, CLK, CKE, CS# | C <sub>12</sub> | 1   | 5   | pF    |
| Input/Output Capacitance: DQs                          | C <sub>IO</sub> | 1   | 6   | pF    |

#### DC ELECTRICAL CHARACTERISTICS AND RECOMMENDED OPERATING CONDITIONS:

| Parameter                                                                                   | Symbol          | Min  | Max      | Units |
|---------------------------------------------------------------------------------------------|-----------------|------|----------|-------|
| Supply Voltage                                                                              | Vdd/Vddq        | 3.0  | 3.6      | V     |
| Input High (Logic 1) Voltage, All inputs                                                    | V <sub>IH</sub> | 2.2  | Vdd + .3 | V     |
| Input Low (Logic 0) Voltage, All inputs                                                     | V <sub>IL</sub> | -0.3 | 0.8      | V     |
| Input Leakage Current Any input = $0V \le VIN \le Vdd$ All other pins not under test = $0V$ | II              | -10  | 10       | μA    |
| Output Leakage Current DQs are disabled; $0V \leq VOUT \leq VddQ$                           | I <sub>OZ</sub> | -10  | 10       | μA    |
| Output High Voltage ( $I_{OUT} = -4 \text{ mA}$ )                                           | VOH             | 2.4  |          | V     |
| Output Low Voltage ( $I_{OUT} = 4 \text{ mA}$ )                                             | Vol             |      | 0.4      | V     |

# www.DataSheet.in



## 128Mb: x4, x8, x16 SDRAM 3.3V

## **ICC OPERATING CONDITIONS AND MAXIMUM LIMITS:** $Vdd = 3.3V \pm 10\%V$ , Temp. = 25° to 70 °C

| Supply Current                                                                    |                       | Symbol | -75A | -8A | Units | Notes      |
|-----------------------------------------------------------------------------------|-----------------------|--------|------|-----|-------|------------|
| <b>OPERATING CURRENT</b> : ACTIVE mode, burst = 1, READ or V                      | WRITE, tRC $\geq$ tRC | Icc1   | 165  | 140 | mA    | 1, 2, 3, 4 |
| (MIN), one bank active, CL=3                                                      |                       |        |      |     |       |            |
| <b>STANDBY CURRENT</b> : POWER-DOWN mode, CKE = LOW,                              | Standard parts        | Idd2   | 9    | 9   | mA    | 32         |
| no accesses in progress                                                           | Self refresh parts    | Idd2   | 3    | 3   | mA    | 32         |
| <b>STANDBY CURRENT</b> : CS# = HIGH, CKE = HIGH, all banks idle                   |                       | Icc3   | 75   | 60  | mA    | 1, 2, 3, 4 |
| <b>STANDBY CURRENT</b> : CS# = HIGH, CKE = HIGH, all banks active after tRCD met, |                       | Icc4   | 75   | 50  | mA    | 1, 2, 3, 4 |
| no accesses in progress.                                                          |                       |        |      |     |       |            |
| OPERATING CURRENT: BURST mode after tRCD met, continuous burst, READ,             |                       | Icc5   | 165  | 145 | mA    | 1, 2, 3, 4 |
| WRITE, all banks active, CL=3                                                     |                       |        |      |     |       |            |
| AUTO REFRESH CURRENT $tRC \ge tRC$ (MIN) $CL = 3$                                 |                       | Icc6   | 265  | 245 | mA    | 1, 2, 3, 4 |
| AUTO REFRESH CURRENT tRC=15.6us CL = 3                                            |                       | Icc7   | 50   | 50  | mA    | 1, 2, 3, 4 |
| SELF REFRESH CURRENT (Self refresh parts only, part M)                            |                       | Idd8   | 3    | 3   | mA    |            |

### Notes

- 1. All voltages referenced to Vss.
- 2. An initial pause of 100 µs is required after power-up, followed by two AUTO REFRESH commands, before proper device operation is ensure. (Vdd and VddQ must be powered-up simultaneously Vss and VssQ must be at the same potential.) The two AUTO REFRESH command wake-ups should be repeated any time the <sup>t</sup>REF refresh requirement is exceeded.
- 3. Icc specifications are tested after the device is properly initialized. tCK= 10ns for -8 and tCK=7.5ns for -75A.



| AC CHARACTERISTICS                            |        | -75A | -75A | -8A | -8A |       |       |
|-----------------------------------------------|--------|------|------|-----|-----|-------|-------|
| PARAMETER                                     | SYMBOL | MIN  | MAX  | MIN | MAX | UNITS | NOTES |
| Access time from CLK (positive edge) $CL = 3$ | tAC    |      | 5.4  |     | 6   | ns    |       |
| Access time from CLK (positive edge) $CL = 2$ | tAC    |      | N/A  |     |     | ns    |       |
| Address hold time                             | tAH    | 0.8  |      | 1   |     | ns    |       |
| Address setup time                            | tAS    | 1.5  |      | 2   |     | ns    |       |
| CLK high level width                          | tCH    | 2.5  |      | 3   |     | ns    |       |
| CLK low level width                           | tCL    | 2.5  |      | 3   |     | ns    |       |
| Clock cycle time $CL = 3$                     | tCK    | 7.5  |      | 10  |     | ns    |       |
| Clock cycle time $CL = 2$                     | tCK    | N/A  |      |     |     | ns    |       |
| CKE hold time                                 | tCKH   | 0.8  |      | 1   |     | ns    |       |
| CKE setup time                                | tCKS   | 1.5  |      | 2   |     | ns    |       |
| CS#, RAS#, CAS#, WE#, DQM hold time           | tCMH   | 0.8  |      | 1   |     | ns    |       |
| CS#, RAS#, CAS#, WE#, DQM setup time          | tCMS   | 1.5  |      | 2   |     | ns    |       |
| Data-in hold time                             | tDH    | 0.8  |      | 1   |     | ns    |       |
| Data-in setup time                            | tDS    | 1.5  |      | 2   |     | ns    |       |
| Data-out high impedance time                  | tHZ    |      | 9    |     | 9   | ns    | 4     |
| Data-out low impedance time                   | tLZ    | 1    |      | 2   |     | ns    |       |
| Data-out hold time                            | tOH    | 2.7  |      | 3   |     | ns    |       |
| ACTIVE to PRECHARGE command period            | tRAS   | 44   | 16K  | 50  | 16K | ns    |       |
| AUTO REFRESH to ACTIVE command period         | tRC    | 60   |      | 80  |     | ns    |       |
| ACTIVE to READ or WRITE delay                 | tRCD   | 22.5 |      | 30  |     | ns    |       |
| Refresh period (4096 cycles)                  | tREF   |      | 64   |     | 64  | ms    |       |
| PRECHARGE command period                      | tRP    | 22.5 |      | 30  |     | ns    |       |
| ACTIVE bank A to bank B command period        | tRRD   | 15   |      | 20  |     | ns    |       |
| Transition time                               | tT     | 0.3  | 2    | 0.3 | 2   | ns    |       |
| Write recovery time                           | tWR    | 20   |      | 20  |     | ns    | 3     |
| Exit SELF REFRESH to ACTIVE command           | tXSR   | 8    |      | 8   |     | tCK   |       |
| READ/WRITE command to READ/WRITE command      | tCCD   | 1    |      | 1   |     | tCK   | 1     |
| CKE to clock disable or power down entry mode | tCKED  | 1    |      | 1   |     | tCK   | 2     |
| CKE to clock enable or power down exit setup  | tPED   | 1    |      | 1   |     | tCK   | 2     |

### AC ELECTRICAL CHARACTERISTICS: $Vdd = 3.3V \pm 10\%V$ , Temp. = 25° to 70°C

| AC CHARACTERISTICS                            |        | -75A | -75A | -8  | -8  |       |       |
|-----------------------------------------------|--------|------|------|-----|-----|-------|-------|
| PARAMETER                                     | SYMBOL | MIN  | MAX  | MIN | MAX | UNITS | NOTES |
| DQM to input data delay                       | tDQD   | 0    |      | 0   |     | tCK   | 1     |
| WRITE command to input data delay             | tDWD   | 0    |      | 0   |     | tCK   | 1     |
| Data-in to ACTIVATE command w/ Auto precharge | tDAL   | 5    |      | 5   |     | tCK   | 3     |
| Data-in to precharge                          | tDPL   | 2    |      | 2   |     | tCK   | 2, 3  |
| Last data-in to precharge command             | tRDL   | 2    |      | 2   |     | tCK   | 1     |
| LOAD MODE REGISTER command to command         | tMRD   | 2    |      | 2   |     | tCK   | 1     |
| Data-out to high impedance from precharge     | tROH   | 3    |      | 3   |     | tCK   | 1     |

### **NOTES:**

- Clocks required specified by JEDEC functionality and not dependent on any timing parameter. 1.
- Timing actually specified by tCKS, clock(s) specified as a reference only at a minimum cycle rate. 2.
- Timing actually specified by tWR plus tRP clock(s) specified as a reference only at a minimum cycle rate. 3.
- 4. tHZ defines the time at which the output achieves the open circuit condition; it is not a reference to Voh or Vol. The last valid data element will meet tOH before going high-Z.
- Based on tCK = 10ns for -8 and tCK = 7.5ns for -75a5.





54-PIN PLASTIC TSOP (400 mil) (Package TK)

NOTE: 1. All dimensions in millimeters MAX/MIN or typical where noted.
2. Package width and length do not include mold protrusion; allowable mold protrusion is 0.25mm per side.



### FBGA PIN ASSIGNMENT (Top View)

#### 32 Meg x 4 SDRAM 11 x 13mm 1 2 3 4 5 6 7 8 NC А Vss VDD NC В NC VssQ VDDQ NC С DQ3 DQ0 VssQ VDDQ D NC NC NC NC Е NC VssQ VDDQ NC F DQ2 DQ1 VssQ VDDQ NC NC G NC NC н NC Vss VDD NC J NC DQM WE# CAS# СК к NC RAS# NC L NC CKE NC CS# Μ BA1 BA0 A11 A9 Ν A8 A0 A7 A10 Ρ A6 A5 A2 A1 Q VDD A4 Vss A3 **Depopulated Balls** 8 Meg x 16 SDRAM 11 x 13mm 1 2 3 4 5 6 7 8 А DQ15 VDD DQ0 Vss В DQ14 VDDQ DQ1 VssQ С VDDQ DQ13 DQ2 VssQ D DQ11 DQ12 DQ3 DQ4 Е DQ5 DQ10 VssQ VDDQ F VDDQ DQ9 DQ6 VssQ G NC DQ8 NC DQ7 н NC LDQM Vss VDD J NC UDQM WE# CAS# К СК NC NC RAS# L NC CKE NC CS# М A11 A9 BA1 BA0 Ν A7 A8 A0 A10 Ρ A6 A5 A2 A1 Q A4 Vss VDD A3

Depopulated Balls

PDF: 09005aef807827f6 / Source: 09005aef807825bd 128Mb SDRAM Rev: 11/29/2004 16 Meg x 8 SDRAM



www.spectek.com



## FBGA "FC" PACKAGE 60-pin, 11mm x 13mm



NOTE: 1. All dimensions in millimeters.

2. Recommended Pad size for PCB is 0.33mm±0.025mm.



# FBGA "FB" PACKAGE 60-pin, 8mm x 16mm



**NOTE:** 1. All dimensions in millimeters.

2. Recommended Pad size for PCB is 0.33mm±0.025mm.

PDF: 09005aef807827f6 / Source: 09005aef807825bd 128Mb SDRAM Rev: 11/29/2004



### PART NUMBERS FOR PRODUCT PRIOR TO DECEMBER 2004

| Options:                                   | Marking:  |
|--------------------------------------------|-----------|
| Architecture:                              |           |
| 32  Meg x  4  (8 Meg x  4  x  4  banks)    | S40032LK8 |
| 16 Meg x 8 (4 Meg x 8 x 4 banks)           | S80016LK7 |
| 8 Meg x 16 (2 Meg x 16 x 4 banks)          | S16008LK9 |
| Voltage and Refresh:                       |           |
| 3.3V, Auto Refresh                         | LK        |
| 3.3V, Self or Auto Refresh <sup>1</sup>    | MK        |
| Device Configuration:                      |           |
| 32 Meg x 4                                 | 8         |
| 16 Meg x 8                                 | 7         |
| 8 Meg x 16                                 | 9         |
| Package Types:                             |           |
| 54-pin plastic TSOP (400 mil)              | TW        |
| 60-ball FBGA (8mm x 16mm)                  | $FB^2$    |
| 60-ball FBGA (11mm x 13mm)                 | $FC^2$    |
| Timing Types:                              |           |
| PC100 (3-3-3)                              | -8A       |
| PC133 (3-3-3)                              | -75A      |
| Part number example: S80016LK7TW-8.        | A         |
| NOTES: 1. Only when specified. Consult Sal | les       |

2. Not available in x16 configuration

http://www.spectek.com/menus/part\_guides.asp