

# **Power Supply IC Series for TFT-LCD Panels**

# 12V Input Multi-channel System Power Supply IC



**BD8166EFV** No.09035EBT14

## Description

The BD8166EFV is a system power supply for the TFT-LCD panels used for liquid crystal TVs.

Incorporates two high-power FETs with low on resistance for large currents that employ high-power packages, thus driving large current loads while suppressing the generation of heat. A charge pump controller is incorporated as well, thus greatly reducing the number of application components.

#### Features

- 1) Step-up and step-down DC/DC converter
- 2) Incorporates 2-A N-channel FET.
- 3) Incorporates positive/negative charge pumps.
- 4) Incorporates a gate shading function.
- 5) Input voltage limit: 6 V to 18 V
- 6) Feedback voltage: 1.25 V ± 1.6%
- 7) Switching frequency: 500 kHz
- 8) Protection circuit: Undervoltage lockout protection circuit
   Thermal shutdown circuit
   Overcurrent protection circuit
   Short protection circuit of timer latch type
- 9) HTSSOP-B40 Package

## Applications

Power supply for the TFT-LCD panels used for LCD TVs

●Absolute maximum ratings (Ta = 25°C)

| Parameter                    | Symbol    | Limit              | Unit |
|------------------------------|-----------|--------------------|------|
| Power supply voltage         | Vcc, PVCC | 19                 | V    |
| Vo1 voltage                  | Vo1       | 19                 | V    |
| Vo2 voltage                  | Vo2       | 40                 | V    |
| IG Voltage                   | IGH       | 7                  | V    |
| Maximum junction temperature | Tjmax     | 150                | °C   |
| Power dissipation            | Pd        | 4700 <sup>*1</sup> | mW   |
| Operating temperature range  | Topr      | -40 to 85          | °C   |
| Storage temperature range    | Tstg      | -55 to 150         | °C   |

<sup>\*</sup> Reduced by 37.6 mW/°C over 25°C, when mounted on a glass epoxy 4-layer board (70 mm  $\times$  70 mm  $\times$  1.6 mm) (Copper foil on back 70 mm  $\times$  70 mm).

■Recommended Operating Ranges (Ta = 25°C)

| Accommended Operating Names (14 200) |           |      |        |      |  |  |  |  |  |  |
|--------------------------------------|-----------|------|--------|------|--|--|--|--|--|--|
| Domenton                             | Cumbal    | L    | l lmit |      |  |  |  |  |  |  |
| Parameter                            | Symbol    | Min. | Max.   | Unit |  |  |  |  |  |  |
| Power supply voltage                 | VCC, PVCC | 6    | 18     | V    |  |  |  |  |  |  |
| Vo1 voltage                          | Vo1       | 8    | 18     | V    |  |  |  |  |  |  |
| Vo2 voltage                          | Vo2       | _    | 39     | V    |  |  |  |  |  |  |
| I G Voltage                          | IGH       | _    | 5      | V    |  |  |  |  |  |  |
| SW current                           | SW1, SW2  | _    | 2      | А    |  |  |  |  |  |  |

# ● Electrical characteristics (Unless otherwise specified, Ta = 25°C, VCC = 15 V, Ta = 25°C)

## 1. DC/DC Converter Block

| Davamatar                      | C) mah al | Limit |       |       | 1.1:4 | 0                         |  |
|--------------------------------|-----------|-------|-------|-------|-------|---------------------------|--|
| Parameter                      | Symbol    | Min.  | Тур.  | Max.  | Unit  | Conditions                |  |
| [Soft start block SS1 and SS2] |           |       |       |       |       |                           |  |
| SS source current              | Iso       | 6     | 10    | 14    | μA    | Vss = 1.0 V               |  |
| SS sinking current             | İsi       | 0.5   | 2     | _     | mA    | Vss = 1.0 V               |  |
| Clamp voltage                  | VcI       | 1.7   | 1.9   | 2.1   | V     |                           |  |
| [Error amp block FB1 and FB2]  |           |       |       |       |       |                           |  |
| FB input bias current 1 and 2  | IFB1, 2   | _     | 0.4   | 1.5   | μA    | VFB = 0.5 V               |  |
| Feedback voltage 1 and 2       | VFB1, 2   | 1.230 | 1.250 | 1.270 | V     | Buffer                    |  |
| Voltage gain                   | AV        |       | 200   | _     | V/V   |                           |  |
| COMP sinking current           | lol       | 1     | 2     | 4     | mA    | VFB = 1.5 V, COMP = 1.5 V |  |
| COMP source current            | loo       | -12   | -6    | -2    | mA    | VFB = 1.0 V COMP = 1.0 V  |  |
| [Switch output block SW1 and S | W2]       |       |       |       | •     |                           |  |
| On resistance on high side     | Ron h     | _     | 200   | 300   | mΩ    | Io = 1A*                  |  |
| On resistance on low side      | Ron I     | _     | 2     | 3     | Ω     | Io = 20 mA*               |  |
| Off current                    | loff      | _     | 0.2   | _     | mA    |                           |  |
| Current limit                  | Insw      | 2     | _     | _     | Α     | *                         |  |
| Maximum duty ratio             | Dмаx      | _     | 97    | _     | %     |                           |  |

2. Positive/Negative Charge Pump Block

| Darameter                       | Cumahal | Limit |      |      | l lmit | O and difficult |
|---------------------------------|---------|-------|------|------|--------|-----------------|
| Parameter                       | Symbol  | Min.  | Тур. | Max. | Unit   | Conditions      |
| [Error amp block FB3 and FB4]   |         |       |      |      |        |                 |
| Input bias current 3            | IFB3    | _     | 0.1  | 0.5  | μA     |                 |
| Input bias current 4            | IFB4    | _     | 0.1  | 0.5  | μA     |                 |
| Feedback voltage 3              | VFB3    | 1.18  | 1.25 | 1.32 | V      |                 |
| Feedback voltage 4              | VFB4    | 1.18  | 1.25 | 1.32 | V      |                 |
| [Delay start block SS3 and SS4] |         |       |      |      |        |                 |
| SS source current               | IDSO    | 3     | 5    | 7    | μA     | VDLS = 0.5 V    |
| SS sinking current              | IDSI    | 0.2   | 0.5  | _    | mA     | VDLS = 0.5 V    |
| Startup voltage                 | VsT     | 0.52  | 0.65 | 0.78 | V      |                 |
| [Switch block C1L, C2L, and C3] |         |       |      | -    |        |                 |
| N-channel on resistance         | Ron_nc  | _     | 4    | 8    | Ω      | Io = 20 mA*     |
| P-channel on resistance         | Ron_pc  | _     | 4    | 8    | Ω      | Io = 20 mA*     |

ODesign guarantee (No total shipment inspection is made.) \*This product is not designed for protection against radio active rays.

**Technical Note** 

# ● Electrical characteristics (Unless otherwise specified, Ta = 25°C, VCC = 15 V, Ta = 25°C)

3. Gate Shading Block

**BD81666EFV** 

| Davamatar                      | Cumahal   |      | Limit |      | 1.1  | Conditions  |  |  |  |
|--------------------------------|-----------|------|-------|------|------|-------------|--|--|--|
| Parameter                      | Symbol    | Min. | Тур.  | Max. | Unit |             |  |  |  |
| [Output block Vo2GS and GSOUT] |           |      |       |      |      |             |  |  |  |
| N-channel on resistance        | Ron_NGS   | _    | 10    | 15   | Ω    | Io = 20 mA* |  |  |  |
| P-channel on resistance        | Ron_pgs   | _    | 55    | 80   | Ω    | Io = 20 mA* |  |  |  |
| N-channel leak current         | ILEAK_NGS | _    | _     | 10   | μA   |             |  |  |  |
| P-channel leak current         | ILEAK_PGS | _    | _     | 10   | μA   |             |  |  |  |
| [Input block IG]               |           |      |       |      |      |             |  |  |  |
| IGH voltage                    | IGH       | 1.9  | 2.9   | 5    | ٧    |             |  |  |  |
| IGL voltage                    | LGL       | _    | 0     | 0.9  | V    |             |  |  |  |
| IG sinking current             | IIG       | 8    | 16.5  | 25   | μA   | IG = 3.3 V  |  |  |  |

## 4. Overall

| Parameter                        | Symbol      |         | Limit   |      |      | Conditions      |
|----------------------------------|-------------|---------|---------|------|------|-----------------|
| raiametei                        | Symbol      | Min.    | Тур.    | Max. | Unit | Conditions      |
| [Reference voltage block VREF]   | 1           |         |         |      |      |                 |
| Reference voltage                | VREF        | 2.84    | 2.90    | 2.96 | V    |                 |
| Load stability                   | $\Delta V$  | _       | 5       | 20   | mV   | IREF = 1 mA     |
| [Regulator circuit block VREG]   |             |         |         |      |      |                 |
| REG output voltage               | VREG        | 4.5     | 5.0     | 5.5  | V    |                 |
| Load stability                   | $\Delta V$  | _       | 50      | 100  | mV   | IREG = 10 mA    |
| [Oscillator block]               |             |         |         |      |      |                 |
| Frequency                        | Fosc        | 400     | 500     | 600  | kHz  |                 |
| [Protection detection block FAUL | .T]         |         |         |      |      |                 |
| Off-leak current                 | <b>I</b> FL | _       | _       | 10   | μA   |                 |
| On resistance                    | Ron_FL      | _       | 1       | _    | kΩ   |                 |
| [Short protection block SCP]     |             | 11      |         | 11   |      |                 |
| SCP lease current                | Iscp        | 6       | 10      | 14   | μA   |                 |
| Threshold voltage                | Vth_scp     | 0.96    | 1.2     | 1.44 | V    |                 |
| Off sinking current              | IOFFS       | 1       | 3       | _    | mA   | SCP = 0.5 V     |
| [VCOM block]                     |             | 11      |         | 11   |      |                 |
| Input offset voltage             | Voso        | -10     | 0       | 10   | mV   |                 |
| Input bias current               | lbo         | _       | 0.1     | 1    | μA   |                 |
| Drive current                    | loo         | 50      | 100     | 350  | mA   |                 |
| Slew rate                        | SRo         | 5       | 12      |      | V/MS |                 |
| GB product                       | GBW         | _       | 12      | _    | MHz  |                 |
| High output voltage              | Voho        | Vol-0.3 | Vol-0.1 | _    | V    | Io = -5 mA      |
| Low output voltage               | Vohl        | _       | 0.1     | 0.3  | V    | Io = 5 mA       |
| [Low voltage protection circuit] | 1           | 1       | 1       | 1    | 1    | •               |
| Detection voltage                | VUVLO       | 4.8     | 5.1     | 5.4  | V    |                 |
| [Overall]                        |             |         |         |      |      |                 |
| Average current consumption      | Icc         | 3.0     | 4.5     | 6.0  | mA   | Standby current |
|                                  |             |         | •       |      | •    | •               |

ODesign guarantee (No total shipment inspection is made.) \*This product is not designed for protection against radio active rays.

## ● Reference Data (Unless otherwise specified, Ta = 25°C)



Fig.1 Standby Circuit Current 1



Fig.2 Standby Circuit Current 2



Fig.3 Standby Circuit Current 3



Fig.4 Internal Reference Line Regulation



Fig.5 Internal Reference Load Regulation



Fig.6 Internal Reference vs Temperature



Fig.7 DC/DC Error Amp Input Bias Current



Fig.8 DC/DC Error Amp Feedback Voltage



Fig.9 Soft Start Capacity vs Delay Time



Fig.10 Error Output Voltage vs Duty



Fig.11 Delay Start Capacity vs Delay Time



Fig.12 Switching Frequency vs
Temperature

## ■Reference Data (Unless otherwise specified, Ta = 25°C)







Fig.14 COM Input Bias Current



Fig.15 COM Load Regulation



Fig.16 VCOM Offset Voltage



Fig.17 Start-up Sequence



Fig.18 Gate-shading Waveform



Fig.19 Output Current vs Efficiency (Vo1)



Fig.20 Output Current vs Efficiency (VDD)



Fig.21 Total Efficiency



Fig.22 DC/DC SW On Resistance



Fig.23 Charge Pump N-channel On Resistance



Fig.24 Charge Pump P-channel On Resistance



Fig. 25 Pin Assignment Diagram & Block Diagram

## ●Pin Assignment and Pin Function

| Pin<br>No. | Pin<br>name | Function                                              |    | Pin<br>name | Function                                  |
|------------|-------------|-------------------------------------------------------|----|-------------|-------------------------------------------|
| 1          | PGND2       | Ground pin                                            | 21 | CPGND       | Ground pin                                |
| 2          | SW2         | Switching pin 2                                       | 22 | VGH         | Positive charge pump diode connection pin |
| 3          | SW2         | Switching pin 2                                       | 23 | Vo1         | Power supply input pin                    |
| 4          | BOOT2       | Capacitance connection pin for booting 2              | 24 | C3          | Charge pump clock output 3                |
| 5          | PVCC2       | Power supply input pin                                | 25 | FB4         | Feedback input 3                          |
| 6          | SS2         | Soft start capacitance connection pin 2               | 26 | VCOM        | VCOM output                               |
| 7          | COMP2       | Error amp output 2                                    | 27 | V-          | VCOM negative input pin                   |
| 8          | FB2         | Feedback input 2                                      | 28 | V+          | VCOM positive input pin                   |
| 9          | SCP         | Capacitance connection pin for short protection delay | 29 | VCC         | Power supply input pin                    |
| 10         | GND         | Ground pin                                            | 30 | SS4         | Delay start capacitance connection pin 4  |
| 11         | FAULT       | Protection detection output pin                       | 31 | VREF29      | Standard voltage output pin               |
| 12         | FB3         | Feedback input 3                                      | 32 | FB1         | Feedback input 1                          |
| 13         | SS3         | Delay start capacitance connection pin 3              | 33 | COMP1       | Error amp output 1                        |
| 14         | IG          | Gate shading input pin                                | 34 | SS1         | Soft start capacitance connection pin 1   |
| 15         | GSOUT       | Gate shading sink output pin                          | 35 | VREG        | Regulator output pin for booting          |
| 16         | Vo2GS       | Gate shading source output pin                        | 36 | PVCC1       | Power supply input pin                    |
| 17         | Vo2         | Power supply input pin                                | 37 | BOOT1       | Capacitance connection pin for booting 1  |
| 18         | C1L         | Charge pump clock output 1                            | 38 | SW1         | Switching pin 1                           |
| 19         | C2L         | Charge pump clock output 2                            | 39 | SW1         | Switching pin 1                           |
| 20         | CPGND       | Ground pin                                            | 40 | PGND1       | Ground pin                                |

#### Block Operation

VREG

A block to generate constant-voltage for DC/DC boosting.

#### VRFF

A block that generates internal reference voltage of 2.9 V (Typ.).

#### • TSD/UVLO

TSD (Thermal shutdown)/UVLO (Under Voltage Lockout) protection block. The TSD circuit shuts down IC at 175°C (Typ.) and recovers at 160°C (Typ.). The UVLO circuit shuts down the IC when the Vcc is 5.1 V (Typ.) or below.

## • Error amp block (ERR)

This is the circuit to compare the reference voltage of 1.25 V (Typ.) and the feedback voltage of output voltage. The COMP pin voltage resulting from this comparison determines the switching duty. At the time of startup, since the soft start is operated by the SS pin voltage, the COMP pin voltage is limited to the SS pin voltage.

#### Oscillator block (OSC)

This block generates the oscillating frequency.

#### SLOPE block

This block generates the triangular waveform from the clock created by OSC. Generated triangular waveform is sent to the PWM comparator.

#### PWM block

The COMP pin voltage output by the error amp is compared to the SLOPE block's triangular waveform to determine the switching duty. Since the switching duty is limited by the maximum duty ratio which is determined internally, it does not become 100%.

#### DRV block

A DC/DC driver block. A signal from the PWM is input to drive the power FETs.

#### • CURRENT SENSE

Current flowing to the power FET is detected by voltage at the CURRENT SENSE and the overcurrent protection operates at 3A (Typ.). When the overcurrent protection operates, switching is turned OFF and the SS pin capacitance is discharged.

## • DELAY START

A start delay circuit for positive/negative charge pump.

## · Soft start circuit

Since the output voltage rises gradually while restricting the current at the time of startup, it is possible to prevent the output voltage overshoot or the rush current.

## · Positive charge pump

A controller circuit for the positive-side charge pump. The switching amplitude is controlled so that the feedback voltage FB2 will be set to 1.25 V (Typ.).

The start delay time can be set in the DLS pin at the time of startup. When the DLS voltage reaches 0.65 V (Typ.), switching waves will be output from the CL1 and CL2 pins.

## · Negative charge pump

A controller circuit for the negative-side charge pump. The switching amplitude is controlled so that the feedback voltage FB3 will be set to 1.25 V (Typ.).

## · Gate shading controller

A controller circuit of gate shading. The Vo2GS and GSOUT are turned on and off according to IG pin input.

#### VCOM

A common amplifier to set output voltage in a range of 0.3 V to Vo1-0.3 V.

#### Timer latch

An output short protection circuit. If at least one output is down after the DC/DC2 and positive/negative charge pump outputs all rise, all the outputs will be shut down.

#### Start-up Sequence

The DC/DC converter of this IC incorporates a soft start function, and the charge pump incorporates a delay function, for which independent time settings are possible through external capacitors. As the capacitance, 0.001  $\mu$ F to 0.1  $\mu$ F is recommended. If the capacitance is set lower than 0.001  $\mu$ F, the overshooting may occur on the output voltage. If the capacitance is set larger than 0.1  $\mu$ F, the excessive back current flow may occur in the internal parasitic elements when the power is turned OFF and it may damage IC. When the capacitor more than 0.1  $\mu$ F is used, be sure to insert a diode to Vcc in series, or a bypass diode between the SS and VCC pins.



Fig.26 Example of Bypass Diode Use

When there is the activation relation (sequences) with other power supplies, be sure to use the high-precision product (such as X5R). Soft start time may vary according to the input voltage, output loads, coils, voltage, and output capacitance. Be sure to verify the operation using the actual product.

A delay of the charge pump starts from a point where Vo1 reaches 80% (Typ.).

Soft start time of DC/DC converter block: tss Tss =  $(Css \times 0.7 \text{ V}) / 10 \mu A [s]$  Where, Css is an external capacitor.

Delay time of charge pump block: t DELAY t DELAY = (Css  $\times$  0.65) / 5  $\mu$ A [s] Where, Css is an external capacitor.

## Startup example



DL1 = SS1 capacitance delay time

DL2 = SS2 capaciance delay time

DL3 = SS3 capacitance delay time

DL4 = SS4 capacitance delay time

Fig. 27

## Selecting Application Components

## (1) Output LC constant

The inductance L to use for output is decided by the rated current ILR and input current maximum value IOMAX of the inductance.



Adjust so that  $I_L + \overline{\Delta I}_L/2$  does not reach the rated current value ILR. At this time,  $\overline{I}_L$  and  $\Delta IL$  can be obtained by the following equation.

$$\overline{I_L} = (1 + \frac{Vo}{Vin}) lo \times \frac{1}{\eta} [A]$$
 ( $\eta$ :efficiency)
$$\Delta I_L = \frac{1}{L} \{ Vin \times Vo / (Vin + Vo) \} \times \frac{1}{f} [A]$$

Set with sufficient margin because the inductance L value may have the dispersion of ± 30%.

For the capacitor C to use for the output, select the capacitor which has the larger value in the ripple voltage VPP permissible value and the drop voltage permissible value at the time of sudden load change.

Output ripple voltage is decided by the following equation.

$$\Delta V_{PP} = (\stackrel{-}{IL} \frac{\Delta I_L}{2})R_{ESR} + \frac{Io}{Co} (Vin / (Vin + Vo)) \times \frac{1}{f}$$

Perform setting so that the voltage is within the permissible ripple voltage range.

For the drop voltage VDR during sudden load change, please perform the rough calculation by the following equation.

VDR = 
$$\frac{\Delta I}{Co}$$
 × 10 $\mu$  sec [V]

However, 10 µs is the rough calculation value of the DC/DC response speed.

Make Co settings so that these two values will be within the limit values.

## (2) Output LC constant

The inductance L to use for output is decided by the rated current ILR and input current maximum value IOMAX of the inductance.



Adjust so that IOMAX +  $\Delta$ IL does not reach the rated current value ILR. At this time,  $\Delta$ IL can be obtained by the following equation.

$$\Delta IL = \frac{1}{L} \times (Vcc - Vo) \times \frac{Vo}{Vcc} \times \frac{1}{f} [A]$$

Set with sufficient margin because the inductance L value may have the dispersion of ± 30%.

For the capacitor C to use for the output, select the capacitor which has the larger value in the ripple voltage VPP permissible value and the drop voltage permissible value at the time of sudden load change.

Output ripple voltage is decided by the following equation.

$$\Delta V_{PP} = \Delta I_L \times Resr + \frac{\Delta I_L}{2Co} \times \frac{V_0}{V_{CC}} \times \frac{1}{f} [V]$$

Perform setting so that the voltage is within the permissible ripple voltage range.

For the drop voltage VDR during sudden load change, please perform the rough calculation by the following equation.

VDR = 
$$\frac{\Delta I}{Co}$$
 × 10 µs [V]

However, 10 µs is the rough calculation value of the DC/DC response speed.

Make Co settings so that these two values will be within the limit values.

## (3) Phase compensation

Phase Setting Method

The following conditions are required in order to ensure the stability of the negative feedback circuit.

•Phase lag should be 150° or lower during gain 1 (0 dB) (phase margin of 30° or higher).

Because DC/DC converter applications are sampled using the switching frequency, the overall GBW should be set to 1/10 the switching frequency or lower. The target application characteristics can be summarized as follows:

- •Phase lag should be 150° or lower during gain 1 (0 dB) (phase margin of 30° or higher).
- •The GBW at that time (i.e., the frequency of a 0-dB gain) is 1/10 of the switching frequency or below.

In other words, because the response is determined by the GBW limitation, it is necessary to use higher switching frequencies to raise response.

One way to maintain stability through phase compensation involves canceling the secondary phase lag (-180°) caused by LC resonance with a secondary phase advance (by inserting 2 phase advances).

The GBW (i.e., the frequency with the gain set to 1) is determined by the phase compensation capacitance connected to the error amp. Increase the capacitance if a GBW reduction is required.

## (a) Standard integrator (low-pass filter)

## (b) Open loop characteristics of integrator



Point (a) fa = 
$$\frac{1}{2\pi RCA}$$
 [Hz]

Point (b) fb = GBW = 
$$\frac{1}{2\pi RC}$$
 [Hz]

The error amp performs phase compensation of types (a) and (b), making it act as a low-pass filter. For DC/DC converter applications, R refers to feedback resistors connected in parallel. From the LC resonance of output, the number of phase advances to be inserted is two.



LC resonant frequency fp = 
$$\frac{1}{2\pi\sqrt{LC}}$$
 [Hz]

Phase advance fz1 = 
$$\frac{1}{2\pi \text{C1R1}}$$
 [Hz

Phase advance fz2 = 
$$\frac{1}{2\pi C_2 R_3}$$
 [Hz

Fig. 32

Set a phase advancing frequency close to the LC resonant frequency for the purpose of canceling the LC resonance.

#### (4) Short protection of timer latch type

If the overcurrent protection function operates after all the outputs are stable, all the outputs will be shut down by the latch function.

The latch timing is determined by the capacitance connected to the SCP pin. As the capacitance, 0.001  $\mu$ F to 0.1  $\mu$ F is recommended. A startup failure may result if the capacitance is 0.001  $\mu$ F or below. The internal elements may be damaged because an overcurrent state will continue if the capacitance is 1  $\mu$ F or above.

- t scp =  $(Cscp \times 0.6 \text{ V}) / 5 \mu A [s]$
- · Where, Css is an external capacitor.

#### (5) Fault function

This IC incorporates a fault function to tell the operating situation of the protection circuit.

If the protection circuit turns on, the fault pin will be pulled up by external pull-up resistance, and high-level voltage will be output.

In a stable operation state, the output will be low-level voltage. As the resistance value, 10 k $\Omega$  to 220 k $\Omega$  is recommended. Offset voltage due to the internal on resistance will be generated if the resistance is set to 10  $\Omega$  or below. In that case, no low-level voltage may be output correctly. No high-level voltage may be output correctly if the resistance is 220 k $\Omega$  or over by leak current.

The following conditions will set the fault pin to high level.

- If UVLO operates
- · If TSD operates
- · If OCP operates
- · If SCP operates

#### (6) Common amp

VCOM operates in a range between 0.3 V and V01-0.3 V. Usually, use the buffer type shown in (a).

To improve the current drive capability, use PNP and NPN transistors as shown in (b).

Use the buffer type specified in (a) if the VCOM is not used, and ground the V+ pin. A resistance setting range of 10 k $\Omega$  to 100 k $\Omega$  is recommended for R3 and R4. If the resistance is set to 10 k $\Omega$  or below, the current consumption will increase and the efficiency of power will be degraded. If the resistance is 100 k $\Omega$  or above, the input bias current will be 0.1  $\mu$ A (Typ.) and the offset voltage may become great.



## (7) Design of Feedback Resistance constant

Set the feedback resistance as shown below.



Fig. 35

## (8) Positive-side Charge Pump Settings

The IC incorporates a charge pump controller, thus making it possible to generate stable gate voltage.

The output voltage is determined by the following equation. As the setting range,  $10~\text{k}\Omega$  to  $330~\text{k}\Omega$  is recommended. If the resistor is set lower than  $10~\text{k}\Omega$ , it causes reduction of power efficiency. If it is set more than  $330~\text{k}\Omega$ , the offset voltage becomes larger by the input bias current of  $0.4~\mu\text{A}$  (Typ.) in the internal error amp.



In order to prevent output voltage overshooting, insert capacitor C6 in parallel with R6.

As the capacitance, 1,000 pF to 4,700 pF is recommended. If the capacitance is not within the range, output voltage oscillation may result. By connecting capacitance to the SS3 pin, the rising delay time can be set for the positive-side charge pump output. The delay time is determined by the following equation. If a capacitance outside this range is inserted, output voltage oscillation may result.

 Delay time of charge pump block t DELAY t DELAY = (CDLS × 0.65) / 5 µA [s]
 Where, CDLs is an external capacitor.

#### (9) Negative-side Charge Pump Settings

BD8166EFV incorporates a charge pump controller for negative voltage, thus making it possible to generate stable gate voltage. The output voltage is determined by the following equation. As the setting range,  $10 \text{ k}\Omega$  to  $330 \text{ k}\Omega$  is recommended. If the resistor is set lower than  $10 \text{ k}\Omega$ , it causes reduction of power efficiency. If it is set more than  $330\text{k}\Omega$ , the offset voltage becomes larger by the input bias current of  $0.4 \text{ }\mu\text{A}$  (Typ.) in the internal error amp.



Like the positive-side charge pump, the rise delay time can be set by connecting capacitance to the SS4 pin. In order to prevent output voltage overshooting, insert capacitor C6 in parallel with R6. As the capacitance, 1,000 pF to 4,700 pF is recommended. If a capacitor outside this range is inserted, the output voltage may oscillate.

## ● Gate Shading Setting Method

The IG input signal allows the high-level and low-level control of the positive-side gate voltage. The slope of output can be set by the external RC. The recommended resistance set value is 200  $\,\Omega$  to 5.1 k $\,\Omega$  and the recommended capacitor set value is 0.001  $\,\mu$ F to 0.1  $\,\mu$ F. The aggravation of efficiency may be caused if settings outside this range are made.

Determine  $\Delta V$  by referring to the following value. The following calculation equation is used for  $\Delta V$ .

$$\Delta V = Vo2GS (1 - exp(-\frac{tW}{CR})) [V]$$

TIMING STANDARD VALUE



Fig.38 Gate Shading Timing Chart





●I/O Equivalent Circuit Diagram



Fig. 40

#### Notes for use

#### 1) Absolute maximum ratings

Use of the IC in excess of absolute maximum ratings such as the applied voltage or operating temperature range may result in IC damage. Assumptions should not be made regarding the state of the IC (short mode or open mode) when such damage is suffered. A physical safety measure such as a fuse should be implemented when use of the IC in a special mode where the absolute maximum ratings may be exceeded is anticipated.

#### 2) GND potential

Ensure a minimum GND pin potential in all operating conditions.

#### 3) Setting of heat

Use a thermal design that allows for a sufficient margin in light of the power dissipation (Pd) in actual operating conditions.

#### 4) Pin short and mistake fitting

Use caution when orienting and positioning the IC for mounting on printed circuit boards. Improper mounting may result in damage to the IC. Shorts between output pins or between output pins and the power supply and GND pins caused by the presence of a foreign object may result in damage to the IC.

## 5) Actions in strong magnetic field

Use caution when using the IC in the presence of a strong magnetic field as doing so may cause the IC to malfunction.

## 6) Testing on application boards

When testing the IC on an application board, connecting a capacitor to a pin with low impedance subjects the IC to stress. Always discharge capacitors after each process or step. Ground the IC during assembly steps as an antistatic measure, and use similar caution when transporting or storing the IC. Always turn the IC's power supply off before connecting it to or removing it from a jig or fixture during the inspection process.

#### 7) Ground wiring patterns

When using both small signal and large current GND patterns, it is recommended to isolate the two ground patterns, placing a single ground point at the application's reference point so that the pattern wiring resistance and voltage variations caused by large currents do not cause variations in the small signal ground voltage. Be careful not to change the GND wiring patterns of any external components.

## 8) Regarding input pin of the IC

This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P/N junctions are formed at the intersection of these P layers with the N layers of other elements to create a variety of parasitic elements.

For example, when the resistors and transistors are connected to the pins as shown in Fig. 41, a parasitic diode or a transistor operates by inverting the pin voltage and GND voltage.

The formation of parasitic elements as a result of the relationships of the potentials of different pins is an inevitable result of the IC's architecture. The operation of parasitic elements can cause interference with circuit operation as well as IC malfunction and damage. For these reasons, it is necessary to use caution so that the IC is not used in a way that will trigger the operation of parasitic elements such as by the application of voltages lower than the GND (P substrate) voltage to input and output pins.



Fig. 41 Example of a Simple Monolithic IC Architecture

## 9) Overcurrent protection circuits

An overcurrent protection circuit designed according to the output current is incorporated for the prevention of IC damage that may result in the event of load shorting. This protection circuit is effective in preventing damage due to sudden and unexpected accidents. However, the IC should not be used in applications characterized by the continuous operation or transitioning of the protection circuits. At the time of thermal designing, keep in mind that the current capacity has negative characteristics to temperatures.

#### 10) Thermal shutdown circuit (TSD)

This IC incorporates a built-in TSD circuit for the protection from thermal destruction. The IC should be used within the specified power dissipation range. However, in the event that the IC continues to be operated in excess of its power dissipation limits, the attendant rise in the chip's junction temperature Tj will trigger the TSD circuit to turn off all output power elements. The circuit automatically resets once the junction temperature Tj drops.

Operation of the TSD circuit presumes that the IC's absolute maximum ratings have been exceeded. Application designs should never make use of the TSD circuit.

#### 11) Testing on application boards

At the time of inspection of the installation boards, when the capacitor is connected to the pin with low impedance, be sure to discharge electricity per process because it may load stresses to the IC. Always turn the IC's power supply off before connecting it to or removing it from a jig or fixture during the inspection process. Ground the IC during assembly steps as an antistatic measure, and use similar caution when transporting or storing the IC.

#### Power Dissipation



Fig. 42

On  $70 \times 70 \times 1.6$  mm glass epoxy PCB

- (1) 1-layer board (Backside copper foil area  $0 \text{ mm} \times 0 \text{ mm}$ )
- (2) 2-layer board (Backside copper foil area 15 mm × 15 mm)
- (3) 2-layer board (Backside copper foil area 70 mm × 70 mm)
- (4) 4-layer board (Backside copper foil area 70 mm × 70 mm)

## Ordering part number



## HTSSOP-B40





#### Notes

No copying or reproduction of this document, in part or in whole, is permitted without the consent of ROHM Co.,Ltd.

The content specified herein is subject to change for improvement without notice.

The content specified herein is for the purpose of introducing ROHM's products (hereinafter "Products"). If you wish to use any such Product, please be sure to refer to the specifications, which can be obtained from ROHM upon request.

Examples of application circuits, circuit constants and any other information contained herein illustrate the standard usage and operations of the Products. The peripheral conditions must be taken into account when designing circuits for mass production.

Great care was taken in ensuring the accuracy of the information specified in this document. However, should you incur any damage arising from any inaccuracy or misprint of such information, ROHM shall bear no responsibility for such damage.

The technical information specified herein is intended only to show the typical functions of and examples of application circuits for the Products. ROHM does not grant you, explicitly or implicitly, any license to use or exercise intellectual property or other rights held by ROHM and other parties. ROHM shall bear no responsibility whatsoever for any dispute arising from the use of such technical information.

The Products specified in this document are intended to be used with general-use electronic equipment or devices (such as audio visual equipment, office-automation equipment, communication devices, electronic appliances and amusement devices).

The Products specified in this document are not designed to be radiation tolerant.

While ROHM always makes efforts to enhance the quality and reliability of its Products, a Product may fail or malfunction for a variety of reasons.

Please be sure to implement in your equipment using the Products safety measures to guard against the possibility of physical injury, fire or any other damage caused in the event of the failure of any Product, such as derating, redundancy, fire control and fail-safe designs. ROHM shall bear no responsibility whatsoever for your use of any Product outside of the prescribed scope or not in accordance with the instruction manual.

The Products are not designed or manufactured to be used with any equipment, device or system which requires an extremely high level of reliability the failure or malfunction of which may result in a direct threat to human life or create a risk of human injury (such as a medical instrument, transportation equipment, aerospace machinery, nuclear-reactor controller, fuel-controller or other safety device). ROHM shall bear no responsibility in any way for use of any of the Products for the above special purposes. If a Product is intended to be used for any such special purpose, please contact a ROHM sales representative before purchasing.

If you intend to export or ship overseas any Product or technology specified herein that may be controlled under the Foreign Exchange and the Foreign Trade Law, you will be required to obtain a license or permit under the Law.



Thank you for your accessing to ROHM product informations.

More detail product informations and catalogs are available, please contact us.

# **ROHM Customer Support System**

http://www.rohm.com/contact/