# **RS2253** ### Second-Side Regulation Current Mode PWM Power Switcher ## **General Description** RS2253 combines a dedicated current mode PWM controller with a high voltage power MOSFET. It is optimized for high performance, low standby power, and cost effective off-line flyback converter applications in sub 10W range. RS2253 offers complete protection coverage with automatic self-recovery feature including Cycle-by-Cycle current limiting (OCP), over load protection (OLP), VDD over voltage clamp and under voltage lockout (UVLO). Excellent EMI performance is achieved with Orister proprietary frequency Jiggling technique together with soft switching control at the totem pole gate drive output. The tone energy at below 20KHz is minimized in the design and audio noise is eliminated during operation. RS2253 is offered in SOP-8 package. #### **Features** - Power on Soft Start Reducing MOSFET V<sub>DS</sub> Stress - Frequency Jiggling to reduce EMI - Burst Mode Control For Improved Efficiency and Minimum Standby power Design - Audio Noise Free Operation - Fixed 50KHz Switching Frequency - Internal Synchronized Slope Compensation - Low V<sub>DD</sub> Startup Current and Low Operating Current - Leading Edge Blanking on Current Sense Input - Good Protection Coverage With Auto Self-Recovery - V<sub>DD</sub> Over Voltage Clamp and Under Voltage Lockout with Hysteresis (UVLO) - Line Input Compensated Cycle-by-Cycle Over-current Threshold Setting For Constant Output Power Limiting Over Universal Input Voltage Range - Overload Protection (OLP) - Over Voltage Protection (OVP) - RoHS Compliant and 100% Lead (Pb)-Free and Green (Halogen Free with Commercial Standard) ## **Applications** - Battery Charger - Digital Cameras and camcorder Adaptor - PDA power supplies - VCR, SVR, STB, DVD & DVCD Player SMPS. - Set-Top Box (STB) Power - Auxiliary Power Supply for PC and Server - Open-frame SMPS ## **Application Circuits** This integrated circuit can be damaged by ESD. Orister Corporation recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## **Pin Assignment** | PACKAGE | PIN | SYMBOL | DESCRIPTION | |---------|---------------|--------|---------------------------------------------------------------------------------------------------------------------------| | | 1 | VDDG | Internal Gate Driver Power Supply Pin | | | 2 VDD<br>3 FB | | DC Power Supply Input Pin | | SOP-8 | | | Feedback input Pin. The PWM duty cycle is determined by voltage level into this pin and the current-sense signal at Pin 4 | | 30F-8 | 4 | SENSE | Current Sense Input Pin | | | 5, 6 | DRAIN | HV MOSFET Drain Pin. The Drain pin is connected to the primary lead of the transformer | | | 7, 8 | GND | Ground Pin | ## **Ordering Information** | DEVICE | DEVICE CODE | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Y is package designator: S: SOP-8 | | RS2253 Y Z | <ul><li>Z is Lead Free designator:</li><li>P: Commercial Standard, Lead (Pb) Free and Phosphorous (P) Free Package</li><li>G: Green (Halogen Free with Commercial Standard)</li></ul> | ## **Block Diagram** ## **Absolute Maximum Ratings** | Parameter | Symbol | Ratings | Units | |------------------------------------------|------------------------|-------------|-------| | Drain Voltage (off state) | $V_{DRAIN}$ | -0.3 to 650 | V | | VDD Voltage | $V_{DD}$ | -0.3 to 30 | V | | VDDG Input Voltage | $V_{DDG\_IN}$ | -03 to 30 | V | | VDD Clamp Continuous Current | I <sub>VDD_CLAMP</sub> | 10 | mA | | FB Input Voltage | $V_{FB\_IN}$ | -0.3 to 7 | V | | Sense Input Voltage | $V_{SENSE\_IN}$ | -0.3 to 7 | V | | Operating Ambient Temperature | T <sub>OPR</sub> | -40 to +85 | °C | | Storage Temperature | T <sub>STG</sub> | -55 to +150 | °C | | Lead Temperature (soldering, 10sec) | - | +260 | °C | | ESD Voltage Protection, Human Body Model | - | 2 | KV | | ESD Voltage Protection, Machine Model | - | 200 | V | #### NOTE: - Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and function operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - 2. Caution: Stress above the listed absolute maximum rating may cause permanent damage to the device. \* HBM B: 2000V to 3999V ## **Output Power Table** | SOP-8 Package | | | | | |------------------------------|------------------------------|--|--|--| | 230VAC ±15% | 85 to 265VAC | | | | | Open Frame <sup>(Note)</sup> | Open Frame <sup>(Note)</sup> | | | | | 10W | 8W | | | | Notes: Maximum practical continuous power in an open frame design with sufficient drain pattern as a heat sink, at 50 °C ambient. ## **Electrical Characteristics** (T<sub>A</sub>=25°C, V<sub>DD</sub>=16V, unless otherwise specified) | Symbol | Parameter | Test Conditions | Min | Тур. | Max | Unit | | |-----------------------------------|------------------------------------------------------|-----------------------------------------------------------------------------|------|------|------|----------|--| | Supply Voltage (V <sub>DD</sub> ) | | | | | | | | | I <sub>startup</sub> | V <sub>DD</sub> Start up Current | V <sub>DD</sub> =14.5V, Measure<br>Leakage current into V <sub>DD</sub> | - | 3 | 20 | uA | | | I <sub>VDD</sub> | Operation Current | V <sub>FB</sub> =3V | - | 2.0 | - | mA | | | UVLO(ON) | V <sub>DD</sub> Under Voltage Lockout Enter | - | 8.5 | 9.0 | 9.5 | V | | | UVLO(OFF) | V <sub>DD</sub> Under Voltage Lockout Exit(Recovery) | - | 14.2 | 14.8 | 16.0 | V | | | OVP(ON) | Over voltage protection voltage | CS=0V, FB=3V Ramp up V <sub>DD</sub> until gate clock is off | 27.0 | 28.5 | 30.0 | V | | | $V_{DD\_CLAMP}$ | V <sub>DD</sub> Zener clamp Voltage | I <sub>DD</sub> =10mA | - | 30 | - | V | | | | | t Section(FB pin) | 1 | | | | | | V <sub>FB OPEN</sub> | V <sub>FB</sub> Open Loop Voltage | - | 5.4 | 5.6 | 6.0 | V | | | I <sub>FB_SHORT</sub> | FB pin short circuit current | Short FB pin to GND and measure current | - | 1.55 | - | mA | | | V <sub>TH OD</sub> | Zero Duty Cycle FB Threshold Voltage | - | - | 0.8 | - | V | | | V <sub>TH PL</sub> | Power Limiting FB Threshold Voltage | - | - | 3.7 | - | V | | | T <sub>D_PL</sub> | Power Limiting Debounce Time | - | - | 50 | - | ms | | | Z <sub>FB IN</sub> | Input Impedance | - | - | 4 | - | ΚΩ | | | _ | Current Sense | Input(Sense Pin) | | | | | | | T <sub>SOFTSTART</sub> | Soft start time | - | - | 4 | - | ms | | | T <sub>BLANKING</sub> | Leading edge blanking time | - | - | 300 | - | ns | | | Z <sub>SENSE_IN</sub> | Input Impedance | - | - | 40 | - | ΚΩ | | | T <sub>D_OC</sub> | Over Current Detection and Control Delay | From Over Current Occurs<br>till the Gate drive output<br>start to turn off | - | 120 | - | ns | | | V <sub>TH_OC</sub> | Internal Current Limiting Threshold Voltage | FB=3.3V | 0.76 | 0.8 | 0.82 | <b>V</b> | | | | Osc | illator | | | | | | | Fosc | Normal Oscillation Frequency | - | 45 | 50 | 55 | KHz | | | $\Delta F_{TEMP}$ | Frequency Temperature Stability | - | - | 5 | - | % | | | $\Delta F_V_{DD}$ | Frequency Voltage Stability | - | - | 5 | - | % | | | D <sub>MAX</sub> | Maximum duty cycle | FB=3.3V, CS=0V | 70 | 80 | 90 | % | | | F <sub>BURST</sub> | Burst Mode Base Frequency | - | - | 22 | - | KHz | | | Power MOSFET Section | | | | | | | | | B_V <sub>DSS</sub> | MOSFET Drain Source Breakdown Voltage | V <sub>GS</sub> =0V, I <sub>DS</sub> =250uA | 600 | - | - | V | | | R <sub>DS(ON)</sub> | Static Drain to Source On Resistance | $V_{GS}$ =10V, $I_{DS}$ =1A | - | 5.0 | 5.8 | Ω | | | Frequency | | | | | | | | | $\Delta F\_V_{DD}$ | Frequency Modulation range /Base frequency | - | -4 | - | 4 | % | | ### **Detail Description** The RS2253 is a low power off-line SMPS Switcher optimized for off-line flyback converter applications in sub 10W power range. The burst mode control greatly reduces the standby power consumption and helps the design easily to meet the international power conservation requirements. #### **Startup Current and Start up Control** Startup current of RS2253 is designed to be very low so that $V_{DD}$ could be charged up above UVLO threshold level and device starts up quickly. A large value startup resistor can therefore be used to minimize the power loss yet achieve a reliable startup in application. For AC/DC adaptor with universal input range design, a $2M\Omega$ , 1/8W startup resistor could be used together with a $V_{DD}$ capacitor to provide a fast startup and yet low power dissipation design solution. #### **Operation current** The Operation current of RS2253 is low at 2mA. Good efficient is achieved with RS2253 low operating current together with the 'Extended burst mode' control features. #### **Soft Start** RS2253 features an internal 4 ms soft start to soften the electrical stress occurring in the power supply during startup. It is activated during the power on sequence. As soon as $V_{DD}$ reaches UVLO(OFF), the peak current is gradually increased from nearly zero to the maximum level of 0.77V. Every restart up is followed by a soft start. #### Frequency Jiggling Mode for EMI improvement The frequency Jiggling Mode (switching frequency modulation) is implemented in RS2253. The oscillation frequency is modulated so that the tone energy is spread out. The spread spectrum minimizes the conduction band EMI and therefore eases the system design. #### **Extended Burst Mode Operation** At light load or zero load condition, most of the power dissipation in a switching mode power supply is from switching loss on the MOSFET, the core loss of the transformer and the loss on the snubber circuit. The magnitude of power loss is in proportion to the switching frequency. Lower switching frequency leads to the reduction on the power loss and thus conserves the energy. The switching frequency is internally adjusted at no load or light load condition. The switch frequency reduces at light/no load condition to improve the conversion efficiency. At light load or no load condition, the FB input drops below burst mode threshold level and device enters Burst Mode control. The Gate drive output switches only when V<sub>DD</sub> voltage drops below a preset level and FB input is active to output an on state to minimize the switching loss and reduce the standby power consumption to the greatest extend. The switching frequency control also eliminates the audio noise at any loading conditions. #### **Oscillator Operation** The switching frequency of RS2253 is internally fixed at 50 KHz. No external frequency setting components are required for PCB design simplification. ### **Current Sensing and Leading Edge Blanking** Cycle-by-Cycle current limiting is offered in RS2253 current mode PWM control. The switch current is detected by sense resistor into the sense pin. An internal leading edge blank circuit chops off the sensed voltage spike at initial internal power MOSFET on state due to snubber diode reverse recovery and surge gate current of internal power MOSFET so that the external RC filtering on sense input is no longer needed. The current limiting comparator is disabled and cannot turn off the internal power MOSFET during the blanking period. The PWM duty cycle is determined by the current sense input voltage and the FB input voltage. #### **Internal synchronized Slope Compensation** Built-in slope compensation circuit adds voltage ramp onto the current sense input voltage for PWM generation. This greatly improves the close loop stability at CCM and prevents the sub-harmonic oscillation and thus reduces the output ripple voltage. #### **Drive** The internal power MOSFET in RS2253 is driven by a dedicated gate driver for power switch control. Too weak the gate driving strength results in higher conduction and switch loss of MOSFET while too strong gate drive results the compromise of EMI. A good tradeoff is achieved through the built-in totem pole gate design with right output strength and dead time control. The low idle loss and good EMI system design is easier to achieve with this dedicated control scheme. In addition to the gate drive control scheme mentioned, the gate drive strength can also be adjusted externally by a resistor connected between $V_{DD}$ and $V_{DDG}$ , the falling edge of the Drain output can be well controlled. It provides great flexibility for system EMI design. #### **Protection Controls** Good power supply system reliability is achieved with its rich protection features including Cycle-by-Cycle current limiting (OCP), Over Load Protection (OLP) and over voltage clamp, Under Voltage Lockout on VDD (UVLO). With Orister Proprietary technology, the OCP is line voltage compensated to achieve constant output power limit over the universal input voltage range. At overload condition when FB input voltage exceeds power limit threshold value for more than $T_{D\_PL}$ , control circuit reacts to shut down the switcher. Switcher restarts when $V_{DD}$ voltage drops below UVLO limit. $V_{DD}$ is supplied by transformer auxiliary winding output. It is clamped when $V_{DD}$ is higher than 30V. The output of RS2253 is shut down when $V_{DD}$ drops below UVLO(ON) limit and Switcher enters power on start-up sequence thereafter. ## **SOP-8 Dimension** #### **NOTES:** - A. All linear dimensions are in millimeters (inches). - B. This drawing is subject to change without notice. - C. Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0.15) per end. - D. Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0.43) per side. - E. Falls within JEDEC MS-012 variation AA. ## **Soldering Methods for Orister's Products** - 1. Storage environment: Temperature=10°C~35°C Humidity=65%±15% - 2. Reflow soldering of surface-mount devices | Profile Feature | Sn-Pb Eutectic Assembly | Pb-Free Assembly | | |----------------------------------------------------------|-------------------------|------------------|--| | Average ramp-up rate (T <sub>L</sub> to T <sub>P</sub> ) | <3°C/sec | <3°C/sec | | | Preheat | | | | | - Temperature Min (Ts <sub>min</sub> ) | 100°C | 150°C | | | - Temperature Max (Ts <sub>max</sub> ) | 150°C | 200°C | | | - Time (min to max) (ts) | 60~120 sec | 60~180 sec | | | Tsmax to T <sub>L</sub> | | | | | - Ramp-up Rate | <3°C/sec | <3°C/sec | | | Time maintained above: | | | | | - Temperature (T <sub>L</sub> ) | 183°C | 217°C | | | - Time (t <sub>L</sub> ) | 60~150 sec | 60~150 sec | | | Peak Temperature (T <sub>P</sub> ) | 240°C +0/-5°C | 260°C +0/-5°C | | | Time within 5°C of actual Peak | 10020 000 | 20~40 sec | | | Temperature (t <sub>P</sub> ) | 10~30 sec | | | | Ramp-down Rate | <6°C/sec | <6°C/sec | | | Time 25°C to Peak Temperature | <6 minutes | <8 minutes | | ### 3. Flow (wave) soldering (solder dipping) | Products | Peak temperature | Dipping time | | |------------------|------------------|--------------|--| | Pb devices. | 245°C ±5°C | 5sec ±1sec | | | Pb-Free devices. | 260°C +0/-5°C | 5sec ±1sec | | #### **Important Notice:** #### © Orister Corporation Orister cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in an Orister product. No circuit patent licenses, copyrights, mask work rights, or other intellectual property rights are implied. Orister reserves the right to make changes to their products or specifications or to discontinue any product or service without notice. Except as provided in Orister's terms and conditions of sale, Orister assumes no liability whatsoever, and Orister disclaims any express or implied warranty relating to the sale and/or use of Orister products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. Testing and other quality control techniques are utilized to the extent Orister deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed. Orister and the Orister logo are trademarks of Orister Corporation. All other brand and product names appearing in this document are registered trademarks or trademarks of their respective holders.