

**PRELIMINARY** 

Data Sheet

June 2000

File Number

4821.2

# 3V Dual 10-Bit, 20/40/60MSPS A/D Converter with Internal Voltage Reference

The ISL5740 is a monolithic, dual 10-bit analog-to-digital converter fabricated in an advanced CMOS process. It is designed for high speed applications where integration, bandwidth and accuracy are essential. The ISL5740 features a 9-stage pipeline architecture. The fully pipelined architecture and an innovative input stage enable the ISL5740 to accept a variety of input configurations, single-ended or fully differential. Only one external clock is necessary to drive both converters and an internal band-gap voltage reference is provided. This allows the system designer to realize an increased level of system integration resulting in decreased cost and power dissipation.

The ISL5740 has excellent dynamic performance while consuming less than 280mW power at 60MSPS. The A/D only requires a single +3.0V power supply. Data output latches are provided which present valid data to the output bus with a latency of 5 clock cycles.

The ISL5740 is offered in 20MSPS, 40MSPS and 60MSPS sampling rates.

# **Ordering Information**

| PART<br>NUMBER | TEMP.<br>RANGE<br>(°C) | PACKAGE         | PKG. NO. | SAMPLIN<br>G RATE<br>(MSPS) |
|----------------|------------------------|-----------------|----------|-----------------------------|
| ISL5740/2IN    | -40 to 85              | 48 Ld LQFP      | Q48.7x7  | 20                          |
| ISL5740/3IN    | -40 to 85              | 48 Ld LQFP      | Q48.7x7  | 30                          |
| ISL5740/4IN    | -40 to 85              | 48 Ld LQFP      | Q48.7x7  | 40                          |
| ISL5740/6IN    | -40 to 85              | 48 Ld LQFP      | Q48.7x7  | 60                          |
| ISL5740 EVAL   | 25                     | Evaluation Plat |          |                             |

#### **Features**

| • Sampling Rate                                |
|------------------------------------------------|
| • 9.1 Bits at f <sub>IN</sub> = 10MHz          |
| • Low Power at 60MSPS                          |
| Power Down Mode 6mW                            |
| Wide Full Power Input Bandwidth 400MHz         |
| • SFDR at f <sub>IN</sub> = 10MHz70dB          |
| • Excellent Channel-to-Channel Isolation       |
| On-Chip Sample and Hold Amplifiers             |
| Internal Bandgap Voltage Reference 1.25V       |
| • Single Supply Voltage Operation +2.7V - 3.6V |
|                                                |

- TTL/CMOS(3V) Digital Inputs CMOS Digital Outputs
- Offset Binary or Two's Complement Digital Data Output Format
- Dual 10-Bit A/D Converters on a Monolithic Chip
- Pin Compatible Upgrade to AD9288

# **Pinout**

- · Wireless Local Loop
- PSK and QAM I&Q Demodulators
- · Medical Imaging and Instrumentation
- · Wireless Communications Systems
- Battery Powered Instruments

#### Pinout



# Functional Block Diagram



# Typical Application Schematic



# Pin Descriptions

| PIN NO. | NAME              | DESCRIPTION                                                                                 |
|---------|-------------------|---------------------------------------------------------------------------------------------|
| 1       | A <sub>GND</sub>  | Analog Ground                                                                               |
| 2       | I <sub>IN+</sub>  | I-Channel Positive Analog Input                                                             |
| 3       | I <sub>IN-</sub>  | I-Channel Negative Analog Input                                                             |
| 4       | DFS               | Data Format Select (Low for Offset<br>Binary and High for Twos Complement<br>Output Format) |
| 5       | IV <sub>RIN</sub> | I-Channel Voltage Reference Input                                                           |
| 6       | V <sub>ROUT</sub> | +1.25V Reference Voltage Output (Decouple with 0.1μF Capacitor)                             |
| 7       | QV <sub>RIN</sub> | Q-Channel Voltage Reference Input                                                           |
| 8       | S1                | Mode Select Pin 1 (See Table)                                                               |
| 9       | S2                | Mode Select Pin 2 (See Table)                                                               |
| 10      | Q <sub>IN-</sub>  | Q-Channel Negative Analog Input                                                             |
| 11      | Q <sub>IN+</sub>  | Q-Channel Positive Analog Input                                                             |
| 12      | A <sub>GND</sub>  | Analog Ground                                                                               |
| 13      | AV <sub>CC</sub>  | Analog Supply                                                                               |
| 14      | QCLK              | Q-Channel Clock Input                                                                       |
| 15      | DV <sub>CC</sub>  | Digital Supply                                                                              |
| 16      | D <sub>GND</sub>  | Digital Ground                                                                              |
| 17      | QD9               | Q-Channel, Data Bit 9 Output (MSB)                                                          |
| 18      | QD8               | Q-Channel, Data Bit 8 Output                                                                |
| 19      | QD7               | Q-Channel, Data Bit 7 Output                                                                |
| 20      | QD6               | Q-Channel, Data Bit 6 Output                                                                |
| 21      | QD5               | Q-Channel, Data Bit 5 Output                                                                |
| 22      | QD4               | Q-Channel, Data Bit 4 Output                                                                |
| 23      | QD3               | Q-Channel, Data Bit 3 Output                                                                |

# Pin Descriptions (Continued)

| PIN NO. | NAME             | DESCRIPTION                        |
|---------|------------------|------------------------------------|
| 24      | QD2              | Q-Channel, Data Bit 2 Output       |
| 25      | QD1              | Q-Channel, Data Bit 1 Output       |
| 26      | QD0              | Q-Channel, Data Bit 0 Output (LSB) |
| 27      | D <sub>GND</sub> | Digital Ground                     |
| 28      | DV <sub>CC</sub> | Digital Supply                     |
| 29      | A <sub>GND</sub> | Analog Ground                      |
| 30      | AV <sub>CC</sub> | Analog Supply                      |
| 31      | AV <sub>CC</sub> | Analog Supply                      |
| 32      | A <sub>GND</sub> | Analog Ground                      |
| 33      | DV <sub>CC</sub> | Digital Supply                     |
| 34      | D <sub>GND</sub> | Digital Ground                     |
| 35      | ID0              | I-Channel, Data Bit 0 Output (LSB) |
| 36      | ID1              | I-Channel, Data Bit 1 Output       |
| 37      | ID2              | I-Channel, Data Bit 2 Output       |
| 38      | ID3              | I-Channel, Data Bit 3 Output       |
| 39      | ID4              | I-Channel, Data Bit 4 Output       |
| 40      | ID5              | I-Channel, Data Bit 5 Output       |
| 41      | ID6              | I-Channel, Data Bit 6 Output       |
| 42      | ID7              | I-Channel, Data Bit 7 Output       |
| 43      | ID8              | I-Channel, Data Bit 8 Output       |
| 44      | ID9              | I-Channel, Data Bit 9 Output (MSB) |
| 45      | D <sub>GND</sub> | Digital Ground                     |
| 46      | DV <sub>CC</sub> | Digital Supply                     |
| 47      | ICLK             | I-Channel Clock Input              |
| 48      | AV <sub>CC</sub> | Analog Supply                      |

# ISL5740

# **Absolute Maximum Ratings** $T_A = 25^{\circ}C$

# Supply Voltage, AVCC or DVCC to AGND or DGND .4V DGND to AGND 0.3V Digital I/O Pins DGND to DVCC Analog I/O Pins AGND to AVCC

# **Operating Conditions**

| Temperature Range |               |
|-------------------|---------------|
| ISI 5740IN        | -40°C to 85°C |

# **Thermal Information**

| Thermal Resistance (Typical, Note 1)     | $\theta_{JA}$ (°C/W)                 |
|------------------------------------------|--------------------------------------|
| ISL5740IN                                | 70                                   |
| Maximum Junction Temperature             | 150 <sup>0</sup> 0                   |
| Maximum Storage Temperature Range65      | <sup>O</sup> C to 150 <sup>O</sup> C |
| Maximum Lead Temperature (Soldering 10s) | 300 <sup>0</sup> 0                   |
| (Lead Tips Only)                         |                                      |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

# NOTE:

1.  $\theta_{JA}$  is measured with the component mounted on an evaluation PC board in free air.

**Electrical Specifications** AV  $_{CC}$  = DV  $_{CC}$  = +3.0V; I/QV $_{RIN}$  = 1.25V; f $_{S}$  = 60MSPS at 50% Duty Cycle;  $C_{L}$  = 10pF;  $T_{A}$  = 25 $^{\circ}$ C; Differential Analog Input, Unless Otherwise Specified

| PARAMETER                                                                         | TEST CONDITIONS             | MIN  | TYP  | MAX  | UNITS           |
|-----------------------------------------------------------------------------------|-----------------------------|------|------|------|-----------------|
| ACCURACY                                                                          |                             | •    | •    |      |                 |
| Resolution                                                                        |                             | 10   | -    | -    | Bits            |
| Integral Linearity Error, INL                                                     | f <sub>IN</sub> = 10MHz     | -    | 2    | 1    | LSB             |
| Differential Linearity Error, DNL<br>(Guaranteed No Missing Codes)                | f <sub>IN</sub> = 10MHz     | -    | ±0.4 | ±1.0 | LSB             |
| Offset Error, V <sub>OS</sub>                                                     | f <sub>IN</sub> = DC        | -36  | 12   | +36  | LSB             |
| Full Scale Error, FSE                                                             | f <sub>IN</sub> = DC        | -3   | 1    | 3    | %f <sub>S</sub> |
| Gain Matching                                                                     | Full Scale (Peak-to-Peak)   | -    | ±1.5 | 6    | %f <sub>S</sub> |
| DYNAMIC CHARACTERISTICS                                                           |                             | '    |      |      |                 |
| Minimum Conversion Rate                                                           | No Missing Codes            | -    | 1    | -    | MSPS            |
| Maximum Conversion Rate                                                           | No Missing Codes            | 60   | -    | -    | MSPS            |
| Effective Number of Bits, ENOB                                                    | f <sub>IN</sub> = 10MHz     | 9.1  | -    | -    | Bits            |
| Signal to Noise and Distortion Ratio, SINAD  = RMS Signal  RMS Noise + Distortion | f <sub>IN</sub> = 10MHz     | 56.8 | -    | -    | dB              |
| Signal to Noise Ratio, SNR  = RMS Signal RMS Noise                                | f <sub>IN</sub> = 10MHz     | 57   | -    | -    | dB              |
| Total Harmonic Distortion, THD                                                    | f <sub>IN</sub> = 10MHz     | -70  | -    | -    | dBc             |
| 2nd Harmonic Distortion                                                           | f <sub>IN</sub> = 10MHz     | -    | -    | -    | dBc             |
| 3rd Harmonic Distortion                                                           | f <sub>IN</sub> = 10MHz     | -    | -    | -    | dBc             |
| Spurious Free Dynamic Range, SFDR                                                 | f <sub>IN</sub> = 10MHz     | 70   | -    | -    | dBc             |
| Intermodulation Distortion, IMD                                                   | $f_1 = 1MHz, f_2 = 1.02MHz$ | -    | -    | -    | dBc             |
| I/Q Channel Crosstalk                                                             |                             | -    | -75  | -    | dBc             |
| I/Q Channel Offset Match                                                          |                             | -    | 10   | -    | LSB             |
| I/Q Channel Full Scale Error Match                                                |                             | -    | 10   | -    | LSB             |
| Transient Response                                                                | (Note 2)                    | -    | 1    | -    | Cycle           |
| Over-Voltage Recovery                                                             | 0.2V Overdrive (Note 2)     | -    | 1    | -    | Cycle           |

# ISL5740

| PARAMETER                                                                                         | TER TEST CONDITIONS                                                         |      | TYP   | MAX                    | UNITS               |
|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------|-------|------------------------|---------------------|
| ANALOG INPUT                                                                                      |                                                                             |      |       |                        |                     |
| Maximum Peak-to-Peak Differential Analog Input Range (I/Q <sub>IN</sub> + - I/Q <sub>IN</sub> -)  |                                                                             | -    | ±0.5  | -                      | V                   |
| Maximum Peak-to-Peak Single-Ended<br>Analog Input Range                                           |                                                                             | -    | 1.0   | -                      | V                   |
| Analog Input Resistance, R <sub>IN+</sub> or R <sub>IN-</sub>                                     | $V_{IN+}$ , $V_{IN-} = V_{REF}$ , DC                                        | -    | 1     | -                      | MΩ                  |
| Analog Input Capacitance, C <sub>IN+</sub> or C <sub>IN-</sub>                                    | V <sub>IN+</sub> , V <sub>IN-</sub> = V <sub>REF</sub> , DC                 | -    | 10    | -                      | pF                  |
| Analog Input Bias Current, I <sub>B</sub> + or I <sub>B</sub> -                                   | V <sub>IN+</sub> , V <sub>IN-</sub> = V <sub>REF</sub> , DC<br>(Notes 2, 3) | -10  | -     | 10                     | μΑ                  |
| Differential Analog Input Bias Current I <sub>BDIFF</sub> = (I <sub>B</sub> + - I <sub>B</sub> -) | (Notes 2, 3)                                                                | -0.5 | -     | 0.5                    | μА                  |
| Full Power Input Bandwidth, FPBW                                                                  | (Note 2)                                                                    | -    | 400   | -                      | MHz                 |
| Analog Input Common Mode Voltage Range (V <sub>IN</sub> + + V <sub>IN</sub> -) / 2                | Differential Mode (Note 2)                                                  | 0.25 | -     | AV <sub>CC</sub> -0.25 | V                   |
| INTERNAL VOLTAGE REFERENCE                                                                        |                                                                             |      |       |                        |                     |
| Reference Output Voltage, V <sub>ROUT</sub> (Loaded)                                              |                                                                             | -    | 1.25  | -                      | V                   |
| Reference Output Current, I <sub>ROUT</sub>                                                       |                                                                             | -    | 1     | -                      | mA                  |
| Reference Temperature Coefficient                                                                 |                                                                             | -    | 200   | -                      | ppm/ <sup>o</sup> C |
| REFERENCE VOLTAGE INPUT                                                                           |                                                                             | '    |       |                        |                     |
| Reference Voltage Input, V <sub>RIN</sub>                                                         |                                                                             | -    | 1.25  | -                      | V                   |
| Total Reference Resistance, R <sub>RIN</sub>                                                      | With V <sub>RIN</sub> = 1.25V                                               | -    | -     | -                      | МΩ                  |
| Reference Current, I <sub>RIN</sub>                                                               | With V <sub>RIN</sub> = 1.25V                                               | -    | -     | -                      | mA                  |
| SAMPLING CLOCK INPUT                                                                              |                                                                             |      |       |                        |                     |
| Input Logic High Voltage, V <sub>IH</sub>                                                         | CLK                                                                         | 2.0  | -     | -                      | V                   |
| Input Logic Low Voltage, V <sub>IL</sub>                                                          | CLK                                                                         | -    | -     | 0.8                    | V                   |
| Input Logic High Current, I <sub>IH</sub>                                                         | CLK, V <sub>IH</sub> = 5V                                                   | -1   | -     | 1                      | μΑ                  |
| Input Logic Low Current, I <sub>IL</sub>                                                          | CLK, V <sub>IL</sub> = 0V                                                   | -1   | -     | 1                      | μΑ                  |
| Input Capacitance, C <sub>IN</sub>                                                                | CLK                                                                         | -    | -     | -                      | pF                  |
| DIGITAL OUTPUTS                                                                                   |                                                                             |      |       |                        |                     |
| Output Logic High Voltage, VOH                                                                    | I <sub>OH</sub> = 100μA                                                     | 2.45 | 2.98  | -                      | V                   |
| Output Logic Low Voltage, V <sub>OL</sub>                                                         | I <sub>OL</sub> = 100μA                                                     | -    | 0.001 | 0.5                    | V                   |
| Output Capacitance, C <sub>OUT</sub>                                                              |                                                                             | -    | 7     | -                      | pF                  |
| TIMING CHARACTERISTICS                                                                            |                                                                             |      |       |                        |                     |
| Aperture Delay, t <sub>AP</sub>                                                                   |                                                                             | -    | -     | -                      | ns                  |
| Aperture Delay Match                                                                              |                                                                             | -    | 100   | -                      | ps                  |
| Aperture Jitter, t <sub>AJ</sub>                                                                  |                                                                             | -    | 5     | -                      | ps <sub>RMS</sub>   |
| Data Output Hold, t <sub>H</sub>                                                                  |                                                                             | -    | 3     | -                      | ns                  |
| Data Output Delay, t <sub>OD</sub>                                                                |                                                                             | -    | 4.5   | -                      | ns                  |
| Data Latency, t <sub>LAT</sub>                                                                    | For a Valid Sample (Note 2)                                                 | -    | 7     | -                      | Cycles              |
| Power-Up Initialization                                                                           | Data Invalid Time (Note 2)                                                  | -    | -     | -                      | Cycles              |
| Sample Clock Pulse Width (Low)                                                                    | (Note 2)                                                                    | 7.5  | 8.3   | -                      | ns                  |

# ISL5740

# $\begin{array}{l} {\sf AV_{CC}=DV_{CC}=+3.0V;\ I/QV_{RIN}=1.25V;\ f_S=60MSPS\ at\ 50\%\ Duty\ Cycle;} \\ {\sf C_L=10pF;\ T_A=25^oC;\ Differential\ Analog\ Input,\ Unless\ Otherwise\ Specified\ \mbox{(Continued)} \\ \end{array}$ **Electrical Specifications**

| PARAMETER                                                       | TEST CONDITIONS                                     | MIN | TYP  | MAX  | UNITS |
|-----------------------------------------------------------------|-----------------------------------------------------|-----|------|------|-------|
| Sample Clock Pulse Width (High)                                 | (Note 2)                                            | 7.5 | 8.3  | -    | ns    |
| Sample Clock Duty Cycle Variation                               |                                                     | -   | ±5   | -    | %     |
| POWER SUPPLY CHARACTERISTICS                                    |                                                     |     |      |      |       |
| Analog Supply Voltage, AV <sub>CC</sub>                         | (Note 2)                                            | 2.7 | 3.0  | 3.6  | V     |
| Digital Supply Voltage, DV <sub>CC1</sub> and DV <sub>CC2</sub> | (Note 2)                                            | 2.7 | 3.0  | 3.6  | V     |
| Supply Current Total, I <sub>CCT</sub>                          |                                                     | -   | -    | 93.3 | mA    |
| Analog Supply Current IA <sub>CC</sub>                          |                                                     | -   | -    | 68.3 | mA    |
| Digital Supply Current ID <sub>CC</sub>                         |                                                     | -   | -    | 25   | mA    |
| Power Dissipation Total P <sub>T</sub>                          |                                                     | -   | -    | 280  | mW    |
| Offset Error Sensitivity, ΔV <sub>OS</sub>                      | AV <sub>CC</sub> or DV <sub>CC</sub> = $3V \pm 5\%$ | -   | ±0.5 | -    | LSB   |
| Gain Error Sensitivity, ΔFSE                                    | $AV_{CC}$ or $DV_{CC} = 3V \pm 5\%$                 | -   | ±0.5 | -    | LSB   |

#### NOTES:

- 2. Parameter guaranteed by design or characterization and not production tested.
- 3. With the clock low and DC input.

# **Timing Waveforms**



### NOTES:

- 4.  $S_N$ : N-th sampling period.
- 5. H<sub>N</sub>: N-th holding period.
- 6.  $\,{\rm B}_{\rm M},\,_{\rm N}$  : M-th stage digital output corresponding to N-th sampled input.
- 7.  $D_N$ : Final data output corresponding to N-th sampled input.

FIGURE 1. ISL5740 INTERNAL CIRCUIT TIMING



FIGURE 2. ISL5740 INPUT TO OUTPUT TIMING

TABLE 1. A/D CODE TABLE

|                                                                  |                                             |       |       | 0     | FFSET | BINAR | OUTP  | UT COD | E     |       |       |
|------------------------------------------------------------------|---------------------------------------------|-------|-------|-------|-------|-------|-------|--------|-------|-------|-------|
| CODE CENTER                                                      | DIFFERENTIAL INPUT<br>VOLTAGE               | MSB   |       |       |       |       |       |        |       |       | LSB   |
| DESCRIPTION                                                      | (I/Q <sub>IN</sub> + - I/Q <sub>IN</sub> -) | I/QD9 | I/QD8 | I/QD7 | I/QD6 | I/QD5 | I/QD4 | I/QD3  | I/QD2 | I/QD1 | I/QD0 |
| +Full Scale (+f <sub>S</sub> ) -1/ <sub>4</sub> LSB              | 0.499756V                                   | 1     | 1     | 1     | 1     | 1     | 1     | 1      | 1     | 1     | 1     |
| +f <sub>S</sub> - 1 <sup>1</sup> / <sub>4</sub> LSB              | 0.498779V                                   | 1     | 1     | 1     | 1     | 1     | 1     | 1      | 1     | 1     | 0     |
| + <sup>3</sup> / <sub>4</sub> LSB                                | 732.422μV                                   | 1     | 0     | 0     | 0     | 0     | 0     | 0      | 0     | 0     | 0     |
| -1/ <sub>4</sub> LSB                                             | -244.141μV                                  | 0     | 1     | 1     | 1     | 1     | 1     | 1      | 1     | 1     | 1     |
| -f <sub>S</sub> + 1 <sup>3</sup> / <sub>4</sub> LSB              | -0.498291V                                  | 0     | 0     | 0     | 0     | 0     | 0     | 0      | 0     | 0     | 1     |
| -Full Scale (-f <sub>S</sub> ) + <sup>3</sup> / <sub>4</sub> LSB | -0.499268V                                  | 0     | 0     | 0     | 0     | 0     | 0     | 0      | 0     | 0     | 0     |

#### NOTE:

8. The voltages listed above represent the ideal center of each output code shown with V<sub>REFIN</sub> = +1.25V.

# **Detailed Description**

# Theory of Operation

The ISL5740 is a dual 10-bit fully differential sampling pipeline A/D converter with digital error correction logic. Figure 15 depicts the circuit for the front end differential-in-differentialout sample-and-hold (S/H) amplifiers. The switches are controlled by an internal sampling clock which is a nonoverlapping two phase signal,  $\Phi_1$  and  $\Phi_2$ , derived from the master sampling clock. During the sampling phase,  $\Phi_1$ , the input signal is applied to the sampling capacitors, CS. At the same time the holding capacitors, CH, are discharged to analog ground. At the falling edge of  $\Phi_1$  the input signal is sampled on the bottom plates of the sampling capacitors. In the next clock phase,  $\Phi_2$ , the two bottom plates of the sampling capacitors are connected together and the holding capacitors are switched to the op amp output nodes. The charge then redistributes between C<sub>S</sub> and C<sub>H</sub> completing one sample-and-hold cycle. The front end sample-and-hold output is a fully-differential, sampled-data representation of the analog input. The circuit not only performs the sample-andhold function but will also convert a single-ended input to a fully-differential output for the converter core. During the sampling phase, the I/Q<sub>IN</sub> pins see only the on-resistance of a switch and C<sub>S</sub>. The relatively small values of these components result in a typical full power input bandwidth of 400MHz for the converter.



FIGURE 3. ANALOG INPUT SAMPLE-AND-HOLD

As illustrated in the Functional Block Diagram and the timing diagram in Figure 1, eight identical pipeline subconverter stages, each containing a two-bit flash converter and a two-bit multiplying digital-to-analog converter, follow the S/H circuit with the ninth stage being a two bit flash converter. Each converter stage in the pipeline will be sampling in one phase and amplifying in the other clock phase. Each individual subconverter clock signal is offset by 180 degrees from the previous stage clock signal resulting in alternate stages in the pipeline performing the same operation.

The output of each of the eight identical two-bit subconverter stages is a two-bit digital word containing a supplementary bit to be used by the digital error correction logic. The output of each subconverter stage is input to a digital delay line which is controlled by the internal sampling clock. The function of the digital delay line is to time align the digital outputs of the eight identical two-bit subconverter stages with the corresponding output of the ninth stage flash converter before applying the eighteen bit result to the digital error correction logic. The digital error correction logic uses the supplementary bits to correct any error that may exist before generating the final ten bit digital data output of the converter.

Because of the pipeline nature of this converter, the digital data representing an analog input sample is output to the digital data bus following the 6th cycle of the clock after the analog sample is taken (see the timing diagram in Figure 1). This time delay is specified as the data latency. After the data latency time, the digital data representing each succeeding analog sample is output during the following clock cycle. The digital output data is provided in offset binary format (see Table 1, A/D Code Table).

#### Internal Reference Voltage Output, VROUT

The ISL5740 is equipped with an internal 1.25V bandgap reference voltage generator, therefore, no external reference voltage is required.  $V_{ROUT}$  should be connected to  $V_{RIN}$  when using the internal reference voltage. An external, user-supplied,  $0.1\mu F$  capacitor may be connected from the  $V_{ROUT}$  output pin to filter any stray board noise.

# Reference Voltage Inputs, I/Q V<sub>REFIN</sub>

The ISL5740 is designed to accept a 1.25V reference voltage source at the  $V_{R\,IN}$  input pins for the I and Q channels. Typical operation of the converter requires  $V_{R\,IN}$  to be set at 1.25V. The ISL5740 is tested with  $V_{R\,IN}$  connected to  $V_{R\,OUT}$  yielding a fully differential analog input voltage range of  $\pm 0.5$ V.

The user does have the option of supplying an external 1.25V reference voltage. As a result of the high input impedance presented at the  $V_{RIN}$  input pin,  $M\Omega$  typically, the external reference voltage being used is only required to source small amount of reference input current.

In order to minimize overall converter noise it is recommended that adequate high frequency decoupling be provided at the reference voltage input pin, V<sub>RIN</sub>.

#### Analog Input, Differential Connection

The analog input of the ISL5740 is a differential input that can be configured in various ways depending on the signal source and the required level of performance. A fully differential connection (Figure 16 and Figure 17) will deliver the best performance from the converter.



FIGURE 4. AC COUPLED DIFFERENTIAL INPUT

Since the ISL5740 is powered by a single +3V analog supply, the analog input is limited to be between ground and +3V. For the differential input connection this implies the analog input common mode voltage can range from 0.25V to 2.75V. The performance of the ADC does not change

significantly with the value of the analog input common mode voltage.

For the AC coupled differential input (Figure 16) and with  $V_{RIN}$  connected to  $V_{ROUT}$ , full scale is achieved when the  $V_{IN}$  and  $-V_{IN}$  input signals are  $0.5V_{P-P}$ , with  $-V_{IN}$  being 180 degrees out of phase with  $V_{IN}$ . The converter will be at positive full scale when the  $I/Q_{IN}$ + input is at  $I/Q_{VRIN} + 0.25V$  and the  $I/Q_{IN}$ - input is at  $I/Q_{VRIN} - 0.25V$  ( $I/Q_{IN}$ + -  $I/Q_{IN}$ - = +0.5V). Conversely, the converter will be at negative full scale when the  $I/Q_{IN}$ + input is equal to  $I/Q_{VRIN}$  - 0.25V and  $I/Q_{IN}$ - is at  $I/Q_{VRIN}$  + 0.25V ( $I/Q_{IN}$ + -  $I/Q_{IN}$ - = -0.5V).

The analog input can be DC coupled (Figure 17) as long as the inputs are within the analog input common mode voltage range ( $0.25V \le VDC \le 2.75V$ ).

The resistors, R, in Figure 17 are not absolutely necessary but may be used as load setting resistors. A capacitor, C, connected from  $I/Q_{IN}+$  to  $I/Q_{IN}-$  will help filter any high frequency noise on the inputs, also improving performance. Values around 20pF are sufficient and can be used on AC coupled inputs as well. Note, however, that the value of capacitor C chosen must take into account the highest frequency component of the analog input signal.



FIGURE 5. DC COUPLED DIFFERENTIAL INPUT

#### Analog Input, Single-Ended Connection

The configuration shown in Figure 18 may be used with a single ended AC coupled input.



FIGURE 6. AC COUPLED SINGLE ENDED INPUT

Again, with  $V_{RIN}$  connected to  $V_{ROUT}$ , if  $V_{IN}$  is a  $1V_{P-P}$  sinewave, then  $I/Q_{IN}$ + is a  $1.0V_{P-P}$  sinewave riding on a positive voltage equal to  $V_{DC}$ . The converter will be at positive full scale when  $I/Q_{IN}$ + is at  $V_{DC}$ + 0.5V ( $I/Q_{IN}$ + -

I/Q<sub>IN</sub>-= +0.5V) and will be at negative full scale when I/Q<sub>IN</sub>+ is equal to V<sub>DC</sub> - 0.5V (I/Q<sub>IN</sub>+ - I/Q<sub>IN</sub>-= -0.5V). Sufficient headroom must be provided such that the input voltage never goes above +3V or below AGND. In this case, V<sub>DC</sub> could range between 0.5V and 2.5V without a significant change in ADC performance. The simplest way to produce VDC is to use the I/Q<sub>VRIN</sub> bias source, I/QV<sub>DC</sub>, output of the ISL5740.

The single ended analog input can be DC coupled (Figure 19) as long as the input is within the analog input common mode voltage range.



FIGURE 7. DC COUPLED SINGLE ENDED INPUT

The resistor, R, in Figure 19 is not absolutely necessary but may be used as a load setting resistor. A capacitor, C, connected from  $I/Q_{IN}+$  to  $I/Q_{IN}-$  will help filter any high frequency noise on the inputs, also improving performance. Values around 20pF are sufficient and can be used on AC coupled inputs as well. Note, however, that the value of capacitor C chosen must take into account the highest frequency component of the analog input signal.

A single ended source may give better overall system performance if it is first converted to differential before driving the ISL5740.

#### Operational Mode

The ISL5740 contains several operational modes including a normal two channel operation, placing one or both channels in standby and delaying the Q channel data 1/2 clock cycle. The operational mode is selected via the S1 and S2 pins and is asynchronous to either clock. When either channel is placed in standby, the output data is stalled and not high impedance. When recovering from standby, valid data is available after 20 clock cycles.

The delay mode can be used to set the Q channel 180 degrees out phase of the I channel if the same clock is driving both channels. If separate, inverted clocks are used for the I and Q channels, this feature can be used to align the data.

#### **OPERATIONAL MODES**

| S1 | S2 | MODE                                                             |
|----|----|------------------------------------------------------------------|
| 0  | 0  | Standby I and Q Channels.                                        |
| 0  | 1  | I channel operates normally with Q Channel in standby mode.      |
| 1  | 0  | I and Q Channels operating with I/Q output data in phase.        |
| 1  | 1  | I and Q Channels operating with Q data 180 degrees out of phase. |

### Sampling Clock Requirements

The ISL5740 sampling clock input provides a standard highspeed interface to external TTL/CMOS logic families.

In order to ensure rated performance of the ISL5740, the duty cycle of the clock should be held at 50%  $\pm$ 5%. It must also have low jitter and operate at standard TTL/CMOS levels.

Performance of the ISL5740 will only be guaranteed at conversion rates above 1MSPS (Typ). This ensures proper performance of the internal dynamic circuits. Similarly, when power is first applied to the converter, a maximum of 20 cycles at a sample rate above 1MSPS must be performed before valid data is available.

### Supply and Ground Considerations

The ISL5740 has separate analog and digital supply and ground pins to keep digital noise out of the analog signal path. The part should be mounted on a board that provides separate low impedance connections for the analog and digital supplies and grounds. For best performance, the supplies to the ISL5740 should be driven by clean, linear regulated supplies. The board should also have good high frequency decoupling capacitors mounted as close as possible to the converter. If the part is powered off a single supply then the analog supply can be isolated by a ferrite bead from the digital supply.

Refer to the application note "Using Intersil High Speed A/D Converters" (AN9214) for additional considerations when using high speed converters.



All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.

Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see web site www.intersil.com

3-12

intersil