## MC10124

## Quad TTL to MECL Translator

The MC10124 is a quad translator for interfacing data and control signals between a saturated logic section and the MECL section of digital systems. The MC10124 has TTL compatible inputs, and MECL complementary open-emitter outputs that allow use as an inverting/ non-inverting translator or as a differential line driver. When the common strobe input is at the low logic level, it forces all true outputs to a MECL low logic state and all inverting outputs to a MECL high logic state.

Power supply requirements are ground, +5.0 Volts, and -5.2 Volts. Propagation delay of the MC10124 is typically 3.5 ns . The dc levels are standard or Schottky TTL in, MECL 10,000 out.

An advantage of this device is that TTL level information can be transmitted differentially, via balanced twisted pair lines, to the MECL equipment, where the signal can be received by the MC10115 or MC10116 differential line receivers. The MC10124 is useful in computers, instrumentation, peripheral controllers, test equipment, and digital communications systems.

- $\mathrm{P}_{\mathrm{D}}=380 \mathrm{~mW}$ typ/pkg (No Load)
- $\mathrm{t}_{\mathrm{pd}}=3.5 \mathrm{~ns} \operatorname{typ}(+1.5 \mathrm{Vdc}$ in to $50 \%$ out $)$
- $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}=2.5 \mathrm{~ns}$ typ $(20 \%-80 \%)$


DIP PIN ASSIGNMENT


Pin assignment is for Dual-in-Line Package.
For PLCC pin assignment, see the Pin Conversion Tables on page 18 of the ON Semiconductor MECL Data Book (DL122/D).


## ON Semiconductor

http://onsemi.com


ORDERING INFORMATION

| Device | Package | Shipping |
| :--- | :--- | :--- |
| MC10124L | CDIP-16 | 25 Units / Rail |
| MC10124P | PDIP-16 | 25 Units / Rail |
| MC10124FN | PLCC-20 | 46 Units / Rail |

## MC10124

ELECTRICAL CHARACTERISTICS

| Characteristic | Symbol | Pin Under Test | Test Limits |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $-30^{\circ} \mathrm{C}$ |  | $+25^{\circ} \mathrm{C}$ |  |  | $+85^{\circ} \mathrm{C}$ |  |  |
|  |  |  | Min | Max | Min | Typ | Max | Min | Max |  |
| Negative Power Supply Drain Current | $\mathrm{I}_{\mathrm{E}}$ | 8 |  | 72 |  |  | 66 |  | 72 | mAdc |
| Positive Power Supply Drain Current | $\mathrm{I}_{\mathrm{CCH}}$ | 9 |  | 16 |  |  | 16 |  | 18 | mAdc |
|  | $\mathrm{I}_{\text {CCL }}$ | 9 |  | 25 |  |  | 25 |  | 25 | mAdc |
| Reverse Current | $\mathrm{I}_{\mathrm{R}}$ | $\begin{aligned} & 6 \\ & 7 \end{aligned}$ |  | $\begin{gathered} 200 \\ 50 \end{gathered}$ |  |  | $\begin{gathered} 200 \\ 50 \end{gathered}$ |  | $\begin{gathered} 200 \\ 50 \end{gathered}$ | $\mu \mathrm{Adc}$ |
| Forward Current | $\mathrm{I}_{\mathrm{F}}$ | $\begin{aligned} & 6 \\ & 7 \end{aligned}$ |  | $\begin{gathered} -12.8 \\ -3.2 \end{gathered}$ |  |  | $\begin{gathered} -12.8 \\ -3.2 \end{gathered}$ |  | $\begin{gathered} -12.8 \\ -3.2 \end{gathered}$ | mAdc |
| Input Breakdown Voltage | $B V_{\text {in }}$ | $\begin{aligned} & 6 \\ & 7 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 5.5 \end{aligned}$ |  | $\begin{aligned} & 5.5 \\ & 5.5 \end{aligned}$ |  |  | $\begin{aligned} & 5.5 \\ & 5.5 \end{aligned}$ |  | vdc |
| Clamp Input Voltage | V | 6 7 |  | $\begin{aligned} & -1.5 \\ & -1.5 \end{aligned}$ |  |  | $\begin{aligned} & -1.5 \\ & -1.5 \end{aligned}$ |  | -1.5 -1.5 | Vdc |
| High Output Voltage | $\mathrm{V}_{\mathrm{OH}}$ | $\begin{aligned} & 1 \\ & 3 \end{aligned}$ | $\begin{aligned} & -1.060 \\ & -1.060 \end{aligned}$ | $\begin{aligned} & -0.890 \\ & -0.890 \end{aligned}$ | $\begin{aligned} & -0.960 \\ & -0.960 \end{aligned}$ |  | $\begin{aligned} & -0.810 \\ & -0.810 \end{aligned}$ | $\begin{aligned} & -0.890 \\ & -0.890 \end{aligned}$ | $\begin{array}{r} -0.700 \\ -0.700 \end{array}$ | Vdc |
| Low Output Voltage | $\mathrm{V}_{\text {OL }}$ | $\begin{aligned} & 1 \\ & 3 \end{aligned}$ | $\begin{aligned} & \hline-1.890 \\ & -1.890 \end{aligned}$ | $\begin{aligned} & \hline-1.675 \\ & -1.675 \end{aligned}$ | $\begin{aligned} & -1.850 \\ & -1.850 \end{aligned}$ |  | $\begin{array}{r} \hline-1.650 \\ -1.650 \end{array}$ | $\begin{aligned} & -1.825 \\ & -1.825 \end{aligned}$ | $\begin{aligned} & \hline-1.615 \\ & -1.615 \end{aligned}$ | Vdc |
| High Threshold Voltage | $\mathrm{V}_{\text {OHA }}$ | $\begin{aligned} & 1 \\ & 3 \end{aligned}$ | $\begin{aligned} & \hline-1.080 \\ & -1.080 \end{aligned}$ |  | -0.980 -0.980 |  |  | $\begin{aligned} & -0.910 \\ & -0.910 \end{aligned}$ |  | Vdc |
| Low Threshold Voltage | $\mathrm{V}_{\text {OLA }}$ | $\begin{aligned} & 1 \\ & 3 \end{aligned}$ |  | $\begin{aligned} & -1.655 \\ & -1.655 \end{aligned}$ |  |  | $\begin{array}{r} -1.630 \\ -1.630 \end{array}$ |  | $\begin{aligned} & \hline-1.595 \\ & -1.595 \end{aligned}$ | Vdc |
| Switching Times <br> (50 $\Omega$ <br> Load) <br> Propagation Delay $(+3.5 \mathrm{Vdc} \text { to } 50 \%)^{1}$ | $t_{6+1+}$ <br> $\mathrm{t}_{6-1-}$ <br> $\mathrm{t}_{7+1+}$ <br> $\mathrm{t}_{7-1-}$ <br> $\mathrm{t}_{7+3-}$ <br> ${ }^{\mathrm{t}_{7-3+}}$ | $\begin{aligned} & 1 \\ & 1 \\ & 1 \\ & 1 \\ & 3 \\ & 3 \end{aligned}$ | 1.51.01.51.01.51.0 | 6.86.06.86.06.86.0 | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | 3.53.5 |  | 1.0 |  | ns |
|  |  |  |  |  |  |  | 6.0 |  | 6.0 |  |
|  |  |  |  |  |  |  | 6.0 | 1.5 | 6.8 |  |
|  |  |  |  |  | 1.0 | 3.5 | 6.0 | 1.0 | 6.0 |  |
|  |  |  |  |  | 1.0 | 3.5 | 6.0 | 1.5 | 6.8 |  |
|  |  |  |  |  | 1.0 | 3.5 | 6.0 | 1.0 | 6.0 |  |
|  |  |  |  |  | 1.0 | 3.5 | 6.0 | 1.5 | 6.8 |  |
| Rise Time (20 to 80\%) | $\mathrm{t}_{1+}$ |  | 1.0 | 4.2 | 1.1 | 2.5 | 3.9 | 1.1 | 4.3 |  |
| Fall Time (20 to 80\%) | $\mathrm{t}_{1-}$ |  | 1.0 | 4.2 | 1.1 | 2.5 | 3.9 | 1.1 | 4.3 |  |

1. See switching time test circuit. Propagation delay for this circuit is specified from +1.5 Vdc in to the $50 \%$ point on the output waveform. The +3.5 Vdc is shown here because all logic and supply levels are shifted 2 volts positive.

## MC10124

ELECTRICAL CHARACTERISTICS (continued)


1. See switching time test circuit. Propagation delay for this circuit is specified from +1.5 Vdc in to the $50 \%$ point on the output waveform. The +3.5 Vdc is shown here because all logic and supply levels are shifted 2 volts positive.

ELECTRICAL CHARACTERISTICS (continued)


1. See switching time test circuit. Propagation delay for this circuit is specified from +1.5 Vdc in to the $50 \%$ point on the output waveform. The +3.5 Vdc is shown here because all logic and supply levels are shifted 2 volts positive.

Each MECL 10,000 series circuit has been designed to meet the dc specifications shown in the test table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 linear fpm is maintained. Outputs are terminated through a 50-ohm resistor to -2.0 volts. Test procedures are shown for only one gate. The other gates are tested in the same manner.

## MC10124

## SWITCHING TIME TEST CIRCUIT



## MC10124

## PACKAGE DIMENSIONS

PLCC-20
FN SUFFIX
PLASTIC PLCC PACKAGE
CASE 775-02
ISSUE C


VIEW S
NOTES:

1. DATUMS - L--, -M-, AND -N- DETERMINED WHERE TOP OF LEAD SHOULDER EXITS PLASTIC BODY AT MOLD PARTING LINE.
2. DIMENSION G1, TRUE POSITION TO BE

MEASURED AT DATUM -T-, SEATING PLANE.
3. DIMENSIONS R AND U DO NOT INCLUDE MOLD

FLASH. ALLOWABLE MOLD FLASH IS 0.010 ( 0.250 ) PER SIDE.
4. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
CONTROLLING DIMENSION: INCH
THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM BY UP TO 0.012 (0.300). DIMENSIONS R AND U ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTERLEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP ANCLUDING ANY MISMATCH BETWEEN
7. DIMENSION H DOES NOT INCLUDE DAMBAR PROTRUSION OR INTRUSION. THE DAMBAR PROTRUSION(S) SHALL NOT CAUSE THE H DIMENSION TO BE GREATER THAN 0.037 ( 0.940 ). THE DAMBAR INTRUSION(S) SHALL NOT CAUSE THE H DIMENSION TO BE SMALLER THAN 0.025 (0.635).

## MC10124

## PACKAGE DIMENSIONS



PDIP-16
P SUFFIX
PLASTIC DIP PACKAGE
CASE 648-08
ISSUE R

1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
2. CONTROLLING DIMENSION: INCH
3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
DIMENSION B DOES NOT INCLUDE MOLD FLASH. 5. ROUNDED CORNERS OPTIONAL.


| DIM | INCHES |  | MILLIMETERS |  |  |
| :---: | :---: | ---: | ---: | ---: | :---: |
|  | MIN | MAX | MIN | MAX |  |
| A | 0.740 | 0.770 | 18.80 | 19.55 |  |
| B | 0.250 | 0.270 | 6.35 | 6.85 |  |
| C | 0.145 | 0.175 | 3.69 | 4.44 |  |
| D | 0.015 | 0.021 | 0.39 | 0.53 |  |
| F | 0.040 | 0.70 | 1.02 | 1.77 |  |
| G | 0.100 |  | BSC | 2.54 BSC |  |
| H | 0.050 BSC |  | 1.27 |  |  |
| BSC |  |  |  |  |  |
| J | 0.008 | 0.015 | 0.21 |  |  |

> ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

## PUBLICATION ORDERING INFORMATION

## Literature Fulfillment:

Literature Distribution Center for ON Semiconductor
P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada
Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada
Email: ONlit@hibbertco.com
N. American Technical Support: 800-282-9855 Toll Free USA/Canada

JAPAN: ON Semiconductor, Japan Customer Focus Center
4-32-1 Nishi-Gotanda, Shinagawa-ku, Tokyo, Japan 141-0031
Phone: 81-3-5740-2700
Email: r14525@onsemi.com
ON Semiconductor Website: http://onsemi.com
For additional information, please contact your local Sales Representative.

