# 3.3 V ECL 8-Bit Synchronous Binary Up Counter

The MC100EP016A is a high-speed synchronous, presettable, cascadeable 8-bit binary counter. Architecture and operation are the same as the ECLinPS<sup>™</sup> family MC100E016 with higher operating speed.

The counter features internal feedback to  $\overline{\text{TC}}$  gated by the TCLD (Terminal Count Load) pin. When TCLD is LOW (or left open, in which case it is pulled LOW by the internal pulldowns), the  $\overline{\text{TC}}$  feedback is disabled, and counting proceeds continuously, with  $\overline{\text{TC}}$  going LOW to indicate an all-one state. When TCLD is HIGH, the TC feedback causes the counter to automatically reload upon TC = LOW, thus functioning as a programmable counter. The Qn outputs do not need to be terminated for the count function to operate properly. To minimize noise and power, unused Q outputs should be left unterminated.

COUT and  $\overline{\text{COUT}}$  provide differential outputs from a single, non-cascaded counter or divider application. COUT and  $\overline{\text{COUT}}$  should not be used in cascade configuration. Only  $\overline{\text{TC}}$  should be used for a counter or divider cascade chain output.

A differential clock input has also been added to improve performance.

The 100 Series contains temperature compensation.

- 550 ps Typical Propagation Delay
- Operation Frequency > 1.3 GHz is 30% Faster than MC100EP016
- PECL Mode Operating Range: V<sub>CC</sub> = 3.0 V to 3.6 V with V<sub>EE</sub> = 0 V
- NECL Mode Operating Range: V<sub>CC</sub> = 0 V with V<sub>EE</sub> = -3.0 V to -3.6 V
- Open Input Default State
- Safety Clamp on Clock Inputs
- Internal TC Feedback (Gated)
- Addition of COUT and COUT
- 8-Bit
- Differential Clock Input
- V<sub>BB</sub> Output
- Fully Synchronous Counting and  $\overline{\text{TC}}$  Generation
- Asynchronous Master Reset



### ON Semiconductor®

http://onsemi.com



\*For additional information, see Application Note AND8002/D

#### **ORDERING INFORMATION**

| Device          | Package | Shipping <sup>†</sup> |
|-----------------|---------|-----------------------|
| MC100EP016AFA   | LQFP-32 | 250 Units/Tray        |
| MC100EP016AFAR2 | LQFP-32 | 2000/Tape & Reel      |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

1



Warning: All  $V_{CC}$  and  $V_{EE}$  pins must be externally connected to Power Supply to guarantee proper operation.



#### **FUNCTION TABLES**

| CE                    | PE          | TCLD        | MR | CLK                             | FUNCTION                                                                                                                                                                              |
|-----------------------|-------------|-------------|----|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| X<br>L<br>H<br>X<br>X | ∟ H H H X X | X L H X X X |    | Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>X | Load Parallel (Pn to Qn)<br>Continuous Count<br>Count; Load Parallel on $\overline{TC}$ = LOW<br>Hold<br>Masters Respond, Slaves Hold<br>Reset (Qn : = LOW, $\overline{TC}$ : = HIGH) |

ZZ = Clock Pulse (High-to-Low)

Z = Clock Pulse (Low-to-High)

#### **FUNCTION TABLE**

| Function                     | PE               | CE                    | MR                    | TCLD             | CLK                        | P7-P4                 | P3                    | P2                    | P1                    | P0                    | Q7-Q4                           | Q3               | Q2                    | Q1                    | Q0                    | TC                         | COUT                       | COUT |
|------------------------------|------------------|-----------------------|-----------------------|------------------|----------------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|---------------------------------|------------------|-----------------------|-----------------------|-----------------------|----------------------------|----------------------------|------|
| Load Count                   | L<br>H<br>H<br>H | X<br>L<br>L<br>L      | L<br>L<br>L<br>L      | X<br>L<br>L<br>L | Z<br>Z<br>Z<br>Z<br>Z      | H<br>X<br>X<br>X<br>X | H<br>X<br>X<br>X<br>X | H<br>X<br>X<br>X<br>X | L<br>X<br>X<br>X<br>X | L<br>X<br>X<br>X<br>X | H<br>H<br>H<br>H                | H H H H -        | H<br>H<br>H<br>H<br>H | L<br>L<br>H<br>H      | L<br>H<br>L<br>H      | H<br>H<br>L<br>H           | H<br>H<br>L<br>H           |      |
| Load Hold                    | L<br>H<br>H      | X<br>H<br>H           | L<br>L<br>L           | X<br>X<br>X      | Z<br>Z<br>Z                | H<br>X<br>X           | H<br>X<br>X           | H<br>X<br>X           | L<br>X<br>X           | L<br>X<br>X           | H<br>H<br>H                     | H<br>H<br>H      | H<br>H<br>H           | L<br>L<br>L           | L<br>L<br>L           | H<br>H<br>H                | H<br>H<br>H                |      |
| Load on<br>Terminal<br>Count | ннннн            | L<br>L<br>L<br>L<br>L | L<br>L<br>L<br>L<br>L | H H H H H H      | Z<br>Z<br>Z<br>Z<br>Z<br>Z | H H H H H H H         | L<br>L<br>L<br>L<br>L | H H H H H H           | H H H H H H H         | L<br>L<br>L<br>L<br>L | H<br>H<br>H<br>H<br>H<br>H<br>H | H<br>H<br>L<br>L | H<br>H<br>H<br>H<br>L | L<br>H<br>H<br>H<br>L | H<br>L<br>H<br>L<br>L | H<br>H<br>L<br>H<br>H<br>H | H<br>H<br>H<br>H<br>H<br>H |      |
| Reset                        | Х                | Х                     | Н                     | Х                | Х                          | Х                     | Х                     | Х                     | Х                     | Х                     | L                               | L                | L                     | L                     | L                     | Н                          | Н                          | L    |



Note that this diagram is provided for understanding of logic operation only.

It should not be used for propagation delays as many gate functions are achieved internally without incurring a full gate delay.

Figure 2. 8-BIT Binary Counter Logic Diagram

| Characterist                      | Value                       |                      |
|-----------------------------------|-----------------------------|----------------------|
| Internal Input Pulldown Resistor  | 75 kΩ                       |                      |
| Internal Input Pullup Resistor    | N/A                         |                      |
| ESD Protection                    | > 2 kV<br>> 100 V<br>> 2 kV |                      |
| Moisture Sensitivity (Note 1)     |                             | Level 2              |
| Flammability Rating               | Oxygen Index: 28 to 34      | UL 94 V–0 @ 0.125 in |
| Transistor Count                  | 1226 Devices                |                      |
| Meets or exceeds JEDEC Spec EIA/J | ESD78 IC Latchup Test       |                      |

#### ATTRIBUTES

1. For additional information, see Application Note AND8003/D.

#### MAXIMUM RATINGS

| Symbol           | Parameter                                          | Condition 1                                    | Condition 2                                                           | Rating      | Units        |
|------------------|----------------------------------------------------|------------------------------------------------|-----------------------------------------------------------------------|-------------|--------------|
| V <sub>CC</sub>  | PECL Mode Power Supply                             | V <sub>EE</sub> = 0 V                          |                                                                       | 6           | V            |
| $V_{EE}$         | NECL Mode Power Supply                             | $V_{CC} = 0 V$                                 |                                                                       | -6          | V            |
| Vi               | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{array}{c} V_{I} \leq V_{CC} \\ V_{I} \geq V_{EE} \end{array}$ | 6<br>-6     | V<br>V       |
| l <sub>out</sub> | Output Current                                     | Continuous<br>Surge                            |                                                                       | 50<br>100   | mA<br>mA     |
| I <sub>BB</sub>  | V <sub>BB</sub> Sink/Source                        |                                                |                                                                       | ± 0.5       | mA           |
| ТА               | Operating Temperature Range                        |                                                |                                                                       | -40 to +70  | °C           |
| T <sub>stg</sub> | Storage Temperature Range                          |                                                |                                                                       | -65 to +150 | °C           |
| θ <sub>JA</sub>  | Thermal Resistance (Junction to Ambient)           | 0 LFPM<br>500 LFPM                             | 32 LQFP<br>32 LQFP                                                    | 74<br>61    | °C/W<br>°C/W |
| $\theta_{JC}$    | Thermal Resistance (Junction to Case)              | std bd                                         | 32 LQFP                                                               | 12 to 17    | °C/W         |
| T <sub>sol</sub> | Wave Solder                                        | <2 to 3 sec @ 248°C                            |                                                                       | 265         | °C           |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

#### **100EP DC CHARACTERISTICS, PECL** $V_{CC} = 3.3 \text{ V}, V_{EE} = 0 \text{ V}$ (Note 2)

|                 |                                                                 |      | –40°C |      |      | 25°C |      |      | 70°C |      |      |
|-----------------|-----------------------------------------------------------------|------|-------|------|------|------|------|------|------|------|------|
| Symbol          | Characteristic                                                  | Min  | Тур   | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  | Unit |
| I <sub>EE</sub> | Power Supply Current                                            | 130  | 170   | 210  | 130  | 177  | 210  | 130  | 180  | 210  | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 3)                                    | 2155 | 2280  | 2405 | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 3)                                     | 1355 | 1480  | 1605 | 1355 | 1480 | 1605 | 1355 | 1480 | 1605 | mV   |
| V <sub>IH</sub> | Input HIGH Voltage (Single Ended)                               | 2075 |       | 2420 | 2075 |      | 2420 | 2075 |      | 2420 | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single Ended)                                | 1355 |       | 1675 | 1355 |      | 1675 | 1355 |      | 1675 | mV   |
| V <sub>BB</sub> | Output Voltage Reference                                        | 1775 | 1875  | 1975 | 1775 | 1875 | 1975 | 1775 | 1875 | 1975 | mV   |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 4) | 2.0  |       | 3.3  | 2.0  |      | 3.3  | 2.0  |      | 3.3  | V    |
| I <sub>IH</sub> | Input HIGH Current                                              |      |       | 150  |      |      | 150  |      |      | 150  | μΑ   |
| IIL             | Input LOW Current                                               | 0.5  |       |      | 0.5  |      |      | 0.5  |      |      | μΑ   |

NOTE: EP circuits are designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse airflow greater than 500 lfpm is maintained.

2. Input and output parameters vary 1:1 with V\_{CC}. V\_{EE} can vary +0.3 V to –0.3 V. 3. All loading with 50 ohms to V\_{CC}-2.0 volts.

4.  $V_{IHCMR}$  min varies 1:1 with  $V_{EE}$ ,  $V_{IHCMR}$  max varies 1:1 with  $V_{CC}$ . The  $V_{IHCMR}$  range is referenced to the most positive side of the differential input signal.

#### 70°C –40°C 25°C Min Max Max Min Тур Min Тур Тур Max Symbol Characteristic Unit Power Supply Current 130 170 210 130 177 210 130 180 210 mΑ IEE Vон Output HIGH Voltage (Note 6) -1145 -1020 -895 -1145 -1020 -895 -1145 -1020 -895 m٧ Output LOW Voltage (Note 6) -1945 -1820 -1695 -1945 -1820 -1945 -1695 -1695 -1820 mV VOL -1225 -880 -1225 VIH Input HIGH Voltage (Single Ended) -880 1225 -880 mV VIL Input LOW Voltage (Single Ended) -1945 -1625 -1945 -1625 -1945 -1625 mV **Output Voltage Reference** -1525 -1425 -1325 -1525 -1425 -1325 -1525 -1425 -1325 mV VBB VIHCMR V Input HIGH Voltage Common Mode V<sub>EE</sub>+2.0 0.0 V<sub>EE</sub>+2.0 0.0 0.0 V<sub>EE</sub>+2.0 Range (Differential) (Note 7) Input HIGH Current 150 150 150 l<sub>H</sub> μA Ι<sub>Ι</sub>ι Input LOW Current 0.5 0.5 0.5 μΑ

#### **100EP DC CHARACTERISTICS, NECL** $V_{CC} = 0 V$ , $V_{EE} = -3.6 V$ to -3.0 V (Note 5)

NOTE: EP circuits are designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse airflow greater than 500 lfpm is maintained.
5. Input and output parameters vary 1:1 with V<sub>CC</sub>.

6. All loading with 50 ohms to  $V_{CC}$ -2.0 volts.

7.  $V_{IHCMR}$  min varies 1:1 with  $V_{EE}$ ,  $V_{IHCMR}$  max varies 1:1 with  $V_{CC}$ . The  $V_{IHCMR}$  range is referenced to the most positive side of the differential

input signal.

|                                 |                                                 |                                                                              |                                        | <b>−40°C</b>                              |                                        |                                        | 25°C                                      |                                        |                                        | 70°C                                      |                                         |      |
|---------------------------------|-------------------------------------------------|------------------------------------------------------------------------------|----------------------------------------|-------------------------------------------|----------------------------------------|----------------------------------------|-------------------------------------------|----------------------------------------|----------------------------------------|-------------------------------------------|-----------------------------------------|------|
| Symbol                          | Characteri                                      | stic                                                                         | Min                                    | Тур                                       | Max                                    | Min                                    | Тур                                       | Max                                    | Min                                    | Тур                                       | Max                                     | Unit |
| fcount                          |                                                 | Division Modes<br>C, COUT/COUT                                               | 1.3                                    | 1.5                                       |                                        | 1.2                                    | 1.4                                       |                                        | 1.2                                    | 1.3                                       |                                         | GHz  |
| tplh<br>tphl                    |                                                 | CLK to Q<br>MR to Q<br>CLK to TC<br>MR to TC<br>to COUT/COUT<br>to COUT/COUT | 350<br>400<br>350<br>400<br>475<br>450 | 511<br>550<br>511<br>555<br>705<br>720    | 650<br>700<br>650<br>700<br>850<br>850 | 400<br>400<br>400<br>500<br>500        | 550<br>570<br>550<br>570<br>745<br>760    | 700<br>750<br>700<br>750<br>900<br>900 | 480<br>450<br>480<br>520<br>550<br>570 | 610<br>630<br>610<br>635<br>825<br>830    | 780<br>820<br>780<br>820<br>1000<br>950 | ps   |
| ts                              | Setup Time                                      | P0<br>P1 to P4<br>P5 to P7<br>CE<br>PE<br>TCLD                               | 400<br>300<br>250<br>500<br>500<br>550 | 240<br>140<br>80<br>320<br>315<br>355     |                                        | 400<br>300<br>250<br>500<br>500<br>550 | 240<br>135<br>65<br>330<br>320<br>365     |                                        | 400<br>300<br>250<br>500<br>500<br>550 | 245<br>125<br>55<br>340<br>325<br>380     |                                         | ps   |
| t <sub>Η</sub>                  | Hold Time                                       | P0<br>P1 to P4<br>P5 to P7<br>CE<br>PE<br>TCLD                               | 100<br>50<br>150<br>600<br>625<br>525  | -145<br>-160<br>-105<br>380<br>465<br>320 |                                        | 100<br>50<br>150<br>600<br>625<br>525  | -155<br>-170<br>-110<br>410<br>500<br>325 |                                        | 100<br>50<br>150<br>600<br>625<br>525  | -170<br>-180<br>-115<br>450<br>535<br>340 |                                         | ps   |
| t <sub>JITTER</sub>             | Clock Random Jitter<br>(RMS, 1000 Waveform      | ns)                                                                          |                                        | 2.6                                       | 8.5                                    |                                        | 2.5                                       | 8.0                                    |                                        | 2.5                                       | 8.0                                     | ps   |
| t <sub>RR</sub>                 | Reset Recovery Time                             |                                                                              | 400                                    | 195                                       |                                        | 400                                    | 205                                       |                                        | 400                                    | 220                                       |                                         | ps   |
| t <sub>PW</sub>                 | Minimum Pulse Width CL<br>Minimum Pulse Width M |                                                                              | 550<br>550                             | 365<br>380                                |                                        | 550<br>550                             | 365<br>380                                |                                        | 550<br>550                             | 370<br>380                                |                                         | ps   |
| t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Times<br>20% – 80%             |                                                                              | 90                                     | 180                                       | 320                                    | 100                                    | 190                                       | 320                                    | 125                                    | 215                                       | 450                                     | ps   |

8. Measured using a 750 mV source, 50% duty cycle clock source. All loading with 50 ohms to  $V_{CC}$ -2.0 V.

# **Applications Information**

#### Cascading Multiple EP016A Devices

For applications which call for larger than 8-bit counters multiple EP016As can be tied together to achieve very wide bit width counters. The active low terminal count ( $\overline{\text{TC}}$ ) output and count enable input ( $\overline{\text{CE}}$ ) greatly facilitate the cascading of EP016A devices. Two EP016As can be cascaded without the need for external gating, however for counters wider than 16 bits external OR gates are necessary for cascade implementations.

Figure 3 below pictorially illustrates the cascading of 4 EP016As to build a 32-bit high frequency counter. Note the EP01 gates used to OR the terminal count outputs of the lower order EP016As to control the counting operation of the higher order bits. When the terminal count of the preceding device (or devices) goes low (the counter reaches an all 1s state) the more significant EP016A is set in its count mode and will count one binary digit upon the next positive clock transition. In addition, the preceding devices will also count one bit thus sending their terminal count outputs back

to a high state disabling the count operation of the more significant counters and placing them back into hold modes. Therefore, for an EP016A in the chain to count, all of the lower order terminal count outputs must be in the low state. The bit width of the counter can be increased or decreased by simply adding or subtracting EP016A devices from Figure 3 and maintaining the logic pattern illustrated in the same figure.

The maximum frequency of operation for a cascaded counter chain is set by the propagation delay of the  $\overline{\text{TC}}$  output, the necessary setup time of the  $\overline{\text{CE}}$  input, and the propagation delay through the OR gate controlling it (for 16–bit counters the limitation is only the  $\overline{\text{TC}}$  propagation delay and the  $\overline{\text{CE}}$  setup time). Figure 3 shows EP01 gates used to control the count enable inputs, however, if the frequency of operation is slow enough, a LVECL OR gate can be used. Using the worst case guarantees for these parameters.



Figure 3. 32-Bit Cascaded EP016A Counter

Note that this assumes the trace delay between the  $\overline{\text{TC}}$  outputs and the  $\overline{\text{CE}}$  inputs are negligible. If this is not the case estimates of these delays need to be added to the calculations.

#### **Programmable Divider**

The EP016A has been designed with a control pin which makes it ideal for use as an 8-bit programmable divider. The

TCLD pin (load on terminal count) when asserted reloads the data present at the parallel input pin (Pn's) upon reaching terminal count (an all 1s state on the outputs). Because this feedback is built internal to the chip, the programmable division operation will run at very nearly the same frequency as the maximum counting frequency of the device. Figure 4 below illustrates the input conditions necessary for utilizing the EP016A as a programmable divider set up to divide by 113.

# **Applications Information** (continued)



Figure 4. Mod 2 to 256 Programmable Divider

To determine what value to load into the device to accomplish the desired division, the designer simply subtracts the binary equivalent of the desired divide ratio from the binary value for 256. As an example for a divide ratio of 113:

 $Pn's = 256 - 113 = 8F_{16} = 1000\ 1111$ where:

P0 = LSB and P7 = MSB

Forcing this input condition as per the setup in Figure 4 will result in the waveforms of Figure 5. Note that the  $\overline{TC}$ output is used as the divide output and the pulse duration is equal to a full clock period. For even divide ratios, twice the desired divide ratio can be loaded into the EP016A and the  $\overline{\text{TC}}$  output can feed the clock input of a toggle flip flop to create a signal divided as desired with a 50% duty cycle.

| Divide |    |    | Pr | eset D | ata Inp | outs |    |    |
|--------|----|----|----|--------|---------|------|----|----|
| Ratio  | P7 | P6 | P5 | P4     | P3      | P2   | P1 | P0 |
| 2      | Н  | Н  | Н  | Н      | Н       | Н    | Н  | L  |
| 3      | н  | Н  | н  | н      | н       | н    | L  | Н  |
| 4      | н  | Н  | н  | н      | н       | н    | L  | L  |
| 5      | н  | Н  | Н  | Н      | Н       | L    | Н  | Н  |
| •      | •  | •  | •  | •      | •       | •    | •  | •  |
| •      | •  | •  | •  | •      | •       | •    | •  | •  |
| 112    | н  | L  | L  | н      | L       | L    | L  | L  |
| 113    | н  | L  | L  | L      | н       | н    | Н  | Н  |
| 114    | н  | L  | L  | L      | н       | н    | Н  | L  |
| •      | •  | •  | •  | •      | •       | •    | •  | •  |
| •      | •  | ٠  | •  | •      | •       | •    | •  | •  |
| 254    | L  | L  | L  | L      | L       | L    | Н  | L  |
| 255    | L  | L  | L  | L      | L       | L    | L  | Н  |
| 256    | L  | L  | L  | L      | L       | L    | L  | L  |

**Table 1. Preset Values for Various Divide Ratios** 

A single EP016A can be used to divide by any ratio from 2 to 256 inclusive. If divide ratios of greater than 256 are needed multiple EP016As can be cascaded in a manner similar to that already discussed. When EP016As are cascaded to build larger dividers the TCLD pin will no longer provide a means for loading on terminal count. Because one does not want to reload the counters until all of the devices in the chain have reached terminal count, external gating of the  $\overline{TC}$  pins must be used for multiple EP016A divider chains.



Figure 5. Divide by 113 EP016A Programmable Divider Waveforms

# Applications Information (continued)



Figure 6. 32-Bit Cascaded EP016A Programmable Divider

Figure 6 shows a typical block diagram of a 32-bit divider chain. Once again to maximize the frequency of operation EP01 OR gates were used. For lower frequency applications a slower OR gate could replace the EP01. Note that for a 16-bit divider the OR function feeding the  $\overline{PE}$  (program enable) input CANNOT be replaced by a wire OR tie as the  $\overline{TC}$  output of the least significant EP016A must also feed the  $\overline{CE}$  input of the most significant EP016A. If the two  $\overline{TC}$ outputs were OR tied the cascaded count operation would not operate properly. Because in the cascaded form the  $\overline{PE}$ feedback is external and requires external gating, the maximum frequency of operation will be significantly less than the same operation in a single device.

#### Maximizing EP016A Count Frequency

The EP016A device produces 9 fast transitioning single ended outputs, thus V<sub>CC</sub> noise can become significant in situations where all of the outputs switch simultaneously in the same direction. This V<sub>CC</sub> noise can negatively impact the maximum frequency of operation of the device. Since the device does not need to have the Q outputs terminated to count properly, it is recommended that if the outputs are not going to be used in the rest of the system they should be left unterminated. In addition, if only a subset of the Q outputs are used in the system only those outputs should be terminated. Not terminating the unused outputs will not only cut down the V<sub>CC</sub> noise generated but will also save in total system power dissipation. Following these guidelines will allow designers to either be more aggressive in their designs or provide them with an extra margin to the published data book specifications.



Figure 7. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020 – Termination of ECL Logic Devices.)

#### **Resource Reference of Application Notes**

| AN1404  | - | ECLinPS Circuit Performance at Non–Standard $\rm V_{IH}$ Levels |
|---------|---|-----------------------------------------------------------------|
| AN1405  | - | ECL Clock Distribution Techniques                               |
| AN1406  | - | Designing with PECL (ECL at +5.0 V)                             |
| AN1504  | - | Metastability and the ECLinPS Family                            |
| AN1568  | - | Interfacing Between LVDS and ECL                                |
| AN1650  | - | Using Wire–OR Ties in ECLinPS Designs                           |
| AN1672  | - | The ECL Translator Guide                                        |
| AND8001 | - | Odd Number Counters Design                                      |
| AND8002 | - | Marking and Date Codes                                          |
| AND8009 | - | ECLinPS Plus Spice I/O Model Kit                                |
| AND8020 | - | Termination of ECL Logic Devices                                |

For an updated list of Application Notes, please see our website at http://onsemi.com.

#### PACKAGE DIMENSIONS



ECLinPS is a trademark of Semiconductor Components Industries, LLC.

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death applicatio due to subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850 ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.