**1.8 V configurable registered buffer for DDR2-667 RDIMM** applications

Rev. 01 — 12 May 2005

Product data sheet

## 1. General description

The SSTUA32864 is a 25-bit 1 : 1 or 14-bit 1 : 2 configurable registered buffer designed for 1.7 V to 2.0 V  $V_{DD}$  operation.

All clock and data inputs are compatible with the JEDEC standard for SSTL\_18. The control inputs are LVCMOS. All outputs are 1.8 V CMOS drivers that have been optimized to drive the DDR2 DIMM load.

The SSTUA32864 operates from a differential clock (CK and  $\overline{CK}$ ). Data are registered at the crossing of CK going HIGH, and  $\overline{CK}$  going LOW.

The C0 input controls the pinout configuration of the 1 : 2 pinout from A configuration (when LOW) to B configuration (when HIGH). The C1 input controls the pinout configuration from 25-bit 1 : 1 (when LOW) to 14-bit 1 : 2 (when HIGH).

The device supports low-power standby operation. When the reset input (RESET) is LOW, the differential input receivers are disabled, and un-driven (floating) data, clock and reference voltage (VREF) inputs are allowed. In addition, when RESET is LOW all registers are reset, and all outputs are forced LOW. The LVCMOS RESET and Cn inputs must always be held at a valid logic HIGH or LOW level.

To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the LOW state during power-up.

In the DDR2 RDIMM application, RESET is specified to be completely asynchronous with respect to CK and CK. Therefore, no timing relationship can be guaranteed between the two. When entering reset, the register will be cleared and the data outputs will be driven LOW quickly, relative to the time to disable the differential input receivers. However, when coming out of reset, the register will become active quickly, relative to the time to enable the differential input receivers. As long as the data inputs are LOW, and the clock is stable during the time from the LOW-to-HIGH transition of RESET until the input receivers are fully enabled, the design of the SSTUA32864 must ensure that the outputs will remain LOW, thus ensuring no glitches on the output.

The device monitors both  $\overline{\text{DCS}}$  and  $\overline{\text{CSR}}$  inputs and will gate the Qn outputs from changing states when both  $\overline{\text{DCS}}$  and  $\overline{\text{CSR}}$  inputs are HIGH. If either  $\overline{\text{DCS}}$  or  $\overline{\text{CSR}}$  input is LOW, the Qn outputs will function normally. The  $\overline{\text{RESET}}$  input has priority over the  $\overline{\text{DCS}}$  and  $\overline{\text{CSR}}$  control and will force the outputs LOW. If the  $\overline{\text{DCS}}$ -control functionality is not desired, then the  $\overline{\text{CSR}}$  input can be hardwired to ground, in which case the setup time requirement for  $\overline{\text{DCS}}$  would be the same as for the other Dn data inputs.

The SSTUA32864 is available in a 96-ball, low profile fine-pitch ball grid array (LFBGA96) package.



1.8 V configurable registered buffer for DDR2-667 RDIMM applications

# 2. Features

- Configurable register supporting DDR2 Registered DIMM applications
- Configurable to 25-bit 1 : 1 mode or 14-bit 1 : 2 mode
- Controlled output impedance drivers enable optimal signal integrity and speed
- Exceeds SSTUA32864 JEDEC specification speed performance (1.8 ns max. single-bit switching propagation delay; 2.0 ns max. mass-switching)
- Supports up to 450 MHz clock frequency of operation
- Optimized pinout for high-density DDR2 module design
- Chip-selects minimize power consumption by gating data outputs from changing state
- Supports SSTL\_18 data inputs
- Differential clock (CK and  $\overline{CK}$ ) inputs
- Supports LVCMOS switching levels on the control and RESET inputs
- Single 1.8 V supply operation (1.7 V to 2.0 V)
- Available in 96-ball, 13.5 × 5.5 mm, 0.8 mm ball pitch LFBGA package

# 3. Applications

■ 400 MT/s to 667 MT/s DDR2 registered DIMMs without parity

# 4. Ordering information

#### Table 1:Ordering information

 $T_{amb} = 0 \circ C$  to +70  $\circ C$ .

| Type number    | Solder process                           | Package |                                                                                                         |          |  |  |  |  |
|----------------|------------------------------------------|---------|---------------------------------------------------------------------------------------------------------|----------|--|--|--|--|
|                |                                          | Name    | Description                                                                                             | Version  |  |  |  |  |
| SSTUA32864EC/G | Pb-free (SnAgCu<br>solder ball compound) | LFBGA96 | plastic low profile fine-pitch ball grid array package; 96 balls; body $13.5 \times 5.5 \times 1.05$ mm | SOT536-1 |  |  |  |  |
| SSTUA32864EC   | SnPb solder ball<br>compound             | LFBGA96 | plastic low profile fine-pitch ball grid array package; 96 balls; body $13.5 \times 5.5 \times 1.05$ mm | SOT536-1 |  |  |  |  |



1.8 V configurable registered buffer for DDR2-667 RDIMM applications

# 5. Functional diagram





# 6. Pinning information

## 6.1 Pinning



|                        | 1        | 2        | 3               | 4               | 5      | 6         |
|------------------------|----------|----------|-----------------|-----------------|--------|-----------|
| А                      | DCKE     | n.c.     | VREF            | V <sub>DD</sub> | QCKE   | DNU       |
| В                      | D2       | D15      | GND             | GND             | Q2     | Q15       |
| C                      | D3       | D16      | V <sub>DD</sub> | V <sub>DD</sub> | Q3     | Q16       |
| D                      | DODT     | n.c.     | GND             | GND             | QODT   | DNU       |
| E                      | D5       | D17      | V <sub>DD</sub> | V <sub>DD</sub> | Q5     | Q17       |
| F                      | D6       | D18      | GND             | GND             | Q6     | Q18       |
| G                      | n.c.     | RESET    | V <sub>DD</sub> | V <sub>DD</sub> | C1     | C0        |
| н                      | СК       | DCS      | GND             | GND             | QCS    | DNU       |
| J                      | CK       | CSR      | V <sub>DD</sub> | V <sub>DD</sub> | ZOH    | ZOL       |
| К                      | D8       | D19      | GND             | GND             | Q8     | Q19       |
| L                      | D9       | D20      | V <sub>DD</sub> | V <sub>DD</sub> | Q9     | Q20       |
| М                      | D10      | D21      | GND             | GND             | Q10    | Q21       |
| Ν                      | D11      | D22      | V <sub>DD</sub> | V <sub>DD</sub> | Q11    | Q22       |
| Р                      | D12      | D23      | GND             | GND             | Q12    | Q23       |
| R                      | D13      | D24      | V <sub>DD</sub> | V <sub>DD</sub> | Q13    | Q24       |
| т                      | D14      | D25      | VREF            | V <sub>DD</sub> | Q14    | Q25       |
|                        |          | •        |                 |                 | -      | 002aaa955 |
| Fig. 0 Dell manufact d |          |          | 0.04            |                 |        |           |
| Fig 3. Ball mapping; 1 | : 1 regi | ster (CO | = 0, C1         | = 0); to        | p view |           |

9397 750 14757

Product data sheet

## **Philips Semiconductors**

| 1.8 V configurable | registered | buffer for | <b>DDR2-667</b> | RDIMM | applications |
|--------------------|------------|------------|-----------------|-------|--------------|
|--------------------|------------|------------|-----------------|-------|--------------|

|   | 1    | 2     | 3               | 4               | 5     | 6                |
|---|------|-------|-----------------|-----------------|-------|------------------|
| А | DCKE | n.c.  | VREF            | V <sub>DD</sub> | QCKEA | QCKEB            |
| В | D2   | DNU   | GND             | GND             | Q2A   | Q2B              |
| С | D3   | DNU   | V <sub>DD</sub> | V <sub>DD</sub> | Q3A   | Q3B              |
| D | DODT | n.c.  | GND             | GND             | QODTA | QODTB            |
| Е | D5   | DNU   | V <sub>DD</sub> | V <sub>DD</sub> | Q5A   | Q5B              |
| F | D6   | DNU   | GND             | GND             | Q6A   | Q6B              |
| G | n.c. | RESET | V <sub>DD</sub> | V <sub>DD</sub> | C1    | C0               |
| н | СК   | DCS   | GND             | GND             | QCSA  | QCSB             |
| J | СК   | CSR   | V <sub>DD</sub> | V <sub>DD</sub> | ZOH   | ZOL              |
| к | D8   | DNU   | GND             | GND             | Q8A   | Q8B              |
| L | D9   | DNU   | V <sub>DD</sub> | V <sub>DD</sub> | Q9A   | Q9B              |
| М | D10  | DNU   | GND             | GND             | Q10A  | Q10B             |
| Ν | D11  | DNU   | V <sub>DD</sub> | V <sub>DD</sub> | Q11A  | Q11B             |
| Р | D12  | DNU   | GND             | GND             | Q12A  | Q12B             |
| R | D13  | DNU   | V <sub>DD</sub> | V <sub>DD</sub> | Q13A  | Q13B             |
| т | D14  | DNU   | VREF            | V <sub>DD</sub> | Q14A  | Q14B             |
|   |      |       |                 |                 |       | <i>002aaa956</i> |

#### Fig 4. Ball mapping; 1 : 2 register A (C0 = 0, C1 = 1); top view

|                                                                  | 1    | 2     | 3               | 4               | 5     | 6         |  |  |
|------------------------------------------------------------------|------|-------|-----------------|-----------------|-------|-----------|--|--|
| А                                                                | D1   | n.c.  | VREF            | V <sub>DD</sub> | Q1A   | Q1B       |  |  |
| В                                                                | D2   | DNU   | GND             | GND             | Q2A   | Q2B       |  |  |
| C                                                                | D3   | DNU   | V <sub>DD</sub> | V <sub>DD</sub> | Q3A   | Q3B       |  |  |
| D                                                                | D4   | n.c.  | GND             | GND             | Q4A   | Q4B       |  |  |
| E                                                                | D5   | DNU   | V <sub>DD</sub> | V <sub>DD</sub> | Q5A   | Q5B       |  |  |
| F                                                                | D6   | DNU   | GND             | GND             | Q6A   | Q6B       |  |  |
| G                                                                | n.c. | RESET | V <sub>DD</sub> | V <sub>DD</sub> | C1    | C0        |  |  |
| н                                                                | СК   | DCS   | GND             | GND             | QCSA  | QCSB      |  |  |
| J                                                                | CK   | CSR   | V <sub>DD</sub> | V <sub>DD</sub> | ZOH   | ZOL       |  |  |
| К                                                                | D8   | DNU   | GND             | GND             | Q8A   | Q8B       |  |  |
| L                                                                | D9   | DNU   | V <sub>DD</sub> | V <sub>DD</sub> | Q9A   | Q9B       |  |  |
| М                                                                | D10  | DNU   | GND             | GND             | Q10A  | Q10B      |  |  |
| Ν                                                                | DODT | DNU   | V <sub>DD</sub> | V <sub>DD</sub> | QODTA | QODTB     |  |  |
| Р                                                                | D12  | DNU   | GND             | GND             | Q12A  | Q12B      |  |  |
| R                                                                | D13  | DNU   | V <sub>DD</sub> | V <sub>DD</sub> | Q13A  | Q13B      |  |  |
| т                                                                | DCKE | DNU   | VREF            | V <sub>DD</sub> | QCKEA | QCKEB     |  |  |
|                                                                  |      |       |                 |                 |       | 002aaa957 |  |  |
|                                                                  |      |       |                 |                 |       |           |  |  |
| Fig 5. Ball mapping; 1 : 2 register B (C0 = 1, C1 = 1); top view |      |       |                 |                 |       |           |  |  |

9397 750 14757

Product data sheet

### 6.2 Pin description

| Symbol                                             | Pin                                                                  | Туре               | Description                                                                                                            |
|----------------------------------------------------|----------------------------------------------------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------|
| GND                                                | B3, B4, D3, D4, F3, F4,<br>H3, H4, K3, K4, M3,<br>M4, P3, P4         | ground input       | ground                                                                                                                 |
| V <sub>DD</sub>                                    | A4, C3, C4, E3, E4,<br>G3, G4, J3, J4, L3, L4,<br>N3, N4, R3, R4, T4 | 1.8 V nominal      | power supply voltage                                                                                                   |
| VREF                                               | A3, T3                                                               | 0.9 V nominal      | input reference voltage                                                                                                |
| ZOH                                                | J5                                                                   | input              | reserved for future use                                                                                                |
| ZOL                                                | J6                                                                   | input              | reserved for future use                                                                                                |
| СК                                                 | H1                                                                   | differential input | positive master clock input                                                                                            |
| CK                                                 | J1                                                                   | differential input | negative master clock input                                                                                            |
| C0, C1                                             | G6, G5                                                               | LVCMOS inputs      | configuration control inputs                                                                                           |
| RESET                                              | G2                                                                   | LVCMOS input       | Asynchronous reset input (active LOW). Resets registers and disables VREF data and clock differential-input receivers. |
| CSR, DCS                                           | J2, H2                                                               | SSTL_18 input      | Chip select inputs (active LOW). Disables data outputs switching when both inputs are HIGH. <sup>[2]</sup>             |
| D1 to D25                                          | [1]                                                                  | SSTL_18 input      | Data inputs. Clocked in on the crossing of the rising edge of CK and the falling edge of $\overline{CK}$ .             |
| DODT                                               | <u>[1]</u>                                                           | SSTL_18 input      | The outputs of this register will not be suspended by $\overline{\text{CSR}}$ and $\overline{\text{CSR}}$ control.     |
| DCKE                                               | [1]                                                                  | SSTL_18 input      | The outputs of this register will not be suspended by $\overline{\text{CSS}}$ and $\overline{\text{CSR}}$ control.     |
| Q1 to Q25,<br>Q1A to Q14A,<br>Q1B to Q14B          | [1]                                                                  | 1.8 V CMOS         | The outputs that are suspended by $\overline{\text{DCS}}$ and $\overline{\text{CSR}}$ control [3].                     |
| $Q\overline{CS}, Q\overline{CS}A, Q\overline{CS}B$ | <u>[1]</u>                                                           | 1.8 V CMOS         | Data outputs that will not be suspended by $\overline{\text{DCS}}$ and $\overline{\text{CSR}}$ control.                |
| QODT, QODTA,<br>QODTB                              | [1]                                                                  | 1.8 V CMOS         | Data outputs that will not be suspended by $\overline{\text{DCS}}$ and $\overline{\text{CSR}}$ control.                |
| QCKE, QCKEA<br>QCKEB                               | , <u>[1]</u>                                                         | 1.8 V CMOS         | Data outputs that will not be suspended by $\overline{\text{DCS}}$ and $\overline{\text{CSR}}$ control.                |
| n.c.                                               | A2, D2, G1                                                           | -                  | Not connected. Ball present but no internal connection to the die.                                                     |
| DNU                                                | <u>[1]</u>                                                           | -                  | Do-not-use. Ball internally connected to the die which should be left open-circuit.                                    |

[1] Depends on configuration. See Figure 3, Figure 4, and Figure 5 for ball number.

[3] Configurations:

Data outputs = Q2, Q3, Q5, Q6, Q8 to Q25 when C0 = 0 and C1 = 0. Data outputs = Q2, Q3, Q5, Q6, Q8 to Q14 when C0 = 0 and C1 = 1. Data outputs = Q1 to Q6, Q8 to Q10, Q12, Q13 when C0 = 1 and C1 = 1.

9397 750 14757

Product data sheet





# 7. Functional description

## 7.1 Function table

#### Table 3: Function table (each flip-flop)

*L* = LOW voltage level; *H* = HIGH voltage level; *X* = don't care;  $\uparrow$  = LOW-to-HIGH transition;  $\downarrow$  = HIGH-to-LOW transition

|       | Inputs        |               |                  |                  |                      |                       |                       | 1              |
|-------|---------------|---------------|------------------|------------------|----------------------|-----------------------|-----------------------|----------------|
| RESET | DCS           | CSR           | СК               | CK               | Dn,<br>DODT,<br>DCKE | Qn                    | QCS                   | QODT,<br>QCKE  |
| Н     | L             | L             | $\uparrow$       | $\downarrow$     | L                    | L                     | L                     | L              |
| Н     | L             | L             | $\uparrow$       | $\downarrow$     | Н                    | Н                     | L                     | Н              |
| Н     | L             | L             | L or H           | L or H           | Х                    | <b>Q</b> <sub>0</sub> | <b>Q</b> <sub>0</sub> | Q <sub>0</sub> |
| Н     | L             | Н             | $\uparrow$       | $\downarrow$     | L                    | L                     | L                     | L              |
| Н     | L             | Н             | $\uparrow$       | $\downarrow$     | Н                    | Н                     | L                     | Н              |
| Н     | L             | Н             | L or H           | L or H           | Х                    | <b>Q</b> <sub>0</sub> | <b>Q</b> <sub>0</sub> | Q <sub>0</sub> |
| Н     | Н             | L             | $\uparrow$       | $\downarrow$     | L                    | L                     | Н                     | L              |
| Н     | Н             | L             | $\uparrow$       | $\downarrow$     | Н                    | Н                     | Н                     | Н              |
| Н     | Н             | L             | L or H           | L or H           | Х                    | <b>Q</b> <sub>0</sub> | <b>Q</b> <sub>0</sub> | Q <sub>0</sub> |
| Н     | Н             | Н             | $\uparrow$       | $\downarrow$     | L                    | <b>Q</b> <sub>0</sub> | Н                     | L              |
| Н     | Н             | Н             | $\uparrow$       | $\downarrow$     | Н                    | <b>Q</b> <sub>0</sub> | Н                     | Н              |
| Н     | Н             | Н             | L or H           | L or H           | Х                    | Q <sub>0</sub>        | $Q_0$                 | Q <sub>0</sub> |
| L     | X or floating | X or floating | X or<br>floating | X or<br>floating | X or floating        | L                     | L                     | L              |

[1]  $Q_0$  is the previous state of the associated output.

1.8 V configurable registered buffer for DDR2-667 RDIMM applications

# 8. Limiting values

#### Table 4: Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                                                     | Conditions                               | Min                 | Max                                  | Unit |
|------------------|---------------------------------------------------------------|------------------------------------------|---------------------|--------------------------------------|------|
| V <sub>DD</sub>  | supply voltage                                                |                                          | -0.5                | +2.5                                 | V    |
| VI               | receiver input voltage                                        |                                          | -0.5 <u>[1]</u>     | +2.5 [2]                             | V    |
| Vo               | driver output voltage                                         |                                          | -0.5 <sup>[1]</sup> | V <sub>DD</sub> + 0.5 <sup>[2]</sup> | V    |
| I <sub>IK</sub>  | input clamp current                                           | $V_{I} < 0 V \text{ or } V_{I} > V_{DD}$ | -                   | ±50                                  | mA   |
| I <sub>OK</sub>  | output clamp current                                          | $V_O < 0 V \text{ or } V_O > V_{DD}$     | -                   | ±50                                  | mA   |
| lo               | continuous output current                                     | $0 V < V_O < V_{DD}$                     | -                   | ±50                                  | mA   |
| I <sub>CCC</sub> | continuous current through each<br>V <sub>DD</sub> or GND pin |                                          | -                   | ±100                                 | mA   |
| T <sub>stg</sub> | storage temperature                                           |                                          | -65                 | +150                                 | °C   |

[1] The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

[2] This value is limited to 2.5 V maximum.

# 9. Recommended operating conditions

#### Table 5: Operating conditions

| Table J.            | operating conditions            |                       |     |                          |                     |                             |      |
|---------------------|---------------------------------|-----------------------|-----|--------------------------|---------------------|-----------------------------|------|
| Symbol              | Parameter                       | Conditions            |     | Min                      | Тур                 | Max                         | Unit |
| V <sub>DD</sub>     | supply voltage                  |                       |     | 1.7                      | -                   | 2.0                         | V    |
| V <sub>ref</sub>    | reference voltage               |                       |     | $0.49 \times V_{DD}$     | $0.50\times V_{DD}$ | $0.51 \times V_{\text{DD}}$ | V    |
| V <sub>TT</sub>     | termination voltage             |                       |     | $V_{\text{ref}}-0.040$   | V <sub>ref</sub>    | V <sub>ref</sub> + 0.040    | V    |
| VI                  | input voltage                   |                       |     | 0                        | -                   | V <sub>DD</sub>             | V    |
| V <sub>IH(AC)</sub> | AC HIGH-level input voltage     | data inputs (Dn), CSR |     | V <sub>ref</sub> + 0.250 | -                   | -                           | V    |
| V <sub>IL(AC)</sub> | AC LOW-level input voltage      | data inputs (Dn), CSR |     | -                        | -                   | $V_{\text{ref}}-0.250$      | V    |
| V <sub>IH(DC)</sub> | DC HIGH-level input voltage     | data inputs (Dn), CSR |     | V <sub>ref</sub> + 0.125 | -                   | -                           | V    |
| V <sub>IL(DC)</sub> | DC LOW-level input voltage      | data inputs (Dn), CSR |     | -                        | -                   | $V_{ref} - 0.125$           | V    |
| V <sub>IH</sub>     | HIGH-level input voltage        | RESET, Cn             | [1] | $0.65 \times V_{DD}$     | -                   | V <sub>DD</sub>             | V    |
| V <sub>IL</sub>     | LOW-level input voltage         | RESET, Cn             | [1] | -                        | -                   | $0.35 \times V_{DD}$        | V    |
| V <sub>ICR</sub>    | common mode input voltage range | CK, CK                | [2] | 0.675                    | -                   | 1.125                       | V    |
| V <sub>ID</sub>     | differential input voltage      | CK, CK                | [2] | 600                      | -                   | -                           | mV   |
| I <sub>OH</sub>     | HIGH-level output current       |                       |     | -                        | -                   | -8                          | mA   |
| I <sub>OL</sub>     | LOW-level output current        |                       |     | -                        | -                   | 8                           | mA   |
| T <sub>amb</sub>    | ambient temperature             | operating in free air |     | 0                        | -                   | +70                         | °C   |
|                     |                                 |                       |     |                          |                     |                             |      |

[1] The RESET and Cn inputs of the device must be held at valid logic levels (not floating) to ensure proper device operation.

[2] The differential inputs must not be floating, unless RESET is LOW.

1.8 V configurable registered buffer for DDR2-667 RDIMM applications

# **10. Characteristics**

### Table 6: Characteristics

Recommended operating conditions;  $T_{amb} = 0 \circ C$  to +70  $\circ C$ ; all voltages are referenced to GND (ground = 0 V); unless otherwise specified.

| Symbol           | Parameter                                                                | Conditions                                                                                                                                                                                                                                                                                                                                                                                              | Min | Тур | Max | Unit |
|------------------|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| V <sub>OH</sub>  | HIGH-level output voltage                                                | I <sub>OH</sub> = –6 mA; V <sub>DD</sub> = 1.7 V                                                                                                                                                                                                                                                                                                                                                        | 1.2 | -   | -   | V    |
| V <sub>OL</sub>  | LOW-level output voltage                                                 | $I_{OL} = 6 \text{ mA}; V_{DD} = 1.7 \text{ V}$                                                                                                                                                                                                                                                                                                                                                         | -   | -   | 0.5 | V    |
| I                | input current                                                            | all inputs; $V_I = V_{DD}$ or GND;<br>$V_{DD} = 2.0 V$                                                                                                                                                                                                                                                                                                                                                  | -5  | -   | +5  | μA   |
| I <sub>DD</sub>  | static standby current                                                   | $\overline{\text{RESET}}$ = GND; I <sub>O</sub> = 0 mA;<br>V <sub>DD</sub> = 2.0 V                                                                                                                                                                                                                                                                                                                      | -   | -   | 100 | μΑ   |
|                  | static operating current                                                 | $\label{eq:response} \begin{split} &\overline{\text{RESET}} = \text{V}_{\text{DD}}; \ \text{I}_{\text{O}} = 0 \ \text{mA}; \\ &\text{V}_{\text{DD}} = 2.0 \ \text{V}; \\ &\text{V}_{\text{I}} = \text{V}_{\text{IH}(\text{AC})} \ \text{or} \ \text{V}_{\text{IL}(\text{AC})} \end{split}$                                                                                                              | -   | -   | 40  | mA   |
| I <sub>DDD</sub> | dynamic operating current per<br>MHz, clock only                         | $\label{eq:RESET} \begin{array}{l} \overline{RESET} = V_{DD}; \\ \overline{V}_{I} = V_{IH(AC)} \text{ or } V_{IL(AC)}; \ CK \ and \\ \overline{CK} \ switching \ at \ 50 \ \% \ duty \ cycle. \\ \overline{I}_{O} = 0 \ mA; \ V_{DD} = 2.0 \ V \end{array}$                                                                                                                                             | -   | 16  | -   | μA   |
|                  | dynamic operating current per<br>MHz, per each data input,<br>1 : 1 mode | $\label{eq:RESET} \begin{array}{l} \overline{\text{RESET}} = V_{\text{DD}}; \\ V_{\text{I}} = V_{\text{IH(AC)}} \text{ or } V_{\text{IL(AC)}}; \text{ CK and} \\ \overline{\text{CK}} \text{ switching at 50 \% duty cycle.} \\ \text{One data input switching at half} \\ \text{clock frequency, 50 \% duty} \\ \text{cycle. } I_{\text{O}} = 0 \text{ mA}; V_{\text{DD}} = 2.0 \text{ V} \end{array}$ | -   | 11  | -   | μΑ   |
|                  | dynamic operating current per<br>MHz, per each data input,<br>1 : 2 mode | $\label{eq:RESET} \begin{array}{l} $RESET = V_{DD}$; \\ $V_{I} = V_{IH(AC)}$ or $V_{IL(AC)}$; CK and \\ $\overline{CK}$ switching at 50 % duty cycle. \\ $One$ data input switching at half clock frequency, 50 % duty cycle. $I_{O} = 0$ mA; $V_{DD} = 2.0$ $V$} \end{array}$                                                                                                                          | -   | 19  | -   | μΑ   |
| Ci               | input capacitance, data inputs, CSR                                      | $V_{I}$ = $V_{ref}$ $\pm$ 250 mV; $V_{DD}$ = 1.8 V                                                                                                                                                                                                                                                                                                                                                      | 2.5 | -   | 3.5 | pF   |
|                  | input capacitance, CK and $\overline{CK}$                                | $V_{ICR} = 0.9 \text{ V}; V_{ID} = 600 \text{ mV}; V_{DD} = 1.8 \text{ V}$                                                                                                                                                                                                                                                                                                                              | 2   | -   | 3   | pF   |
|                  | input capacitance, RESET                                                 | $V_{I} = V_{DD}$ or GND; $V_{DD} = 1.8 V$                                                                                                                                                                                                                                                                                                                                                               | 2   | -   | 4   | pF   |

# **SSTUA32864**

#### 1.8 V configurable registered buffer for DDR2-667 RDIMM applications

#### Table 7: Timing requirements

Recommended operating conditions;  $T_{amb} = 0 \circ C$  to +70  $\circ C$ ;  $V_{DD} = 1.8 V \pm 0.1 V$ ; unless otherwise specified. See Figure 6 through Figure 11.

| Symbol             | Parameter                          | Conditions                                                                                                    |                | Min | Тур | Max | Unit |
|--------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------|----------------|-----|-----|-----|------|
| f <sub>clock</sub> | clock frequency                    |                                                                                                               |                | -   | -   | 450 | MHz  |
| t <sub>W</sub>     | pulse duration, CK, CK HIGH or LOW |                                                                                                               |                | 1   | -   | -   | ns   |
| t <sub>ACT</sub>   | differential inputs active time    |                                                                                                               | [1] [2]        | -   | -   | 10  | ns   |
| t <sub>INACT</sub> | differential inputs inactive time  |                                                                                                               | <u>[1] [3]</u> | -   | -   | 15  | ns   |
| t <sub>su</sub>    | setup time                         | $D\overline{CS}$ before CK $\uparrow$ , $\overline{CK} \downarrow$ , $\overline{CSR}$ HIGH                    |                | 0.7 | -   | -   | ns   |
|                    |                                    | $\frac{D\overline{CS}}{CSR} \text{ before } CK \uparrow, \overline{CK} \downarrow,$                           |                | 0.5 | -   | -   | ns   |
|                    |                                    | $\overline{\text{CSR}}$ , ODT, CKE, and data before CK $\uparrow$ , $\overline{\text{CK}} \downarrow$         |                | 0.5 | -   | -   | ns   |
| t <sub>h</sub>     | hold time                          | D $\overline{CS}$ , $\overline{CSR}$ , ODT, CKE,<br>and data after CK $\uparrow$ , $\overline{CK} \downarrow$ |                | 0.5 | -   | -   | ns   |

[1] This parameter is not necessarily production tested.

[2] Data inputs must be active below a minimum time of  $t_{ACT(max)}$  after RESET is taken HIGH.

[3] Data and clock inputs must be held at valid levels (not floating) a minimum time of  $t_{INACT(max)}$  after RESET is taken LOW.

#### Table 8: Switching characteristics

#### Recommended operating conditions; $T_{amb} = 0 \circ C$ to +70 $\circ C$ ; $V_{DD} = 1.8 V \pm 0.1 V$ ;

Class I,  $V_{ref} = V_{TT} = V_{DD} \times 0.5$  and  $C_L = 10 \text{ pF}$ ; unless otherwise specified. See Figure 6 through Figure 11.

| Symbol             | Parameter                                    | Conditions                       | Min                | Тур | Max | Unit |
|--------------------|----------------------------------------------|----------------------------------|--------------------|-----|-----|------|
| f <sub>MAX</sub>   | maximum input clock frequency                |                                  | 450                | -   | -   | MHz  |
| t <sub>PDM</sub>   | propagation delay                            | CK and $\overline{CK}$ to output | <sup>[1]</sup> 1.2 | -   | 1.8 | ns   |
| t <sub>PDMSS</sub> | propagation delay, simultaneous<br>switching | CK and $\overline{CK}$ to output | <u>[1][2]</u> _    | -   | 2.0 | ns   |
| t <sub>PHL</sub>   | propagation delay                            | RESET to output                  | -                  | -   | 3   | ns   |

[1] Includes 350 ps of test-load transmission line delay.

[2] This parameter is not necessarily production tested.

#### Table 9: Output edge rates

Recommended operating conditions;  $V_{DD} = 1.8 V \pm 0.1 V$ ; unless otherwise specified.

| Symbol          | Parameter                                          | Conditions | Min | Тур | Max | Unit |
|-----------------|----------------------------------------------------|------------|-----|-----|-----|------|
| dV/dt_r         | rising edge slew rate                              |            | 1   | -   | 4   | V/ns |
| dV/dt_f         | falling edge slew rate                             |            | 1   | -   | 4   | V/ns |
| dV/dt_ $\Delta$ | absolute difference between dV/dt_r<br>and dV/dt_f |            | -   | -   | 1   | V/ns |



# **11. Test information**

### 11.1 Test circuit

All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz; Z<sub>0</sub> = 50  $\Omega$ ; input slew rate = 1 V/ns  $\pm$  20 %, unless otherwise specified.

The outputs are measured one at a time with one transition per measurement.







# **SSTUA32864**



#### 1.8 V configurable registered buffer for DDR2-667 RDIMM applications







1.8 V configurable registered buffer for DDR2-667 RDIMM applications

### 11.2 Output slew rate measurement

 $V_{DD}$  = 1.8 V  $\pm$  0.1 V.

All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz; Z<sub>0</sub> = 50  $\Omega$ ; input slew rate = 1 V/ns  $\pm$  20 %, unless otherwise specified.











1.8 V configurable registered buffer for DDR2-667 RDIMM applications

# 12. Package outline



LFBGA96: plastic low profile fine-pitch ball grid array package; 96 balls; body 13.5 x 5.5 x 1.05 mm SOT536-1

#### Fig 16. Package outline SOT536-1 (LFBGA96)

9397 750 14757

Product data sheet

# 13. Soldering

#### **13.1** Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *Data Handbook IC26; Integrated Circuit Packages* (document order number 9398 652 90011).

1.8 V configurable registered buffer for DDR2-667 RDIMM applications

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

#### 13.2 Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Driven by legislation and environmental forces the worldwide use of lead-free solder pastes is increasing.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 seconds and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 °C to 270 °C depending on solder paste material. The top-surface temperature of the packages should preferably be kept:

- below 225 °C (SnPb process) or below 245 °C (Pb-free process)
  - for all BGA, HTSSON..T and SSOP..T packages
  - for packages with a thickness  $\geq$  2.5 mm
  - for packages with a thickness < 2.5 mm and a volume ≥ 350 mm<sup>3</sup> so called thick/large packages.
- below 240 °C (SnPb process) or below 260 °C (Pb-free process) for packages with a thickness < 2.5 mm and a volume < 350 mm<sup>3</sup> so called small/thin packages.

Moisture sensitivity precautions, as indicated on packing, must be respected at all times.

### 13.3 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;

9397 750 14757 Product data sheet

 smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time of the leads in the wave ranges from 3 seconds to 4 seconds at 250 °C or 265 °C, depending on solder material applied, SnPb or Pb-free respectively.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### 13.4 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300  $^{\circ}$ C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 seconds to 5 seconds between 270  $^{\circ}$ C and 320  $^{\circ}$ C.

#### **13.5** Package related soldering information

| Table 10: | Suitability o | f surface mount l | C packages fo | or wave and reflow | v soldering methods |
|-----------|---------------|-------------------|---------------|--------------------|---------------------|
|-----------|---------------|-------------------|---------------|--------------------|---------------------|

| Package [1]                                                                                | Soldering method        |                       |  |
|--------------------------------------------------------------------------------------------|-------------------------|-----------------------|--|
|                                                                                            | Wave                    | Reflow <sup>[2]</sup> |  |
| BGA, HTSSONT [3], LBGA, LFBGA, SQFP,<br>SSOPT [3], TFBGA, VFBGA, XSON                      | not suitable            | suitable              |  |
| DHVQFN, HBCC, HBGA, HLQFP, HSO, HSOP,<br>HSQFP, HSSON, HTQFP, HTSSOP, HVQFN,<br>HVSON, SMS | not suitable 4          | suitable              |  |
| PLCC <sup>[5]</sup> , SO, SOJ                                                              | suitable                | suitable              |  |
| LQFP, QFP, TQFP                                                                            | not recommended [5] [6] | suitable              |  |
| SSOP, TSSOP, VSO, VSSOP                                                                    | not recommended [7]     | suitable              |  |
| CWQCCNL <sup>[8]</sup> , PMFP <sup>[9]</sup> , WQCCNL <sup>[8]</sup>                       | not suitable            | not suitable          |  |

 For more detailed information on the BGA packages refer to the (LF)BGA Application Note (AN01026); order a copy from your Philips Semiconductors sales office.

- [2] All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods.
- [3] These transparent plastic packages are extremely sensitive to reflow soldering conditions and must on no account be processed through more than one soldering cycle or subjected to infrared reflow soldering with peak temperature exceeding 217 °C ± 10 °C measured in the atmosphere of the reflow oven. The package body peak temperature must be kept as low as possible.

9397 750 14757 Product data sheet

# **SSTUA32864** 1.8 V configurable registered buffer for DDR2-667 RDIMM applications

- [4] These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.
- [5] If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- [6] Wave soldering is suitable for LQFP, QFP and TQFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- [7] Wave soldering is suitable for SSOP, TSSOP, VSO and VSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.
- [8] Image sensor packages in principle should not be soldered. They are mounted in sockets or delivered pre-mounted on flex foil. However, the image sensor package can be mounted by the client on a flex foil by using a hot bar soldering process. The appropriate soldering profile can be provided on request.
- [9] Hot bar soldering or manual soldering is suitable for PMFP packages.

# 14. Abbreviations

| Table 11: | Abbreviations                                 |
|-----------|-----------------------------------------------|
| Acronym   | Description                                   |
| CMOS      | Complementary Metal Oxide Silicon             |
| DDR       | Double Data Rate                              |
| DIMM      | Dual In-line Memory Module                    |
| LVCMOS    | Low Voltage Complementary Metal Oxide Silicon |
| PRR       | Pulse Repetition Rate                         |
| RDIMM     | Registered Dual In-line Memory Module         |
| SSTL      | Stub Series Terminated Logic                  |

# **15. Revision history**

| Table 12: Revision history |              |                    |               |                |            |
|----------------------------|--------------|--------------------|---------------|----------------|------------|
| Document ID                | Release date | Data sheet status  | Change notice | Doc. number    | Supersedes |
| SSTUA32864_1               | 20050512     | Product data sheet | -             | 9397 750 14757 | -          |

## 16. Data sheet status

| Level | Data sheet status [1] | Product status [2] [3] | Definition                                                                                                                                                                                                                                                                                           |
|-------|-----------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data        | Development            | This data sheet contains data from the objective specification for product development. Philips<br>Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                       |
| II    | Preliminary data      | Qualification          | This data sheet contains data from the preliminary specification. Supplementary data will be published<br>at a later date. Philips Semiconductors reserves the right to change the specification without notice, in<br>order to improve the design and supply the best possible product.             |
| III   | Product data          | Production             | This data sheet contains data from the product specification. Philips Semiconductors reserves the<br>right to make changes at any time in order to improve the design, manufacturing and supply. Relevant<br>changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

[1] Please consult the most recently issued data sheet before initiating or completing a design.

[2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

[3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

# **17. Definitions**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

# **18. Disclaimers**

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors

## **20. Contact information**

customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

## **19. Trademarks**

**Notice** — All referenced brands, product names, service names and trademarks are the property of their respective owners.

For additional information, please visit: http://www.semiconductors.philips.com For sales office addresses, send an email to: sales.addresses@www.semiconductors.philips.com



1.8 V configurable registered buffer for DDR2-667 RDIMM applications

# 21. Contents

| 1    | General description 1                    |
|------|------------------------------------------|
| 2    | Features 2                               |
| 3    | Applications 2                           |
| 4    | Ordering information 2                   |
| 5    | Functional diagram 3                     |
| 6    | Pinning information 4                    |
| 6.1  | Pinning                                  |
| 6.2  | Pin description 6                        |
| 7    | Functional description 7                 |
| 7.1  | Function table 7                         |
| 8    | Limiting values                          |
| 9    | Recommended operating conditions         |
| 10   | Characteristics                          |
| 11   | Test information 11                      |
| 11.1 | Test circuit                             |
| 11.2 | Output slew rate measurement 13          |
| 12   | Package outline 14                       |
| 13   | Soldering 15                             |
| 13.1 | Introduction to soldering surface mount  |
|      | packages 15                              |
| 13.2 | Reflow soldering 15                      |
| 13.3 | Wave soldering 15                        |
| 13.4 | Manual soldering 16                      |
| 13.5 | Package related soldering information 16 |
| 14   | Abbreviations 17                         |
| 15   | Revision history 17                      |
| 16   | Data sheet status 18                     |
| 17   | Definitions 18                           |
| 18   | Disclaimers 18                           |
| 19   | Trademarks 18                            |
| 20   | Contact information 18                   |



#### © Koninklijke Philips Electronics N.V. 2005

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Date of release: 12 May 2005 Document number: 9397 750 14757

Published in The Netherlands