#### **General Description** The DS3508 is a programmable 8-channel gamma voltage generator with one byte of on-chip EEPROM and one byte of SRAM memory per channel. Each channel is composed of an independent 8-bit DAC with an associated EEPROM/SRAM pair. At power-up, nonvolatile (NV) EEPROM gamma data is loaded into its corresponding SRAM register that drives the associated 8-bit DAC. An on-chip control register allows selectable control of writing to SRAM/EEPROM or SRAM only. The DS3508 is designed for low-power operation and draws less than 2mA (typ) from the VDD supply. Programming occurs through an I<sup>2</sup>C-compatible serial interface with support for speeds up to 400kHz. #### **Applications** TFT-LCD Gamma Buffer Industrial Controls ### **Features** - ♦ 8-Bit Gamma DACs, 8 Channels - ♦ 1 Byte EEPROM and 1 Byte SRAM per Channel - ♦ Ultra-Low Power (2mA Ipp, typ) - ♦ 400kbps I<sup>2</sup>C Interface - ♦ 9.0V to 15.5V Analog Supply - ♦ 2.7V to 5.5V Digital Supply - ♦ 20-Pin TSSOP Package - ♦ Address Pin Allows Two DS3508s to Reside on the Same I<sup>2</sup>C Bus #### **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |-------------|----------------|-------------| | DS3508E+ | -45°C to +95°C | 20 TSSOP | | DS3508E+T&R | -45°C to +95°C | 20 TSSOP | <sup>+</sup>Denotes a lead-free package. #### Typical Operating Circuit #### **Pin Configuration** T&R = Tape and reel. #### **ABSOLUTE MAXIMUM RATINGS** | Voltage Range on VDD and | Junction Temperature+125°C | |-------------------------------------|-------------------------------------------| | VHH Relative to GND0.5V to +16V | Operating Temperature Range45°C to +95°C | | Voltage Range on VHM, VLM, and | Programming Temperature Range0°C to +70°C | | VLL Relative to GND0.5V to +12V | Storage Temperature55°C to +125°C | | Voltage Range on VCC, SDA, SCL, and | Soldering TemperatureRefer to the | | A0 Relative to GND0.5V to +6.0V | IPC/JEDEC J-STD-020 Specification. | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### RECOMMENDED OPERATING CONDITIONS $(T_A = -45^{\circ}C \text{ to } +95^{\circ}C)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP MAX | UNITS | |------------------------------|-----------------|--------------------|------------------------|------------------------|-------| | Analog Supply Voltage | V <sub>DD</sub> | (Note 1) | +9.0 | +15.5 | V | | VHH, VHM | | Applies to GM1–GM4 | V <sub>DD</sub> /2 - 1 | V <sub>DD</sub> - 0.2 | V | | VLM, VLL | | Applies to GM5–GM8 | 0.2 | V <sub>DD</sub> /2 + 1 | V | | VHH-VHM and VLM-VLL | $V_{REF}\Delta$ | | 3.0 | | V | | Digital Voltage Supply | Vcc | (Note 1) | 2.7 | 5.5 | V | | Input Logic 0 (A0, SDA, SCL) | VIL | | | 0.3 x V <sub>CC</sub> | V | | Input Logic 1 (A0, SDA, SCL) | VIH | | 0.7 x V <sub>CC</sub> | | V | #### INPUT ELECTRICAL CHARACTERISTICS $(V_{CC} = +2.7V \text{ to } +5.5V, T_A = -45^{\circ}C \text{ to } +95^{\circ}C.)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------|-----------------|----------------------------------|-----|-----|-----|-------| | Analog Supply Current | I <sub>DD</sub> | V <sub>DD</sub> = 15.5V (Note 2) | | 2 | 4 | mA | | Digital Supply Current, NV Read or Write | Icc | f <sub>SCL</sub> = 400kHz | | 0.2 | 1.0 | mA | | Digital Supply Standby Current | ISTBY | V <sub>CC</sub> = 5.5V (Note 3) | | 2 | 10 | μΑ | | Input Leakage<br>(SDA, SCL, A0) | I <sub>IL</sub> | $V_{CC} = 5.5V$ | -1 | | +1 | μΑ | | Input Resistance at VHH, VHM, VLM, VLL | R <sub>IN</sub> | | 1 | | | МΩ | #### **OUTPUT ELECTRICAL CHARACTERISTICS** (V<sub>CC</sub> = +2.7V to +5.5V; V<sub>DD</sub> = 15.5V, $T_A$ = -45°C to +95°C, unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------|--------|---------------------------------------|-------|-----|-------|-------| | Gamma DAC Resolution | | | 8 | | | Bits | | Integral Nonlinearity Error | | $T_A = +25^{\circ}C \text{ (Note 4)}$ | -1.25 | | +1.25 | LSB | | Differential Nonlinearity Error | | $T_A = +25$ °C (Note 5) | -0.5 | | +0.5 | LSB | | Output Voltage Range:<br>GM1-GM4 | | | VHM | | VHH | V | | Output Voltage Range:<br>GM5-GM8 | | | VLL | | VLM | V | | R <sub>OUT</sub> (GM1–GM8) | Rout | (Notes 6, 7) | | 20 | | kΩ | | Amplifier Offset | | $T_A = +25^{\circ}C \text{ (Note 8)}$ | -35 | | +35 | mV | #### I<sup>2</sup>C ELECTRICAL CHARACTERISTICS $(V_{CC} = +2.7 \text{V to } +5.5 \text{V}, T_A = -45 ^{\circ}\text{C} \text{ to } +95 ^{\circ}\text{C}, \text{ timing referenced to } V_{IL(MAX)} \text{ and } V_{IH(MIN)}.)$ (Figure 4) | PARAMETER | SYMBOL | CONDITIONS | MIN TYP | MAX | UNITS | |-------------------------------------------------|-------------------|-----------------------------------------------------------------------------------|------------------------------|-----|-------| | SCL Clock Frequency | fscl | (Note 9) | 0 | 400 | kHz | | Low Period of SCL | tLOW | Measured at V <sub>IL</sub> | 1.3 | | μs | | High Period of SCL | thigh | Measured at VIH | 0.6 | | μs | | Bus Free Time Between STOP and START Conditions | tBUF | | 1.3 | | μs | | START Setup Time | tsu:sta | SCL rising through V <sub>IH</sub> to SDA falling through V <sub>IH</sub> | 0.6 | | μs | | Hold Time (Repeated) START<br>Condition | tHD:STA | SDA falling through V <sub>IL</sub> to SCL falling through V <sub>IH</sub> | 0.6 | | μs | | Data Hold Time | tHD:DAT | | 0 | 0.9 | μs | | Data Setup Time | tsu:DAT | | 100 | | ns | | A0 Setup Time | tsu:A | Before START | 0.6 | | μs | | A0 Hold Time | t <sub>HD:A</sub> | After STOP | 0.6 | | μs | | SDA and SCL Rise Time | t <sub>R</sub> | (Note 10) | 20 + (0.1 x C <sub>B</sub> ) | 300 | ns | | SDA and SCL Fall Time | tF | (Note 10) | 20 + (0.1 x C <sub>B</sub> ) | 300 | ns | | STOP Setup Time | tsu:sto | | 0.6 | | μs | | SDA and SCL Capacitive Loading | СВ | (Note 10) | | 400 | рF | | EEPROM Write Time | tw | (Note 11) | | 20 | ms | | SCL Falling Edge to SDA Output<br>Data Valid | t <sub>A</sub> A | SCL falling through V <sub>IL</sub> to SDA exit 0.3–0.7 x V <sub>CC</sub> window | | 900 | ns | | Output Data Hold | tDH | SCL falling through V <sub>IL</sub> until SDA in 0.3–0.7 x V <sub>CC</sub> window | 0 | | ns | #### I<sup>2</sup>C ELECTRICAL CHARACTERISTICS (continued) $(V_{CC} = +2.7 \text{V to } +5.5 \text{V}, T_A = -45 ^{\circ}\text{C} \text{ to } +95 ^{\circ}\text{C}, \text{ timing referenced to } V_{IL(MAX)} \text{ and } V_{IH(MIN)}.)$ (Figure 4) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------|--------|------------------|-----|-----|-----|-------| | SDA Output Low Voltage | Voi | 4mA sink current | | | 0.4 | \/ | | | VoL | 6mA sink current | | | 0.6 | V | | Input Capacitance on A0, SDA, or SCL | Cı | | | 5 | 10 | рF | #### NONVOLATILE MEMORY CHARACTERISTICS $(V_{CC} = +2.7V \text{ to } +5.5V)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------|--------|------------------------|---------|-----|-----|---------| | EEPROM Write Cycles | | $T_A = +70^{\circ}C$ | 50,000 | | | Writes | | | | T <sub>A</sub> = +25°C | 200,000 | | | vviiles | Note 1: All voltages referenced to ground. Note 2: Analog supply current specified with no load on GMx outputs. Note 3: ISTBY specified for the inactive state measured with SDA = SCL = V<sub>CC</sub>. **Note 4:** $INL = [V(GMx)_i - (V(GMx)_0]/LSB(ideal) - i$ , for i = 0 to 254. **Note 5:** DNL = $[V(GMx)_{i+1} - (V(GMx)_i]/LSB(ideal) - 1$ , for i = 0 to 255. Note 6: DAC code = 80h. Note 7: Outputs unloaded. **Note 8:** VHH = 12.0V, VHM = 8.75V, VLM = 6.75V, VLL = 0.5V. **Note 9:** Timing shown is for fast-mode (400kHz) operation. This device is also backward compatible with I<sup>2</sup>C standard mode. **Note 10:** C<sub>B</sub>—Total capacitance of one bus line in picofarads. Note 11: EEPROM write begins after a STOP condition occurs. #### **Typical Operating Characteristics** $(V_{DD} = 15.0V, V_{CC} = 5.0V, T_A = +25$ °C, unless otherwise noted.) 4 \_\_\_\_\_\_/N/XI/M #### Typical Operating Characteristics (continued) $(V_{DD} = 15.0V, V_{CC} = 5.0V, T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ #### Functional Diagram #### **Pin Description** | PIN | NAME | TYPE | FUNCTION | |--------|-----------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------| | 1 | SCL | Input | Serial Clock Input. I <sup>2</sup> C clock input. | | 2 | SDA | Input/<br>Output | Serial Data Input/Output (Open Drain). I <sup>2</sup> C bidirectional data pin that requires a pullup resistor to realize high logic levels. | | 3 | GND | Ground | Ground | | 4 | A0 | Input | Address Input. Determines I <sup>2</sup> C slave address. | | 5 | VHH | Reference<br>Input | High-Voltage DAC, Upper Reference | | 6 | VHM | Reference<br>Input | High-Voltage DAC, Lower Reference | | 7 | VLM | Reference<br>Input | Low-Voltage DAC, Upper Reference | | 8 | VLL | Reference<br>Input | Low-Voltage DAC, Lower Reference | | 9 | V <sub>DD</sub> | Power | Analog Supply | | 10, 11 | N.C. | _ | No Connection | | 12 | GM8 | | | | 13 | GM7 | Outrout | Gamma Analog Outputs 5-8. These pins are the low-voltage gamma outputs | | 14 | GM6 | Output | referenced to VLL and VLM. | | 15 | GM5 | 1 | | | 16 | GM4 | | | | 17 | GM3 | Outrout | Gamma Analog Outputs 1-4. These pins are the high-voltage gamma outputs | | 18 | GM2 | Output | referenced to VHH and VHM. | | 19 | GM1 | 1 | | | 20 | Vcc | Power | Digital Supply | #### **Detailed Description** The DS3508 provides eight independent DACs that allow precise and repeatable setting of gamma curves. The DS3508 provides four high-voltage DACs (GM1–GM4) that operate between VHH and VHM and four low-voltage DACs (GM5–GM8) that operate between VLM and VLL. Each of the DACs provides 8 bits of resolution. The DS3508 DAC output voltages are independently controlled by the data stored in that channel's SRAM register. The MODE bit in the volatile control register (CR bit 7) determines how I<sup>2</sup>C data is written to the SRAM and EEPROM gamma data registers. Reading and writing to the SRAM/EEPROM gamma data registers is based on the state of the MODE bit as follows: MODE = 0: I<sup>2</sup>C writes to memory addresses 00h-07h write to both SRAM 1-8 and EEPROM 1-8. I<sup>2</sup>C reads from addresses 00h–07h read from SRAM 1–8. MODE = 1: I<sup>2</sup>C writes to addresses 00h–07h write to SRAM 1–8. $I^2C$ reads from addresses 00h–07h read from SRAM 1–8. Regardless of the MODE bit setting, all I<sup>2</sup>C reads of address 00–07h return the contents of the SRAM registers. Setting MODE = 1 allows for quick writing of SRAM without the added delay of writing to the associated EEPROM register. The data that is stored in EEPROM and SRAM remains unchanged if the MODE bit is toggled. MIXIM On power-up, the gamma data that is stored in each channel's EEPROM register is loaded into the corresponding SRAM registers. The volatile CR register powers up as 00h, setting the device into mode 0. #### **DAC Description** The DACs are composed of a resistor string array and a switching network per channel. A high-voltage array with end points VHH and VHM controls outputs GM1-GM4, and a low-voltage array with end points VLM and VLL controls outputs GM5-GM8. The resistor string arrays are composed of 255 identical resistors. The switching networks can select any tap point between adjacent resistors as well as either end point (VHH/VHM or VLM/VLL pins). Table 1 shows the relationship between the 8-bit data and the DAC voltage. Figure 1. Single-Channel Block Diagram Figure 2. DAC Block Diagram Table 1. DAC Voltage/Data Relationship for Selected Codes | DATA (BINARY) | OUTPUT VOLTAGE | | | | | | |---------------|-----------------------------|-----------------------------|--|--|--|--| | | GM1-GM4 | GM5-GM8 | | | | | | 0000 0000 | VHH | VLL | | | | | | 0000 0001 | VHH + 1 x (VHM - VHH)/255 | VLL+ 1 x (VLM - VLL)/255 | | | | | | 0000 0010 | VHH + 2 x (VHM - VHH)/255 | VLL + 2 x (VLM - VLL)/255 | | | | | | 0000 0011 | VHH + 3 x (VHM - VHH)/255 | VLL + 3 x (VLM - VLL)/255 | | | | | | 0000 1111 | VHH + 15 x (VHM - VHH)/255 | VLL + 15 x (VLM - VLL)/255 | | | | | | 0011 1111 | VHH + 63 x (VHM - VHH)/255 | VLL + 63 x (VLM - VLL)/255 | | | | | | 0111 1111 | VHH + 127 x (VHM - VHH)/255 | VLL + 127 x (VLM - VLL)/255 | | | | | | 1111 1101 | VHH + 253 x (VHM - VHH)/255 | VLL + 253 x (VLM - VLL)/255 | | | | | | 1111 1110 | VHH + 254 x (VHM - VHH)/255 | VLL + 254 x (VLM - VLL)/255 | | | | | | 1111 1111 | VHM | VLM | | | | | Figure 3. DS3508 Slave Address Byte #### **Slave Address Byte and Address Pin** The slave address byte consists of a 7-bit slave address plus a $R/\overline{W}$ bit (see Figure 3). The DS3508's slave address is determined by the state of the A0 pin. This pin allows up to two devices to reside on the same $I^2C$ bus. Connecting A0 to GND results in a 0 in the corresponding bit position in the slave address. Conversely, connecting A0 to $V_{CC}$ results in a 1 in the corresponding bit position. For example, the DS3508's slave address byte is E8h when A0 is grounded. $I^2C$ communication is described in detail in the $I^2C$ Serial Interface Description section. # \_Memory Organization Memory Description The list of registers/memory contained in the DS3508 is shown in the memory map (Table 2). Each of the GMx registers also has a corresponding NV EEPROM register. Additional information regarding reading and writing the memory is located in the *I*<sup>2</sup>*C Serial Interface Description* section. #### **Table 2. Memory Map** | NAME | ADDRESS<br>(HEX) | SRAM | EEPROM | |------------------|------------------|---------------------------|------------------| | GM1 | 00 | SRAM1 (8 bits) | EEPROM1 (8 bits) | | GM2 | 01 | SRAM2 (8 bits) | EEPROM2 (8 bits) | | GM3 | 02 | SRAM3 (8 bits) | EEPROM3 (8 bits) | | GM4 | 03 | SRAM4 (8 bits) | EEPROM4 (8 bits) | | GM5 | 04 | SRAM5 (8 bits) | EEPROM5 (8 bits) | | GM6 | 05 | SRAM6 (8 bits) | EEPROM6 (8 bits) | | GM7 | 06 | SRAM7 (8 bits) | EEPROM7 (8 bits) | | GM8 | 07 | SRAM8 (8 bits) | EEPROM8 (8 bits) | | Control Register | 08 | Volatile Control Register | N/A | | Reserved | 09-FF | Reserved | Reserved | <sup>\*</sup>All EEPROM1-8 is factory-programmed to 80h. #### **Detailed Register Description** #### Register 08h: Control Register (CR) POWER-UP DEFAULT 00h MEMORY TYPE Volatile | 08h | MODE | Reserved | |-----|-------|----------|----------|----------|----------|----------|----------|----------|--| | | Bit 7 | | | | | | | Bit 0 | | | Bit 7 | MODE 0 = (Default) I <sup>2</sup> C writes to both SRAM and EEPROM. MODE 1 = I <sup>2</sup> C writes to SRAM only. | |-------------|--------------------------------------------------------------------------------------------------------------------| | Bits 6 to 0 | Reserved. | This bit determines if data is written to EEPROM and SRAM or only SRAM. #### \_I<sup>2</sup>C Serial Interface Description I<sup>2</sup>C Definitions The following terminology is commonly used to describe I<sup>2</sup>C data transfers. (See Figure 4 and the I<sup>2</sup>C Electrical Characteristics table for additional information.) **Master device:** The master device controls the slave devices on the bus. The master device generates SCL clock pulses and START and STOP conditions. **Slave devices:** Slave devices send and receive data at the master's request. **Bus idle or not busy:** Time between STOP and START conditions when both SDA and SCL are inactive and in their logic-high states. **START condition:** A START condition is generated by the master to initiate a new data transfer with a slave. Transitioning SDA from high to low while SCL remains high generates a START condition. **STOP condition:** A STOP condition is generated by the master to end a data transfer with a slave. Transitioning SDA from low to high while SCL remains high generates a STOP condition. **Repeated START condition:** The master can use a repeated START condition at the end of one data transfer to indicate that it will immediately initiate a new data transfer following the current one. Repeated STARTS are commonly used during read operations to identify a specific memory address to begin a data transfer. A repeated START condition is issued identically to a normal START condition. **Bit write:** Transitions of SDA must occur during the low state of SCL. The data on SDA must remain valid and unchanged during the entire high pulse of SCL plus the setup and hold time requirements. Data is shifted into the device during the rising edge of the SCL. **Bit read:** At the end of a write operation, the master must release the SDA bus line for the proper amount of setup time before the next rising edge of SCL during a bit read. The device shifts out each bit of data on SDA at the falling edge of the previous SCL pulse and the data bit is valid at the rising edge of the current SCL pulse. Remember that the master generates all SCL clock pulses, including when it is reading bits from the slave. Acknowledge (ACK and NACK): An Acknowledge (ACK) or Not Acknowledge (NACK) is always the 9th bit transmitted during a byte transfer. The device receiving data (the master during a read or the slave during a write operation) performs an ACK by transmitting a 0 during the 9th bit. A device performs a NACK by transmitting a 1 during the 9th bit. Timing for the ACK and NACK is identical to all other bit writes. An ACK is the acknowledgment that the device is properly receiving data. A NACK is used to terminate a read sequence or indicates that the device is not receiving data. **Byte write:** A byte write consists of 8 bits of information transferred from the master to the slave (most significant bit first) plus a 1-bit acknowledgment from the slave to the master. The 8 bits transmitted by the master are done according to the bit write definition and the acknowledgment is read using the bit read definition. Figure 4. I<sup>2</sup>C Timing Diagram MIXIM **Byte read:** A byte read is an 8-bit information transfer from the slave to the master plus a 1-bit ACK or NACK from the master to the slave. The 8 bits of information that are transferred (most significant bit first) from the slave to the master are read by the master using the bit read definition, and the master transmits an ACK using the bit write definition to receive additional data bytes. The master must NACK the last byte read to terminate communication so the slave returns control of SDA to the master. **Slave address byte:** Each slave on the $I^2C$ bus responds to a slave address byte sent immediately following a START condition. The slave address byte contains the slave address in the most significant 7 bits and the R/W bit in the least significant bit. The DS3508's slave address is determined by the state of the A0 address pin as shown in Figure 3. An address pin connected to GND results in a 0 in the corresponding bit position in the slave address. Conversely, an address pin connected to V<sub>CC</sub> results in a 1 in the corresponding bit positions. When the $R\overline{W}$ bit is 0 (such as in E8h), the master is indicating that it will write data to the slave. If $R\overline{W}=1$ (E9h in this case), the master is indicating that it wants to read from the slave. If an incorrect slave address is written, the DS3508 assumes the master is communicating with another $I^2C$ device and ignores the communication until the next START condition is sent. **Memory address:** During an I<sup>2</sup>C write operation, the master must transmit a memory address to identify the memory location where the slave is to store the data. The memory address is always the second byte transmitted during a write operation following the slave address byte. #### **I<sup>2</sup>C Communication** See Figure 5 for I<sup>2</sup>C communication examples. Writing a single byte to a slave: The master must generate a START condition, write the slave address byte $(R\overline{/W}=0)$ , write the memory address, write the byte of data, and generate a STOP condition. Remember the master must read the slave's acknowledgment during all byte write operations. When writing to the DS3508, the DAC adjusts to the new setting following a STOP. The EEPROM (used to make the setting NV) is written following the STOP condition at the end of the write command if the MODE bit is set to 0. Writing multiple bytes to a slave: To write multiple bytes to a slave in one transaction, the master generates a START condition, writes the slave address byte $(R/\overline{W} = 0)$ , writes the starting memory address, writes up to 4 data bytes, and generates a STOP condition. The DS3508 can write 1 to 4 bytes (1 page or row) in a single write transaction. This is internally controlled by an address counter that allows data to be written to consecutive addresses without transmitting a memory address before each data byte is sent. The address counter limits the write to one 4-byte page. The first page begins at address 00h and the second page begins at 04h. Attempts to write to additional pages of memory without sending a STOP condition between pages results in the address counter wrapping around to the beginning of the present row. To prevent address wrapping from occurring, the master must send a STOP condition at the end of the page, then wait for the bus-free or EEPROM-write time to elapse. Then the master can generate a new START condition, and write the slave address byte ( $R\overline{W} = 0$ ) and the first memory address of the next memory row before continuing to write data. Acknowledge polling: Any time a EEPROM byte is written, the DS3508 requires the EEPROM write time (tw) after the STOP condition to write the contents of the byte to EEPROM. During the EEPROM write time, the device does not acknowledge its slave address because it is busy. It is possible to take advantage of this phenomenon by repeatedly addressing the DS3508, which allows communication to continue as soon as the DS3508 is ready. The alternative to acknowledge polling is to wait for a maximum period of two to elapse before attempting to access the device. **Reading a single byte from a slave:** Unlike the write operation that uses the specified memory address byte to define where the data is to be written, the read operation occurs at the present value of the memory address counter. To read a single byte from the slave, the master generates a START condition, writes the slave address byte with $R/\overline{W}=1$ , reads the data byte with a NACK to indicate the end of the transfer, and generates a STOP condition. However, since requiring the master to keep track of the memory address counter is impractical, the following method should be used to perform reads from a specified memory location. **Reading multiple bytes from a slave:** The read operation can be used to read multiple bytes with a single transfer. When reading bytes from the slave, the master simply ACKs the data byte if it desires to read another MIXIM Figure 5. I<sup>2</sup>C Communication Examples byte before terminating the transaction. After the master reads the last byte it must NACK to indicate the end of the transfer and generates a STOP condition. Manipulating the address counter for reads: A dummy write cycle can be used to force the address counter to a particular value. To do this the master generates a START condition, writes the slave address byte ( $R/\overline{W}=0$ ), writes the memory address where it desires to read, generates a repeated START condition, writes the slave address byte ( $R/\overline{W}=1$ ), reads data with ACK or NACK as applicable, and generates a STOP condition. The master must NACK the last byte to inform the slave that no additional bytes are to be read. ### \_Applications Information #### **Power-Supply Decoupling** To achieve the best results when using the DS3508, decouple both power-supply pins ( $V_{CC}$ and $V_{DD}$ ) with a 0.01 $\mu$ F or 0.1 $\mu$ F capacitor. Use a high-quality ceramic surface-mount capacitor if possible. Surface-mount components minimize lead inductance, which improves performance, and ceramic capacitors tend to have adequate high-frequency response for decoupling applications. #### **SDA and SCL Pullup Resistors** SDA is an I/O with an open-collector output that requires a pullup resistor to realize high-logic levels. A master using either an open-collector output with a pullup resistor or a push-pull output driver can be used for SCL. Pullup resistor values should be chosen to ensure that the rise and fall times listed in the electrical characteristics are within specification. A typical value for the pullup resistors is $4.7 k\Omega$ . #### **Package Information** (For the latest package outline information, go to <a href="https://www.maxim-ic.com/DallasPackInfo">www.maxim-ic.com/DallasPackInfo</a>.) | PACKAGE TYPE | DOCUMENT NO. | |--------------|---------------------| | 20 TSSOP | <u>56-G2010-000</u> | Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 \_ 13 © 2008 Maxim Integrated Products is a registered trademark of Maxim Integrated Products, Inc.