# FUJI Power Supply Control IC 

Power Factor Correction

## FA5502P/M

Application Note

## WARNING

1.This Data Book contains the product specifications, characteristics, data, materials, and structures as of June 2002. The contents are subject to change without notice for specification changes or other reasons. When using a product listed in this Data Book, be sure to obtain the latest specifications.
2. All applications described in this Data Book exemplify the use of Fuji's products for your reference only. No right or license, either express or implied, under any patent, copyright, trade secret or other intellectual property right owned by Fuji Electric Co., Ltd. is (or shall be deemed) granted. Fuji makes no representation or warranty, whether express or implied, relating to the infringement or alleged infringement of other's intellectual property rights which may arise from the use of the applications described herein.
3. Although Fuji Electric is enhancing product quality and reliability, a small percentage of semiconductor products may become faulty. When using Fuji Electric semiconductor products in your equipment, you are requested to take adequate safety measures to prevent the equipment from causing a physical injury, fire, or other problem if any of the products become faulty. It is recommended to make your design fail-safe, flame retardant, and free of malfunction.
4.The products introduced in this Data Book are intended for use in the following electronic and electrical equipment which has normal reliability requirements.

- Computers •OA equipment - Communications equipment (terminal devices)
- Measurement equipment •Machine tools • Audiovisual equipment
- Electrical home appliances • Personal equipment • Industrial robots, etc.

5. If you need to use a product in this Data Book for equipment requiring higher reliability than normal, such as for the equipment listed below, it is imperative to contact Fuji Electric to obtain prior approval. When using these products for such equipment, take adequate measures such as a backup system to prevent the equipment from malfunctioning even if a Fuji's product incorporated in the equipment becomes faulty.

- Transportation equipment (mounted on cars and ships) - Trunk communications equipment
- Traffic-signal control equipment - Gas leakage detectors with an auto-shut-off feature
- Emergency equipment for responding to disasters and anti-burglary devices • Safety devices

6. Do not use products in this Data Book for the equipment requiring strict reliability such as (without limitation)

- Space equipment • Aeronautic equipment - Atomic control equipment
- Submarine repeater equipment - Medical equipment

7. Copyright © 1995 by Fuji Electric Co., Ltd. All rights reserved. No part of this Data Book may be reproduced in any form or by any means without the express permission of Fuji Electric.
8. If you have any question about any portion in this Data Book, ask Fuji Electric or its sales agents before using the product. Neither Fuji nor its agents shall be liable for any injury caused by any use of the products not in accordance with instructions set forth herein.

## CONTENTS



## Note

- Parts tolerance and characteristics are not defined in all application described in this Data book. When design an actual circuit for a product, you must determine parts tolerances and characteristics for safe and economical operation.


## 1. Description

FA5502P/M is a control IC for a power factor correction system. This IC uses a CMOS device with high dielectric strength ( 30 V ) to implement low power consumption. This IC uses the average current control system to ensure stable operation. With this system, a power factor of $99 \%$ or better can be achieved.

## 2. Features

- Low current consumption by CMOS process
- Stand-by : $3 \mu \mathrm{~A}(\mathrm{max})$, Start-up : $30 \mu \mathrm{~A}(\mathrm{max})$, Operating : $4 \mathrm{~mA}($ typ $)$
- Good regulation of PFC output voltage from no-load to full-load
- Drive circuit for connecting a power MOSFET(Iout $= \pm 1.5 \mathrm{~A}$ )
- Pulse-by-pulse overcurrent and overvoltage limiting function
$- \pm 2 \%$ accuracy reference voltage for setting DC output and overvoltage protection
- Output ON/OFF control function by external signal
- External synchronizing input pin for synchronous operation with other circuits
- Undervoltage lockout function (ON:16.5V, OFF:8.9V)
- 16-pin package (DIP/SOP)


## 3. Outline

DIP-16 (FA5502P)
SOP-16 (FA5502M)


## 4. Block diagram



## 5. Pin assignment

| Pin No. | Symbol | Function | Description |
| :---: | :--- | :--- | :--- |
| 1 | IFB | Current error amplifier <br> output | Output of current error amplifier to connect <br> lompensation network |
| 2 | IIN- | Inverting input to current <br> error amplifier | Inverting input of current error amplifier to <br> connect compensation network |
| 3 | VDET | Multiplier input | Input of multiplier to detect sinusoidal <br> waveform |
| 4 | OVP | Overvoltage protection <br> input | Input to overvoltage protection circuit |
| 5 | VFB | Voltage error amplifier <br> output | Output of voltage error amplifier to connect <br> compensation network |
| 6 | VIN- | Inverting input to voltage <br> error amplifier | Inverting input to voltage error amplifier to <br> detect PFC output voltage |
| 7 | GND | Ground | Ground |
| 8 | OUT | Output | Output for direct driving a power MOSFET |
| 9 | VC | Power supply to output <br> circuit | Power supply to output circuit |
| 10 | VCC | Power Supply | Power supply for IC |
| 11 | CS | Soft-start | A pin to connect a capacitor for soft-start |
| 12 | ON/OFF | Output ON/OFF control <br> input | Input of ON/OFF control circuit |
| 13 | REF | Reference voltage | Reference voltage output |
| 14 | SYNC | Oscillator synchronization <br> input | Input of synchronization signal |
| 15 | CT | Oscillator timing capacitor <br> and resistor | A pin to connect timing capacitor and <br> resistor to set oscillation frequency |
| 16 | IDET | Non-inverting input to <br> current error amplifier | Input of inductor current signal |

## 6. Ratings and characteristics

The contents are subject to change without notice. When using a product, be sure to obtain the latest specifications.

## (1) Absolute maximum ratings

| Item |  |  | Symbol | Rating | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage | VC pin |  | Vc | Vcc | V |
|  | VCC pin Low impedance source (Icc>15mA) |  | Vcc1 | 30 | V |
|  | VCC pin Internal zener clamp voltage (Icc<15mA) |  | Vcc2 | Self Limiting | V |
| Output peak current |  |  | Iout | $\pm 1.5$ | A |
| SYNC,VIN-,VDET and OVP pins Input voltage |  |  | VSYNC <br> VVIN- <br> Vvdet <br> Vovp | -0.3 to 5.0 | V |
| IDET pin input voltage |  |  | VIDET | -10 to 5.0 | V |
| ON/OFF pin input voltage |  |  | Von/OFF | -0.3 to Vcc | V |
| REF pin source current |  |  | IREF | -10 | mA |
| Power dissipation ( $\mathrm{Ta}=25^{\circ} \mathrm{C}$ ) |  | DIP-16 | Pd | 850 | mW |
|  |  | SOP-16 |  | 650 | mW |
| Ambiance temperature |  |  | Ta | -30 to +105 | ${ }^{\circ} \mathrm{C}$ |
| Maximum junction temperature |  |  | Tj | +150 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature |  |  | Tstg | -40 to +150 | ${ }^{\circ} \mathrm{C}$ |

Note) VC and ON/OFF pins voltage must be less than or equal to VCC pin voltage in all the conditions.
Peak current at OUT pin may flow to rated value neither according to supply voltage nor temperature conditions.

## Maximum dissipation curve


(2) Recommended operating conditions

| Item | Symbol | MIN | TYP. | MAX | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Supply voltage | Vcc,Vc | 10 |  | 28 | V |
| IDET pin input voltage | VIDET | -1.0 |  | 0 | V |
| VDET pin input voltage | VVDET | 0 |  | 2.4 | V |
| VDET pin peak input voltage | VPVDET | 0.65 |  | 2.4 | V |
| Oscillation frequency | fosc | 15 |  | 150 | kHz |
| Oscillation timing capacitance | CT | 330 |  | 1000 | pF |
| Oscillation timing resistance | RT | 10 |  | 75 | $\mathrm{k} \Omega$ |
| Noise <br> pin | filter resistance connected to IDET | Rn | 0 |  | 27 |
| REF-GND capacitance | Cref | 0.1 | 0.47 |  | $\mu \mathrm{~F}$ |

Note) If the synchronous operation is not necessary, connect the SYNC pin to GND.
（3）Electrical Characteristics（Unless otherwise specified， $\mathrm{Vcc}=\mathrm{Vc}=18 \mathrm{~V}, \mathrm{Ta}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{T}}=470 \mathrm{pF}, \mathrm{R}_{\mathrm{T}}=22 \mathrm{k} \Omega$ ）

Reference voltage section（REF pin）

| Item | Symbol | Condition | MIN | TYP | MAX | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Output voltage | VREF |  | 4.8 | 5 | 5.2 | V |
| Line regulation | Vrdv | Vcc $=10$ to 28 V |  |  | $\pm 25$ | mV |
| Load regulation | Vrdi | ILoad $=0.1$ to 2 mA | -50 | -25 |  | mV |
| Temperature stability | VrdT | Ta $=-30$ to $105^{\circ} \mathrm{C}$ |  | $\pm 0.5$ |  | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |

## Oscillator section（CT，SYNC pin）

| Item | Symbol | Condition | MIN | TYP | MAX | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Oscillation frequency | fosc | $\mathrm{CT}=470 \mathrm{pF}$, <br> $\mathrm{RT}=22 \mathrm{k} \Omega, \mathrm{Ta}=25^{\circ} \mathrm{C}$ | 71 | 78 | 85 | kHz |
| Voltage stability | fdv | $\mathrm{Vcc}=10$ to 28 V |  | $\pm 1$ | $\pm 3$ | $\%$ |
| Temperature stability | fdT | $\mathrm{Ta}=-30$ to $+105^{\circ} \mathrm{C}$ |  | $\pm 0.04$ | $\pm 0.07$ | $\% /{ }^{\circ} \mathrm{C}$ |
| Output peak voltage | VosC |  |  | 3.4 |  | V |
| Synchronizing input <br> threshold voltage | VTHSYNC | SYNC pin voltage | 1.0 | 1.5 | 2.0 | V |
| SYNC pin input current | ISYNC | SYNC pin＝2V | 75 | 125 | 175 | $\mu \mathrm{~A}$ |

Pulse width modulation circuit section（OUT pin）

| Item | Symbol | Condition | MIN | TYP | MAX | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Maximum duty cycle | DMAX |  | 91 | 94 | 97 | $\%$ |

Overcurrent limiter circuit section（IDET pin）

| Item | Symbol | Condition | MIN | TYP | MAX | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Input threshold voltage | VTHOCP | IDET pin voltage | -1.20 | -1.10 | -1.00 | V |
| Delay time | TpdoCP |  |  | 150 |  | ns |

Soft start circuit section（CS pin）

| Item | Symbol | Condition | MIN | TYP | MAX | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Charge current | ICHG | CS pin＝0V |  | -11 |  |  |
| Input threshold voltage | VTHCSO | Dutycycle＝0\％ |  | 0.34 |  | VA |
|  | VTHCSM | Dutycycle＝DMAX |  | 3.40 |  | V |

## Output ON／OFF control circuit section（ON／OFF pin）

| Item | Symbol | Condition | MIN | TYP | MAX | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| On－state input current | ITHON | ON／OFF pin＝VTHON |  |  | $\pm 500$ | nA |
| ON／OFF control <br> threshold voltage | VTHON | OFF $\rightarrow$ ON | 3.55 | 3.95 | 4.35 | V |
|  | VTHOFF | ON $\rightarrow$ OFF | 2.40 | 2.80 | 3.20 | V |

Voltage error amplifier section（VIN－，VFB pin）

| Item | Symbol | Condition | MIN | TYP | MAX | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Reference voltage | Vr |  | 1.519 | 1.550 | 1.581 | V |
| Line regulation | Vredv | Vcc $=10$ to 28 V |  | $\pm 0.5$ |  | mV |
| Temperature stability | Vred | Ta -30 to $105^{\circ} \mathrm{C}$ |  | $\pm 0.2$ |  | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| Input bias current | IBE |  |  |  | $\pm 500$ | nA |
| Open loop gain | Ave |  | 60 |  |  | dB |
| Output voltage | VoE + | No load | 3.7 | 4.1 | V |  |
|  | VoE－ | No load |  | 50 | 200 | mV |
| Output source current | IoE + | VFB pin＝0V |  | -2.8 |  | mA |
| Output sink current | IOE－ | VFB pin＝2V |  | 280 |  | $\mu \mathrm{~A}$ |

## Current error amplifier section (IIN-, IFB, IDET pin)

| Item | Symbol | Condition | MIN | TYP | MAX | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Input threshold voltage | VTHIDET | VDET pin $=0 \mathrm{~V}$ <br> VFB pin= Vr <br> Rn $=30 \Omega$ | -50 | 0 | 50 | mV |
|  | IBC | IDET pin=0V | -350 | -250 | -150 | $\mu \mathrm{~A}$ |
|  | Avc |  | 60 |  |  | dB |
| Output voltage | Voc + | No load | 3.55 | 3.8 |  | V |
|  | Voc- | No load |  | 50 | 200 | mV |
| Output source current | Ioc + | IFB pin=0V |  | -5.1 |  | mA |
| Output sink current | Ioc- | IFB pin=2V |  | 800 |  | $\mu \mathrm{~A}$ |

Multiplier section (VDET, IIN-, VFB pin)

| Item | Symbol | Condition | MIN | TYP | MAX | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| VDET pin input voltage | VMVDET |  | 0 |  | 2.4 | V |
| VFB pin input voltage | VMVFB |  | 1.5 |  | 3.5 | V |
| Input bias current | IBVDET | VDET pin=0V | -1.5 | -0.5 |  | $\mu \mathrm{~A}$ |
| Output current | IM | IIN- pin=0V |  | -44 |  |  |
| Output voltage factor | K |  |  | -1.2 |  |  |

Overvoltage protection circuit section (OVP pin)

| Item | Symbol | Condition | MIN | TYP | MAX | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Input threshold voltage | VTHOVP | OVP pin voltage | 1.607 | 1.640 | 1.673 | V |
| VTHOVP/Vr ratio | $\alpha$ |  | 1.037 | 1.058 | 1.079 | - |
| Input bias current | IBovP | OVP pin=0V | -1.0 | -0.3 |  | $\mu \mathrm{~A}$ |
| Delay time | Tpdovp |  |  | 150 |  | ns |

Undervoltage lockout circuit section (VCC pin)

| Item | Symbol | Condition | MIN | TYP | MAX | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Start-up threshold <br> voltage | VTHUON |  | 15.5 | 16.5 | 17.5 | V |
| Shutdown threshold <br> voltage | VTHUOFF |  | 8.2 | 8.9 | 9.6 | V |
| Hysteresis voltage | VUHYS |  | 6.8 | 7.6 | 8.4 | V |

Output circuit section (OUT, VC pin)

| Item | Symbol | Condition | MIN | TYP | MAX | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Low output voltage | VoL | IOL=100mA |  | 0.5 | 1.0 | V |
| High output voltage | VoH | IOH $=-100 \mathrm{~mA}$, <br> Vcc=18V | 15.5 | 16.5 |  | V |
| Rise time | tr | No load |  | 50 |  | ns |
| Fall time | tf | No load |  | 50 |  | ns |

Power supply current (VCC pin)

| Item | Symbol | Condition | MIN | TYP | MAX | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Stand-by current | ICCST | Vcc=14V |  |  | 3 | $\mu \mathrm{~A}$ |
| Starting-up current | ICcSTA | Vcc=start threshold |  | 10 | 30 | $\mu \mathrm{~A}$ |
| Operating-state supply <br> current | Iccop | No load |  | 4 | 6 | mA |
| OFF-state supply current | ICcoFF | ON/OFF pin=0V |  | 80 | 200 | $\mu \mathrm{~A}$ |

## 7. Characteristic curves

(Unless otherwise specified, $\mathrm{Vcc}=\mathrm{Vc}=18 \mathrm{~V}, \mathrm{Ta}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{T}}=470 \mathrm{pF}, \mathrm{RT}=22 \mathrm{k} \Omega$ )







Downloaded from Elcodis.com electronic components distributor



OVP input threshold voltage(VTHOVP) vs. junction temperature( $\mathrm{Tj}_{\mathrm{j}}$ )


IDET pin voltage(VIDET) vs. IIN- pin voltage(VIIN-)


Voltage error amplifier reference voltage( Vr ) vs. junction temperature $(\mathrm{Tj})$


OCP input threshold voltage(VTHOCP) vs. junction temperature( $\left.\mathrm{Tj}^{( }\right)$




Operating-state supply current(Iccop) vs. junction temperature( Tj )


OFF-state supply current(ICCOFF) vs. supply voltage(Vcc)


Supply current(Icc) vs. supply voltage(Vcc) (enlarged)


## 8．Description of each circuit

## （1）Oscillator section

The oscillator generates sawtooth waveform between 0.3 V and 3.4 V by charging and discharging capacitor．Fig． 1 shows the connection．The oscillation frequency is determined by CT and RT．
（see characteristics curve）．

The oscillator waveform is input to the PWM comparator．The oscillator is also used for determining the maximum duty cycle of output pulses．Concretely， a signal is sent to the output circuit section and the OUT pin is forced to be Low level during the CT discharge period（fall time of CT pin voltage）．



Fig． 1 Oscillator circuit
SYNC pin（pin 14）is a synchronizing signal input pin． It is usable for synchronized operation．When it is desired to adopt synchronized operation，the free－running frequency（determined by $\mathrm{CT}_{T}$ and RT ） must be set about $10 \%$ lower than that of external synchronizing signal．

The input resistance in SYNC pin is approximately $16 \mathrm{k} \Omega$ ．Usually，a square－wave synchronizing signal is differentiated by $R$ and $C$ ，and the voltage input to SYNC pin is so arranged to be below 1 V within CT discharge period．Concretely，the waveform must satisfy the condition in Fig．3．

Depending on the amplitude，etc．of square－wave signal used as external synchronizing signal，the RC differentiating circuit shown in Fig． 2 could not generate a waveform in Fig．3．In such a case，add a resistor between SYNC pin and GND so as to clear the condition in Fig． 3.

Fig． 5 shows timing chart of synchronized operation．

Note that diode D2 in Fig． 2 is required so that no negative voltage will be applied to SYNC pin while in the discharge period of capacitor Csy in the differentiating circuit．Considering the rated voltage of SYNC pin，use a Schottky diode of a low forward voltage．

Unless the external synchronization function is used， connect SYNC pin to GND pin to avoid a malfunction．


Fig． 2 SYNC pin circuit（1）


Fig． 3 Condition for SYNC pin signal


Fig． 4 SYNC pin circuit（2）


Fig． 5 Timing chart of synchronized operation

## （2）Voltage error amplifier and overvoltage limiting circuit

ER．AMP is an error amplifier which constitutes a voltage feedback loop for keeping the output voltage constant．The non－inverting input is internally connected to reference voltage Vr of 1.55 V （typ．）． Fig． 6 shows the connection．The output voltage is determined by：

$$
\mathrm{V}_{\mathrm{O}}=\frac{\mathrm{R} 1+\mathrm{R} 2}{\mathrm{R} 1} \times \mathrm{Vr} \cdots(1)
$$

The error amplifier output is pinned out at VFB pin （pin 5）．Between VFB pin and VIN－pin，RC network are connected for loop compensation．The voltage gain $A v$ is expressed by

$$
A_{V}=\frac{R 4}{R 3(1+j \omega C 1 \times R 4)} \cdots \cdot(2)
$$

Cutoff frequency fc is expressed by：

$$
\mathrm{f}_{\mathrm{C}}=\frac{1}{2 \pi \mathrm{C} 1 \times \mathrm{R} 4} \cdots \cdot(3)
$$

If 100 Hz or 120 Hz ripples appear at the error amplifier output，the PFC converter will not operate stably．Therefore，determine C1 and R4 so that voltage gain Av at 100 Hz or 120 Hz will be small enough．Also set fc to approximately 1 Hz to ensure a stable operation．Practically，the optimum value should be determined by evaluation in the actual circuit．

To limit the output voltage when it has risen above the normal voltage，overvoltage limiting comparator OVP．COMP is incorporated．Its threshold voltage $V p$ is as follows：

$$
V_{P}=\alpha \times V r \quad(\alpha=1.058(\mathrm{typ})) \cdots(4)
$$

According to the connection in Fig．6，therefore，the output overvoltage is limited to 1.058 times（typ．）the normal output voltage．


Fig． 6 Voltage error amplifier and overvoltage limiting circuit

## （3）Current error amplifier and overcurrent limiter circuit

CUR．AMP is an error amplifier which constitutes a current loop to control the line current to a sinusoidal waveform．As shown in Fig．7，to IIN－pin（pin 2），a multiplier output is connected via resistor RA as a current reference signal．Inductor current is monitored by IDET pin（pin 16）．The IDET pin should be used within the voltage range from 0 V to -1.0 V in normal operation．RC network for loop compensation is connected between IFB pin and IIN－pin．According to the circuit in Fig．7，the characteristics of voltage gain AV are as shown in Fig．8．Where，

$$
\begin{aligned}
& Z=\frac{1}{2 \pi R 5 \times C 3} \cdots(5) \\
& P=\frac{1}{2 \pi R 5 \times C} \quad C=\frac{C 2 \times C 3}{C 2+C 3} \cdots(6)
\end{aligned}
$$

Voltage gain（G1）between $Z$ and $P$（gain between IDET pin and IFB pin）in Fig． 8 is：

$$
\mathrm{G} 1=20 \log \left(0.75\left(\frac{R 5}{R A}+1\right)\right) \cdots \cdot(7)
$$

Select $C 2$ and $C 3$ so that $P / Z$ will be about 10 for adequate phase margin．The output of current error amplifier is input to PWM comparator．
The optimum value of loop compensation should be determined by evaluation in actual circuit referring to application circuit，etc．

To limit the overcurrent，overcurrent limiting comparator OCP．COMP is provided．The threshold voltage at IDET pin is -1.10 V （typ．）．If a noise is picked up at IDET pin，suppress it by connecting Rn and Cn ． Rn must be lower than $27 \Omega$ ．


Fig． 7 Current error amplifier and overcurrent limiting circuit


Fig. 8 Voltage gain of CUR.AMP

## (4) PWM comparator

Fig. 9 shows the configuration of PWM comparator. Oscillator output VCT and current error amplifier output VIFB are compared. While VCT < VIFB, PWM comparator output goes High and OUT pin also goes High. Note that, during the oscillator discharge period, OUT pin is forced to be Low, thereby determining the maximum duty cycle. (see characteristics curve).

CS pin (pin 11) is a soft start pin. When start up, an internal constant current ( $11 \mu \mathrm{~A}$ (typ.)) charges capacitor C4 for soft start. Priority is given to Vcs or VIFB whichever is lower. Fig. 10 shows PWM comparator timing chart.


Fig. 9 PWM comparator circuit


Fig. 10 PWM comparator timing chart

## (5) Multiplier

The multiplier generates a current reference signal. The rectified line voltage is divided down by resistor and monitored by VDET pin (pin 3). Considering the dynamic range of multiplier, design the R6 and R7 in Fig. 11 so that the peak voltage at VDET pin within a range from 0.65 V to 2.4 V over the entire range of line voltage. VFB pin is normally above 1.55 V and, at this status, multiplier output voltage Vm is approximately expressed by:

$$
\mathrm{Vm}=1.25-\mathrm{K} \times\left(\mathrm{V}_{\mathrm{VFB}}-1.55\right) \times \mathrm{V}_{\mathrm{VDET}} \cdots \cdot \cdot(8)
$$

Where
K: Output voltage factor (multiplier section)
When VFB pin is lower than 1.55 V , compensation circuit for light load operates.

As shown in Fig.7, Vm is applied via a resistor of $11 \mathrm{k} \Omega$ to inverting input (IIN-) of current error amplifier CUR. AMP. (For input/output characteristics of multiplier, see characteristics curve.)


Fig. 11 Multiplier circuit

## (6) ON/OFF control circuit

Fig. 12 shows the configuration of the ON/OFF control circuit. The ON/OFF control circuit consists of a comparator with hysteresis. To turn the IC from OFF mode to operating mode, pull up the ON/OFF pin voltage to 3.95 V (typ.) or higher. On the other hand, to turn the IC from operating mode to OFF mode, pull down the ON/OFF pin to 2.80 V (typ.) or lower.

In the OFF mode, the reference (REF) voltage is cut off, and the CS pin and OUT pin go approximately 0 V . IC consumption current during OFF mode is $200 \mu \mathrm{~A}$ (max.) which is much smaller than at an operating mode.
The input current at ON/OFF pin is a very small value of 500 nA .

In the case that external signal is applied to ON/OFF pin, the ON/OFF pin voltage must not exceed the VCC pin voltage, even when start up or stop operation.

If ON/OFF operation is not made by external signal, the ON/OFF pin is normally pulled up to Vcc pin through $10 \mathrm{k} \Omega$ to $1 \mathrm{M} \Omega$. Then ON/OFF pin voltage goes to approximately Vcc voltage.


Fig. 12 ON/OFF control circuit

## (7) Output circuit

As shown in Fig.13, VC pin (pin 9) is configured as the high power terminal, independent of the IC power terminal (VCC pin). This pin allows an independent drive resistance when the power MOSFET is ON and OFF. Suppose the drive resistance when ON and OFF are Rg (on) and Rg (off),

$$
\begin{aligned}
& \mathrm{Rg}(\mathrm{on})=\mathrm{Rg} 1+\mathrm{Rg} 2 \quad \cdots \cdots(9) \\
& \mathrm{Rg}(\mathrm{off})=\mathrm{Rg} 2 \quad \cdots \cdot(10)
\end{aligned}
$$

At standby, the OUT pin is kept Low.
If the drain voltage of power MOSFET oscillates, a parasitic capacitance between gate and drain may swing the OUT pin (pin 8) of IC below OV. If OUT pin voltage falls below -0.3 V , a current may flow to the parasitic element in IC, whereby the IC may malfunction. In such a case, Schottky diode must be connected between OUT pin and GND so as not to allow a parasitic current to flow to IC.

If $V C$ pin is fed with a source which is independent of VCC pin, the voltage of VC pin must not exceed that of VCC pin even start up or stop operation.

## Quality is our message



Fig. 13 Output circuit

## (8) Undervoltage lockout circuit

This IC contains an undervoltage lockout circuit to prevent malfunction when the Vcc voltage drops. When the Vcc voltage rises from OV, this IC starts operation at 16.5 V (typ.). If the Vcc voltage drops after the IC starts up, this IC stops operation at 8.9 V (typ.).
When IC stops operation by undervoltage lockout circuit, OUT pin and CS pin is kept low

## (9) Compensation circuit for light load

If the output of multiplier and the input of current error amplifier do not have offset voltage, the input current to the converter is approximately zero under condition that the PFC converter operates in no load. But an actual multiplier and current error amplifier may have offset voltage. If the offset voltage is negative, the input current, which corresponds to the offset voltage, flows into the converter even when the PFC converter operates in no load. In this case, the PFC output voltage rises abnormally because of too much input current.

To avoid these, this IC has an automatic offset correction circuit for light load. The output voltage of error amplifier is approximately 1.55 V or higher in normal operation.

If the output voltage drops below 1.55 V , this circuit operates. If there is a negative offset voltage, the output voltage of error amplifier falls below 1.55 V in the case that the PFC converter operates in no load or light load. Then, the offset voltage is corrected in the multiplier circuit. Because of this operation, even under no load or light load, the PFC output voltage does not rise abnormally, but is always kept stable. The amount of correction changes linearly according to the output of error amplifier, which can make operation stable.

Fig. 14 shows the outline of the effect of this circuit.


Fig. 14 Operation outline of compensation circuit for light load

## 9. Design advice

## (1) Vcc circuit

Vcc voltage can be supplied from an auxiliary winding of the inductor. An example circuit is shown in Fig. 15.


Fig. 15 Vcc circuit (1)
In this circuit, R8 is a start up resistor. The start up resistor R8 should be satisfied the following formula in order to supply with at least $30 \mu \mathrm{~A}$ of IC start up current.

$$
\mathrm{R} 8<\frac{\sqrt{2} \times \operatorname{Vac}(\min )-17.5}{30 \times 10^{-6}} \cdots \cdot(11)
$$

Note that this formula is a minimum condition for starting the IC. Practically, determine the value upon taking into account the start up time required for converter. The start up time must be determined upon measurement at actual circuit operation.

In steady state, Vcc is supplied from the auxiliary winding (sub) of inductor. When the IC is just starting up, however, it takes time for the voltage from auxiliary winding to rise enough. The value of capacitor C5 connected to Vcc pin should be determined to prevent Vcc from falling below the OFF threshold voltage of UVLO during this period. The capacity of C5 should be determined by evaluation in the actual circuit because the time lag is different in each circuit.


Fig. 16 Vcc voltage at start up

Even after PFC starts up, Vcc may fall due to step changes of the load or inputs. To prevent the IC from stopping in those cases, the circuit shown in Fig. 17 is effective to prolong the hold time of the Vcc voltage. After the PFC converter starts up, Vcc is supplied through C6. Therefore, you can prolong the hold time of Vcc by using a large capacity for C6.


Fig. 17 Vcc circuit (2)
In some case, the Vcc voltage cannot be supplied enough in light load condition. In this case, the circuit shown in Fig. 18 may be effective to improve the Vcc. The appropriate value of C 7 and R 9 should be determined by evaluation in actual circuit because they depend on each circuit.


Fig. 18 Vcc circuit (3)

## (2) Supplying Vcc from external power supply

If Vcc is not supplied from the auxiliary winding of inductor but from an external power supply, pay attention to the followings.

- In order to start up the IC, Vcc must be above the ON threshold voltage VTHUON (17.5V (max.)) of undervoltage lockout circuit (UVLO). When starting up, apply at least this VTHUON. After starting up, the operation is available within the recommended range of 10 to 28 V .
- If a noise is applied to Vcc pin, it may cause malfunction. To avoid a noise, connect a capacitor near VCC pin even when Vcc is supplied from an external power supply. To prevent a malfunction, suppress the noise below about $\pm 0.6 \mathrm{~V}$. And, make sure there is no malfunction attributable to noise.


## (3) Designing a boost converter

Fig. 19 shows a basic circuit of boost converter used as an PFC converter. The following describes how to determine each values of the circuit.


Fig. 19 Boost converter circuit

## (3-1) Output voltage

Set the output voltage of boost converter at least 10 V higher than the peak value of maximum input voltage to ensure a stable operation. When it is used as PFC converter, the input voltage has a sinusoidal waveform. Therefore, set the output voltage Vo by:

$$
\begin{align*}
& \mathrm{Vo} \geq \sqrt{2} \times \mathrm{Vin}_{(\max )}+10[\mathrm{~V}]  \tag{12}\\
& \operatorname{Vin}_{(\max )}: \text { Maximu } \mathrm{AC} \text { input voltage }[\mathrm{Vrms}]
\end{align*}
$$

## (3-2) Inductor

When PFC converter operates in the continuous current mode, select an approximate inductance considering the ratio of inductor ripple current to the peak input current by:

$$
\begin{equation*}
\mathrm{L} \geq \frac{\operatorname{Vin}^{2}(\mathrm{Vo}-\sqrt{2} \times \operatorname{Vin})}{\gamma \times \mathrm{fs} \times \operatorname{Pin} \times \mathrm{Vo}} \cdots(13 \tag{13}
\end{equation*}
$$

Where,
Vin: AC input voltage [Vrms]
$\gamma$ : Ratio of ripple content to peak input current.
(Set to approx. 0.2, see Fig.20)
fs: Switching frequency [Hz]
Pin: Maximum input power [W]


Fig. 20 Outline of inductor and AC line current

## (3-3) Current detecting resistance Rs

Rs is a resistor which allows to detect an inductor current to control the line current into sinusoidal.
Because the threshold voltage for overcurrent limiting circuit is -1.1 V (typ.), peak inductor current limit Ip is calculated by:

$$
\mathrm{Ip}=\frac{1.1}{R_{\mathrm{S}}}[\mathrm{~A}] \cdots(14)
$$

So that the voltage inputted to IDET pin will not be beyond -1 V , whereby the overcurrent limiting circuit will not operate at a normal operation, calculate Rs by:

$$
\begin{aligned}
& \mathrm{R}_{\mathrm{S}} \leq \frac{\operatorname{Vin}_{(\min )}}{\sqrt{2} \times \operatorname{Pin}_{(\max )}}[\Omega] \cdots(15) \\
& \text { Where, } \\
& \text { Vin (min): Minimum AC input voltage [Vrms] } \\
& \text { Pin (max): Maximum input position [W] }
\end{aligned}
$$

As a matter of fact, the peak current changes with switching ripple current contained in the inductor current, circuit efficiency, etc. Definitely determine it by evaluation on a actual circuit.

## (3-4) Smoothing capacitor

PFC converter output contains ripple voltage of twice the line frequency as shown in Fig.21.
Instantaneous value $\mathrm{Vo}(\mathrm{t})$ of output voltage is approximated by:

$$
\begin{equation*}
\mathrm{Vo}(\mathrm{t})=\mathrm{Vo}-\frac{\mathrm{lo}}{2 \omega_{0} \times \mathrm{Co}} \times \sin \left(2 \omega_{0} \times \mathrm{t}\right) \tag{16}
\end{equation*}
$$

Where,
lo: Output current [A]
$\omega_{0}=2 \pi f_{0}(\mathrm{fo}: \mathrm{AC}$ line frequency $[\mathrm{Hz}]$ )
Co: Output smoothing capacitance [F]
Therefore, output ripple voltage $\operatorname{Vrp}(p-p)$ is:

$$
\mathrm{Vrp}=\frac{\mathrm{lo}}{\omega_{0} \times \mathrm{Co}} \cdots(17)
$$

Using formula (17), determine the necessary value. The overvoltage limiting circuit of FA5502 monitors the instantaneous output voltage. Therefore, determine the capacitance of smoothing capacitor Co so that the instantaneous output voltage including the ripple at a normal operation will not reach the overvoltage limit.


Fig. 21 Output ripple voltage

## (4) Output overvoltage at light load

A compensation circuit for light load is incorporated for preventing an overvoltage when light or no load. Though, according to the condition, this circuit may not compensate enough and overvoltage may occur. To prevent overvoltage, the following condition must be satisfied.

- Noise filter resistor Rn connected to IDET pin (pin 16) must be below $27 \Omega$.
- As shown in Fig.22, DC gain limiting resistor R10 for current error amplifier must not be connected between IFB pin (pin 1) and IIN- pin (pin 2).


Fig. 22 Prevention of overvoltage at light load

## (5) Notes for setting the output voltage and overvoltage limit

In the actual circuit, the output voltage drops depending on the line voltage or load current. Therefore, the output voltage may be lower than the voltage calculated by expression (1) in "8-(2)". When setting the output voltage, sufficiently evaluate it on an actual circuit.

On the circuit shown in Fig. 6 in "8-(2)", the overvoltage setting is fixed at 1.058 times the output voltage setting.

For setting the overvoltage independently of the output voltage setting, connect voltage divider additionally to OVP pin as shown in Fig.23.

On the circuit in Fig.23, even if the voltage divider for setting the output voltage has troubled, the overvoltage limiting circuit operates properly, thereby preventing the output voltage from rising excessively.


Fig. 23 Independent setting of OVP limit

## (6) Improvement of output voltage regulation

As stated in " $9-(5)$ ", the output voltage may change with input voltage or load current on the circuit in Fig. 6 in "8-(2)", thereby causing a problem in some case. In such a case, the circuit in Fig. 24 may improve the regulation.


Fig. 24 ER.AMP circuit for improvement of regulation
Voltage gainAv2 of this circuit is expressed by:

$$
A_{V 2}=\frac{1+j \omega C 9 \times R 13}{j \omega((C 8+C 9)+j \omega C 8 \times C 9 \times R 13) R 3} \cdots(18)
$$

Optimum values depend on an each circuit. Referring the following relations or the example applied to " 10 Example of application circuit", adjust the values on actual circuit.

- Set the voltage gain Av2 at 100 or 120 Hz almost the same as before changing the compensation circuit.
- Determine C8, C9 and R13 so as to satisfy the following relations.
- Set fz determined by the following expression to several Hz to several ten Hz .

$$
\mathrm{f}_{\mathrm{z}}=\frac{1}{2 \pi \mathrm{C} 9 \times \mathrm{R} 13} \cdots \cdot(19)
$$

- Set $f p$ determined by the following expression so that the fp/fz ratio is about 10 .

$$
\mathrm{fp}=\frac{1}{2 \pi \mathrm{C} \times \mathrm{R} 13} \quad \mathrm{C}=\frac{\mathrm{C} 8 \times \mathrm{C} 9}{\mathrm{C} 8+\mathrm{C} 9} \cdots \cdot(20)
$$

*Example of values applied to " 10 Example of application circuit"

$$
\mathrm{C} 8=0.033 \mu \mathrm{~F}, \mathrm{C} 9=0.15 \mu \mathrm{~F},
$$

$$
\mathrm{R} 13=330 \mathrm{k} \Omega, \mathrm{R} 3=100 \mathrm{k} \Omega
$$

(These values are given as references and not intended for guaranteeing the operation in any circuit.)

In this circuit, not only the output voltage characteristics at a steady status but also transient response to line voltage and load current may change. Before determining the circuit values, evaluate sufficiently.

## (7) Prevention of intermittent switching of low frequency

An intermittent switching below 10 Hz may occur in some application. It may be avoided by the following methods. They are given as typical preventions of intermittent switching and may not be effective for certain circuits. They may also affect the characteristics of PFC converter. Sufficiently check the operation on a actual circuit.

## (7-1) Lowering the dc gain of voltage error amplifier

Lower the dc gain of the voltage error amplifier. Concretely, reduce the resistance of R4 on the circuit in Fig. 6 in "8-(2)". Note that, in this case, the line and load regulation will be lowerd.

## (7-2) Connection of Rofst

Adjust the offset of the current error amplifier. Concretely, connect a resistor Rofst of $1 \mathrm{M} \Omega$ or higher between REF pin and IIN- pin as shown in Fig. 25. Note that, in this case, the input current will be distorted and the power factor will be slightly lowered.


Fig. 25 Connection of Rofst
(7-3) Change of compensation network of voltage error amplifier
Replace the compensation network connected to the voltage error amplifier with the circuit in Fig. 24 in "9-(6)". Note that, in this case, the transient response may be different from that before the change.

## (8) Improvement of operation around zero crossing

In some application, surge current may appear on the line current around zero crossing. This surge current may cause harmonic current especially in high order. In such a case, the following method may suppress this surge current.

## (8-1) Connection of Rofst

As shown in Fig.25, connect resistor Rofst between REF pin and IIN- pin. Use a resistor of about $1 \mathrm{M} \Omega$ or higher.

## (8-2) Increase of Dmax

Increase the maximum duty cycle. Concretely, select such a network of RT and CT for the same frequency that $C_{T}$ is a smaller and RT a larger.
(See (9) Oscillator setting and maximum duty cycle.)

## (9) Oscillator setting and maximum duty cycle

The maximum duty cycle is determined by forcing the OUT pin to be Low during the oscillator discharge period. The oscillator discharge period changes with RT and $C_{T}$ connected to $C T$ pin. On a network of $C_{T}$ and RT providing the same oscillation frequency, the discharge period shortens and the maximum duty cycle increases by minimizing $\mathrm{CT}_{\mathrm{T}}$ and maximizing RT. (See characteristics curve.) The maximum duty cycle may affect the input current waveform, particularly at zero crossing. Therefore, sufficiently test $\mathrm{CT}_{\mathrm{T}}$ and RT before determining them. Too small CT could not give a stable oscillation on account of noise, etc. It should be 330 pF or more according to the recommended condition.

## (10) Npte in use of SYNC pin

If the external synchronizing signal is not a square waveform or if has a trapezoid shape, a differentiating circuit of RC network may not satisfy the waveform condition shown in Fig. 3 in " 8 -(1)". In such a case, convert the external synchronizing signal into a square waveform by means of comparator or the like before inputting it to a differentiating circuit of RC network. (See "8-(1) Oscillator section".)

## (11) Prevention of malfunction by noise

Noise applied to each pin may cause malfunction of IC. If noise causes malfunction, see the notes summarized below and confirm in actual circuit to prevent malfunction.

Capacitor for noise suppressing should be connected as close to IC as possible so as to suppress noise effectively.

## (11-1) REF pin

REF pin voltage is supplied to each components of IC as voltage source and reference voltage. A noise applied to this pin may cause a malfunction of IC. To suppress a malfunction by noise, connect a capacitor of $0.1 \mu \mathrm{~F}$ or more between REF pin and GND.

## (11-2) IDET pin

If a noise is applied to IDET pin which detects induvtor current, the overcurrent limiting circuit may suffer from a malfunction. In such a case, insert an RC filter at IDET pin.

## (11-3) OVP pin

If a noise applied to OVP pin causes a malfunction, connect a noise suppressing capacitor between OVP and GND pins.

## (11-4) CT pin

A noise applied to CT pin, which is an oscillator output, may disturb the oscillation frequency or OUT pulses. The wiring between oscillator timing capacitor Ст and IC must be as short as possible so as to suppress the noise to CT pin. Pay utmost attention to

GND wiring so as not to generate a common impedance with other wires.

## (11-5) VCC pin

A noise applied to VCC pin may cause a malfunction. To suppress this noise, connect a capacitor near VCC pin even if IC is energized by another power supply. Determine the capacitance so that the noise generated at VCC pin will be within about $\pm 0.6 \mathrm{~V}$. Then, make sure no malfunction occurs by noise.

## (12) Voltage rating of IDET pin

The voltage rating of IDET pin, which monitors an inductor current, is -10 V . In case of a general boost circuit, a inrush current for charging the output smoothing capacitor Co flows at the instant when an AC input voltage is connected. This current may be by far greater than the input current at a normal operation. As a result, a voltage much higher than normal may be applied to IDET pin. Pay attention so that a voltage beyond the maximum voltage rating of -10 V will not be applied to IDET pin even at an instant when an AC input voltage has been connected. If there are cases where a voltage higher than rating is applied to IDET pin, insert a limiting circuit for inrush current, or add a Zener diode as shown in Fig. 26 or 27 to suppress the voltage applied to IDET pin.


Fig. 26 IDET pin protection (1)


Fig. 27 IDET pin protection (2)
(13) Prevention of malfunction by negative voltage of each pin
IDET pin is so designed as to input a negative voltage. In the case of other pins, however, if large negative voltage is applied, parasitic elements in IC may operate and it may cause a malfunction. Pay attention so that the voltage applied to pins other than IDET pin will not be lower than -0.3 V .

## 10. Example of application circuit



## Note

This application circuit exemplifies the use of IC for your reference only. Parts tolerance, parts characteristics, influence of noise, etc. are not defined in this application circuit. When design an actual circuit for a product, you must determine parts tolerance, parts characteristics, influence of noise, etc. for safe and economical operation. Neither Fuji nor its agents shall be liable for any injury caused by any use of this circuit.

