### **Features**

- PWM and Direction-controlled Driving of Four Externally Powered NMOS Transistors
- Internal Charge Pump Provides Gate Voltages for High-side Drivers in Permanent ON Mode and Supplies the Gate of the External Battery Reverse Protection NMOS
- 5V Regulator With External Power Device (NPN) and Current Limitation Function
- Reset Derived From 5V Regulator Output Voltage
- Sleep Mode With Supply Current of Typical 35 μA, Wake-up by Signal on Pin EN or on SCI Interface (Pin /DATA)
- Window Watchdog; the Watchdog Time is Programmable by Choosing a Certain Value of the External Watchdog Capacitor C<sub>CWD</sub> and the External Watchdog Resistor R<sub>CWD</sub>
- Battery Overvoltage Protection and Battery Undervoltage Management
- Overtemperature Protection
- SCI Transceiver (Operating in Differential or Single-ended Mode) for Use at Battery Voltage Level
- Digital Control Block With the Control Pins EN, DIR, PWM
- Internal Low-power Regulator With Low-power Band Gap (Trimmed With Four Bits) to Guarantee Power Dissipation in Sleep Mode and to Guarantee Parameters for Wake-up

## 1. Description

The ATA6026 is used to drive a continuous-current motor in a full H-bridge configuration. An external microcontroller controls the driving function of the ATA6026 by providing a PWM signal and a direction signal, and allows the usage of the ATA6026 in a windshield wiper application, for example.

The ATA6026 supports PWM and direction-controlled driving of four external power MOSFETs with two external bootstrap capacitors. The PWM control is performed by the high-side switch. The opposite low-side switch is permanently ON in the driving phase. Motor braking is performed using the low-side switches. A programmable dead time is included to prevent peak currents within the H-bridge. The maximum PWM frequency is 30 kHz.



# H-bridge Motor Driver

**ATA6026** 







Figure 1-1. Block Diagram



2

# 2. Pin Configuration

Figure 2-1. Pinning QFN32



Note: YWW Date code (Y = Year above 2000, WW = week number)

ATA6026 Product name ZZZZZ Wafer lot number

AL Assembly sub-lot number

Table 2-1. Pin Description

| Pin | Symbol      | Function              | Description                                                        | ESD Protection                                       |
|-----|-------------|-----------------------|--------------------------------------------------------------------|------------------------------------------------------|
| 1   | VINT        | Supply                | Output of internal voltage regulator (external blocking capacitor) | Open drain 14V<br>+ diode to GND<br>+ diode from VCC |
| 2   | GND         | Pin                   | Ground, substrate of ATA6026                                       | Diode to PGND                                        |
| 3   | VREF        | Analog in             | Reference resistor for reference current                           | Open drain 14V<br>+ diode to GND                     |
| 4   | VBAT_SWITCH | Analog out (HV)       | Connected with VBAT via an ATA6026-internal switch                 | Diodes to VBAT/GND                                   |
| 5   | SEM         | Digital input-PU      | Control of SCI mode (Single-ended Mode)                            | Diodes to GND/VCC                                    |
| 6   | EN          | Digital input (HV) PD | Enable control input                                               | Open drain HV + diode to<br>GND                      |
| 7   | PWM         | Digital input (HV) PD | PWM control input                                                  | Open drain HV + diode to<br>GND                      |
| 8   | DIR         | Digital input (HV) PD | Direction control input                                            | Open drain HV + diode to GND                         |
| 9   | DG1         | Digital output        | Status output 1                                                    | Diodes to GND/VCC                                    |
| 10  | DG2         | Digital output        | Status output 2                                                    | Diodes to GND/VCC                                    |
| 11  | /RESET      | Open drain-PU         | Reset output, active low                                           | Diodes to GND/VCC                                    |
| 12  | RX          | Digital output-PU     | Data output pin of SCI interface                                   | Diodes to GND/VCC                                    |
| 13  | TX          | Digital input-PU      | Transmit control input for SCI interface                           | Diodes to GND/VCC                                    |
| 14  | WD          | Digital input         | Watchdog trigger input                                             | Diodes to GND/VCC                                    |
| 15  | CMD         | Analog in/out         | Capacitor for definition of watchdog timer                         | Diodes to GND/VCC                                    |





 Table 2-1.
 Pin Description (Continued)

| Pin | Symbol | Function           | Description                                                              | ESD Protection                                    |
|-----|--------|--------------------|--------------------------------------------------------------------------|---------------------------------------------------|
| 16  | CC     | Analog in          | Cross conduction time definition                                         | Diodes to GND/VCC                                 |
| 17  | H2     | Analog out (HV)    | Gate of external high-side NMOS 2                                        | Floating open drain HV + diode to CB2             |
| 18  | S2     | Analog in/out (HV) | Source of external high-side NMOS 2                                      | Floating open drain HV + diode to H2              |
| 19  | CB2    | Analog in/out (HV) | Boost capacitor 2 voltage input                                          | Open drain HV + diode to GND                      |
| 20  | CB1    | Analog in/out (HV) | Boost capacitor 1 voltage input                                          | Open drain HV + diode to GND                      |
| 21  | S1     | Analog in/out (HV) | Source of external high-side NMOS 1                                      | Floating open drain HV + diode to H2              |
| 22  | H1     | Analog out (HV)    | Gate of external high-side NMOS 1                                        | Floating open drain HV + diode to CB1             |
| 23  | L2     | Analog out (HV)    | Gate of external low-side NMOS 2                                         | Open drain HV + diode to GND                      |
| 24  | L1     | Analog out (HV)    | Gate of external low-side NMOS 1                                         | Open drain HV + diode to GND                      |
| 25  | PGND   | Pin                | Power ground (used for drivers and power devices of charge pump)         | Diode to GND                                      |
| 26  | СР     | Analog out (HV)    | Charge pump output                                                       | Open drain HV + diode from<br>VBAT + diode to GND |
| 27  | VBAT   | Supply (HV)        | Battery voltage behind the reverse protection element                    | Open drain HV + diode to CP<br>+ diode to GND     |
| 28  | /DATA  | Analog in/out (HV) | Inverse data signal of SCI                                               | Floating open drain HV                            |
| 29  | DATA   | Analog in/out (HV) | Data signal SCI (high voltage + modulation)                              | Floating open drain HV                            |
| 30  | VCC    | Supply             | Feedback of regulated VCC and main supply of low voltage part of ATA6026 | Open drain 14V<br>+ diode to GND                  |
| 31  | VSHUNT | Analog in          | Sense input for current limitation in VCC regulator                      | Diodes to GND and VCC                             |
| 32  | VREG   | Analog out         | Base of external regulator pass device (NPN)                             | Open drain 14V<br>+ diode to GND                  |

## 3. Functional Description

### 3.1 Power Supply Unit

### 3.1.1 Power Supply

The ATA6026 is supplied by a reverse-protected battery voltage. To prevent damage to the IC, proper external protection circuitry must to be added. Use of a capacitor combination of storage and HF capacitors behind the reverse protection circuitry and closed to the VBAT pin of the ATA6026 (Figure 1-1 on page 2) is recommended.

A fully-internal low-power and low-drop regulator with a voltage of 5V and cleaned by an external blocking capacitor provides the necessary low-voltage supply needed for the wake-up process. The low-power band gap is trimmed by OTPDC and is also used for the big regulator. The following blocks are supplied by the internal regulator:

- · Enable input comparator
- Band gap
- · Wake-up part of the SCI interface
- Digital control of the complete ATA6026
- OTPDC
- VCC regulator (5V external)

The internal supply voltage VINT must not be used for any other supply reasons!

All the remaining blocks are supplied by the VCC regulator (5V).

For detection reasons by microcontroller, there is a high-voltage switch which brings out the battery voltage to the pin VBAT\_SWITCH. This switch is ON for VCC >  $V_{thRES}$ .

### 3.2 Sleep Mode

Sleep mode exists to guarantee the low quiescent current of the inactive ATA6026. In Sleep mode it is possible to wake up the IC by using the pins EN or /DATA. The following blocks are active in Sleep mode:

- Band gap
- Internal 5V regulator with external blocking capacitor of 100 nF
- Input structure for detecting the EN pin threshold
- Wake-up block of SCI receive part





## 3.3 Wake-up and Sleep Mode Strategy

The ATA6026 has 2 modes: Sleep and Active. To change between the two modes, 3 procedures are implemented and described here.

The default state after power-on is Active mode.

#### 1. Go to Sleep

A HIGH to LOW transition at pin EN, followed by a LOW for the time  $t_{gotosleep}$  (typically 50 ms), switches the ATA6026 to Sleep mode.

The internal 5V supply  $V_{INT}$ , the EN pin input structure, and a certain part of the SCI receiver are permanently active to ensure proper startup of the system.

### 2. Go to Active by activating pin EN

The input structure on pin EN consists of a comparator with built-in hysteresis. The input of the comparator is protected against voltages up to VBAT<sub>max</sub>.

Pulling the EN pin up to HIGH for a time longer than  $t_{\text{wakeEN}}$  (typically 50 ms) will switch the ATA6026 to Active mode.

#### Go to Active via the SCI interface

The second possibility for waking up the part is to use the SCI transceiver. In Sleep mode the SCI receiver is partially active and works in single-ended mode, independent of the status of the pin SEM.

The wake-up by SCI requires 2 steps:

- a. If the voltage on pin /DATA is below a value of  $V_{\text{/DATwake}}$  (about  $V_{\text{VBAT}} 2V$ ), the receive part of the SCI interface is active (not to be confused with Active mode of the whole IC). The active receive part is able to detect a valid LOW on the /DATA pin.
- b. If /DATA is LOW for a filter time t<sub>wakeSCI</sub> (typically 50 ms), the IC will change to Active mode. A short change back to HIGH during the filter time will reset the filter. After entering the Active mode, this information is stored in a latch.

When the SCI interface is used to switch to Active mode, the EN pin can remain LOW without disturbing the Active mode status.

Figure 3-1 on page 7 illustrates the wake-up by SCI.

6



Figure 3-1. Wake-up by SCI, Pin /DATA

The status PREWAKE is characterized by the activated receive block of SCI and activated comparator of EN input. After going to Active, the  $V_{CC}$  regulator starts working. "Go to Sleep" is possible via a valid HIGH to LOW transition at pin EN (remaining LOW for longer than  $t_{gotosleep}$ ), if EN was previously in a valid HIGH state (HIGH for longer than  $t_{delON}$  EN).

## 3.4 5V Regulator

The 5V regulator is on-chip, using an external NPN as the power element. The reason behind using an external pass device is to prevent large power dissipation within the ATA6026. For a battery voltage level between 6V and 9V, the regulated output voltage is 5V  $\pm 10\%$ ; above  $V_{VBAT} \ge 9V$ , the regulated output voltage is 5V  $\pm 3\%$ .

To prevent the destruction of the external NPN and the ATA6026, a sense resistor is used to detect the current delivered by the regulator. In case of overcurrent, the regulator limits the current to the specified level. This means that if the characteristic of the voltage regulator changes to the characteristic of a current regulator, the delivered voltage will break down.

To function correctly, the regulator requires an external NPN transistor with a minimum BN of 25.





Figure 3-2. Principal Function of the 5V Regulator with External Pass Device



# 3.5 Reset and Watchdog Management

The reset and watchdog management block controls the pin /RESET and influences the behavior of the internal circuitry.

The /RESET pin is active low with an internal pull-up resistor to VCC.

Static reset dependent on VCC level
 The reset will be active for V<sub>CC</sub> < V<sub>thresx</sub>. The level V<sub>thresx</sub> is realized with a hysteresis (HYS<sub>RESth</sub>).

Figure 3-3. Static Reset Behavior



• Dynamic reset dependent on watchdog behavior

8

Figure 3-4 shows the principal behavior of the watchdog.

An RC oscillator composed of the external elements  $R_{CWD}$  and  $C_{CWD}$  defines the timing base of the watchdog (referred to here as t).

$$t(\mu s) = t_{dis}(\mu s) + 1.1 \times R_{CWD}(k\Omega) \times [C_{CWD}(nF) + C_{parasitic}(nF)]$$

$$t_{dis} = 1.83 \, \mu s$$

 $(C_{\text{parasitic}} \text{ is assumed to be 10 pF (pad capacitance + wiring capacitance on PCB)})$ 

The watchdog is realized as a window watchdog and will be triggered by the microcontroller via a LOW to HIGH transition at pin WD during the open window. If the watchdog detects a window error (no trigger in open window or wrong trigger in closed window), a reset pulse of length  $t_{res}$  will be generated. To relieve the watchdog trigger after power-on, the first open window is longer by a factor of about 4.5 compared to the following windows.

 $t_{OW} = t \times 185$  (open window)

 $t_{CW} = t \times 185$  (closed window)

 $t_{OW1} = t \times 832$  (first open window after power-on)

 $t_{res} = t \times 43$  (reset pulse length)

Figure 3-4. Principal Behavior of the Watchdog



Figure 3-5. External Elements of the Watchdog







**Table 3-1.** Examples of Watchdog Oscillator Period t (µs) as a Function of C<sub>CWD</sub> and R<sub>CWD</sub>

| C <sub>CWD</sub> (pF)   |       |       |       |      |      |      |      |
|-------------------------|-------|-------|-------|------|------|------|------|
| $R_{CWD}$ (k $\Omega$ ) | 3300  | 2200  | 1000  | 810  | 680  | 560  | 100  |
| 100                     | 366.0 | 245.1 | 113.3 | 92.4 | 78.2 | 65.0 | 14.4 |
| 81                      | 296.9 | 199.0 | 92.2  | 75.3 | 63.8 | 53.1 | 12.1 |
| 75                      | 275.1 | 184.4 | 85.6  | 69.9 | 59.2 | 49.3 | 11.4 |
| 68                      | 249.6 | 167.4 | 77.8  | 63.6 | 53.9 | 44.9 | 10.6 |
| 62                      | 227.8 | 152.9 | 71.1  | 58.2 | 49.3 | 41.2 | 9.8  |
| 56                      | 206.0 | 138.3 | 64.5  | 52.8 | 44.8 | 37.4 | 9.1  |
| 51                      | 187.8 | 126.2 | 58.9  | 48.3 | 41.0 | 34.3 | 8.5  |
| 47                      | 173.3 | 116.5 | 54.5  | 44.7 | 38.0 | 31.8 | 8.0  |
| 43                      | 158.7 | 106.8 | 50.1  | 41.1 | 34.9 | 29.3 | 7.5  |
| 39                      | 144.2 | 97.0  | 45.6  | 37.5 | 31.9 | 26.8 | 7.1  |
| 36                      | 133.3 | 89.8  | 42.3  | 34.8 | 29.6 | 24.9 | 6.7  |
| 33                      | 122.4 | 82.5  | 39.0  | 32.1 | 27.4 | 23.0 | 6.3  |
| 30                      | 111.4 | 75.2  | 35.6  | 29.4 | 25.1 | 21.1 | 6.0  |
| 27                      | 100.5 | 67.9  | 32.3  | 26.7 | 22.8 | 19.3 | 5.6  |
| 24                      | 89.6  | 60.6  | 29.0  | 24.0 | 20.5 | 17.4 | 5.3  |
| 22                      | 82.4  | 55.8  | 26.8  | 22.2 | 19.0 | 16.1 | 5.0  |
| 20                      | 75.1  | 50.9  | 24.5  | 20.4 | 17.5 | 14.9 | 4.8  |
| 18                      | 67.8  | 46.1  | 22.3  | 18.6 | 16.0 | 13.6 | 4.5  |
| 16                      | 60.5  | 41.2  | 20.1  | 16.8 | 14.5 | 12.4 | 4.3  |
| 15                      | 56.9  | 38.8  | 19.0  | 15.9 | 13.7 | 11.7 | 4.2  |
| 13                      | 49.6  | 33.9  | 16.8  | 14.1 | 12.2 | 10.5 | 3.9  |
| 12                      | 46.0  | 31.5  | 15.7  | 13.2 | 11.4 | 9.9  | 3.8  |
| 10                      | 38.7  | 26.6  | 13.4  | 11.4 | 9.9  | 8.6  | 3.6  |

Do not use capacitors greater than 3.3 nF or less than 470 pF

Do not use resistors less than 10  $k\Omega$  or greater than 100  $k\Omega$ 

Do not apply periods shorter than 11.5  $\mu$ s (f < 85 kHz is to be used)

For a typical application with C = 1 nF and R = 56 k $\Omega$ , we will get the following values:

$$t_{res} = 2.77 \text{ ms}$$

$$t_{ow} = t_{cw} = 11.9 \text{ ms}$$

$$t_{ow1} = 53.66 \text{ ms}$$

The internal tolerance is < 6.5%; tolerances of external elements have to be included into the period calculation.

### 3.6 SCI Transceiver

The SCI transceiver is a differential device which can also work in single-ended mode. In single-ended mode the levels and the currents are compatible with the LIN interface, but use a faster timing. It is necessary to define the SCI differential mode by externally pulling down the pin SEM. Single-ended mode is the default if the pin SEM is left open. In this case, the /DATA pin is active. The typical external elements on pin DATA are also recommended for single-ended mode (SEM mode). The driver on pin DATA is passive in single-ended mode.

SEM is a digital input pin with an internal pull-up resistor to VCC. So, in Sleep mode no current will flow through the pull-up resistor and affect the Sleep mode supply current, as the  $V_{CC}$  regulator is down while in Sleep mode.

Figure 3-6. Principal Function of SCI



Definition of symbols in Figure 3-6:

ACTIVE: ATA6026 is in Active mode

SCI<sub>REC</sub>: Receive part of SCI is working

VCC: V<sub>CC</sub> voltage (pin VCC)

wake\_SCI: Wake-up by SCI performed (for more information on the filter time  $t_{wakeSCI}$ ,

see"Wake-up and Sleep Mode Strategy" on page 6)

SCI\_Rx: Rx output of SCI

SEM: Single-ended mode of SCI when SEM = HIGH (SEM = "Single-ended Mode")

V<sub>VBAT</sub>: Voltage at pin VBAT (not car battery!)





Figure 3-7. Timing of SCI (Differential Mode)



 $V_{hdiff} = V_{VBAT}$  (SCI driver is passive, recessive mode)  $V_{Idiff} = V_{T/DATAL} - V_{TDATAH}$  ( $V_{T/DATAL}$  is the output low voltage of pin /DATA)

Figure 3-8. Timing of SCI (Single-ended Mode)



 $V_{T/DATAL}$  is the output low voltage of pin /DATA

When SEM is HIGH (single-ended mode), the reference for the receive comparator will be switched from signal DATA to  $V_{VBAT}/2$ . It is not necessary to do this external of the ATA6026; the signal SEM = HIGH signals this request to the ATA6026.

It is recommended, but not necessary, to use the external connections of DATA and /DATA for both differential mode and single-ended mode as specified in Figure 3-6 on page 11. The pin DATA may also be kept open if single-ended mode is programmed.

### 3.7 Control Inputs EN, DIR, PWM

Pin EN: The enable pin is used to activate the ATA6026 with a HIGH. This input uses low voltage levels but has to withstand a voltage up to 40V. An internal pull-down resistor is included.

Pin DIR: Logical input to control the direction of the external motor. An internal pull-down resistor is included. The test mode is entered when this pin is pulled to a voltage above 10V.

Pin PWM: Logical input for PWM information delivered by external microcontroller. Duty cycle and frequency of switching can be choosen by this pin. An internal pull-down resistor is included. The test mode is entered when this pin is pulled to a voltage above 10V.

**Table 3-2.** Status of the ATA6026 Depending on Control Inputs and Detected Failures (x Means Don't Care)

| Co | Control Inputs |     | Device Status |    | S  | Driver Stage for External Power MOS |     |      | Diagr<br>Out | nostic<br>puts | Comments |     |                                 |
|----|----------------|-----|---------------|----|----|-------------------------------------|-----|------|--------------|----------------|----------|-----|---------------------------------|
| EN | DIR            | PWM | TS            | OV | UV | SC                                  | H1  | L1   | H2           | L2             | DG1      | DG2 |                                 |
| 0  | х              | х   | х             | х  | х  | Х                                   | Off | Off  | Off          | Off            | 0        | 0   | Standby mode                    |
| 1  | х              | х   | 1             | 0  | 0  | 0                                   | Off | Off  | Off          | Off            | 1        | 1   | Thermal shutdown <sup>(1)</sup> |
| 1  | х              | х   | 0             | 1  | 0  | 0                                   | Off | Off  | Off          | Off            | 0        | 1   | Overvoltage <sup>(1)</sup>      |
| 1  | х              | х   | 0             | 0  | 1  | 0                                   | Off | Off  | Off          | Off            | 1        | 0   | Undervoltage <sup>(1)</sup>     |
| 1  | х              | х   | 0             | 0  | 0  | 1                                   | Off | Off  | Off          | Off            | 1        | 1   | Short circuit <sup>(1)</sup>    |
| 1  | 0              | PWM | 0             | 0  | 0  | 0                                   | PWM | /PWM | Off          | On             | 0        | 0   | Motor PWM forward               |
| 1  | 1              | PWM | 0             | 0  | 0  | 0                                   | Off | On   | PWM          | /PWM           | 0        | 0   | Motor PWM backward              |
| 1  | х              | 0   | 0             | 0  | 0  | 0                                   | Off | On   | Off          | On             | 0        | 0   | Motor brake                     |
| 1  | 1              | 1   | 0             | 0  | 0  | 0                                   | Off | On   | On           | Off            | 0        | 0   | Motor full forward              |
| 1  | 0              | 1   | 0             | 0  | 0  | 0                                   | On  | Off  | Off          | On             | 0        | 0   | Motor full backward             |

Note: 1. See section "Diagnosis" on page 14 for explanation

TS: Thermal shutdown
OV: Overvoltage of VBAT
UV: Undervoltage of VBAT

SC: Short circuit





## 3.8 Diagnosis

**Table 3-3.** Table of Events Detected by the ATA6026

| Event      | Description                                                                                                      | DG1 | DG2 | Additional reaction of ATA6026                        | Timing                                    |
|------------|------------------------------------------------------------------------------------------------------------------|-----|-----|-------------------------------------------------------|-------------------------------------------|
| UV         | Undervoltage<br>(V <sub>BAT</sub> < V <sub>THUV</sub> )                                                          | 1   | 0   | Switch OFF L1, L2, H1, H2                             | 16 μs to 35 μs<br>after detection         |
| Release UV | V <sub>BAT</sub> increasing<br>above V <sub>THUV</sub>                                                           | 0   | 0   | Switch ON L1, L2, H1, H2 according to PWM/DIR status  | After LOW to<br>HIGH transition<br>at PWM |
| OV         | Overvoltage<br>(V <sub>BAT</sub> > V <sub>THOV</sub> )                                                           | 0   | 1   | Switch OFF L1, L2, H1, H2                             | 16 μs to 35 μs<br>after detection         |
| Release OV | V <sub>BAT</sub> increasing above V <sub>THOV</sub>                                                              | 0   | 0   | Switch ON L1, L2, H1, H2 according to PWM/DIR status  | After LOW to<br>HIGH transition<br>at PWM |
| SC         | Short circuit (if<br>source-drain voltage<br>of switched external<br>NMOS is > 4V, short<br>circuit is detected) | 1   | 1   | Switch OFF L1, L2, H1, H2                             | 5 μs to 15 μs<br>after detection          |
| Release SC | Short circuit condition disappears                                                                               | 0   | 0   | Switch ON L1, L2, H1, H2 according to PWM/DIR status  | After LOW to<br>HIGH transition<br>at PWM |
| TS         | Thermal shutdown (junction temperature > 165°C ±hysteresis)                                                      | 1   | 1   | Switch OFF L1, L2, H1, H2, DATA, /DATA                | Directly after detection                  |
| Release TS | Thermal shutdown (junction temperature                                                                           | 0   | 0   | Switch ON L1, L2, H1, H2, according to PWM/DIR status | After LOW to<br>HIGH transition<br>at PWM |
|            | < 165°C ±hysteresis)                                                                                             |     |     | Switch ON DATA, /DATA according to Tx status          | Directly after detection                  |

Note: After power-on, the undervoltage status may be latched. To switch the drivers ON, a LOW to HIGH transition at PWM is required.

### 3.8.1 Overvoltage

This block protects the IC and the external power MOS transistors against overvoltage on the battery.

Function: In the case of overvoltage alarm ( $V_{THOV}$ ), the external NMOS transistors will be switched off, and the event will be signalled by switching the pin DG2 ON (see Table 3-3). If the overvoltage condition disappears, after the next LOW to HIGH transition at pin PWM, the drivers for the external power MOS transistors will switch back to the status defined by the control pin DIR and the pin DG2 will be cleared to LOW if there is no other event to be signalled. The SCI drivers are not influenced by the voltage supervisor. The comparator includes a hysteresis.

14

### 3.8.2 Undervoltage

This block switches off the external power MOS transistors in case of undervoltage on the battery.

Function: In case of undervoltage alarm ( $V_{THuV}$ ), the external NMOS transistors will be switched off and the event will be signalled by switching ON the pin DG1 (see Table 3-3 on page 14). If the undervoltage condition disappears, after the next LOW to HIGH transition at pin PWM the drivers for the external power MOS transistors will switch back to the status defined by the control pin DIR, and the pin DG1 will be cleared to LOW if there is no other event be signalled. The SCI drivers are not influenced by the voltage supervisor. The comparator includes a hysteresis.

### 3.8.3 Temperature Supervisor

There is a temperature sensor integrated on-chip to prevent overheating of the ATA6026 and to protect external NMOSFETS from a failure in external circuitry. In case of detected overtemperature (150°C to 180°C), all drivers including SCI drivers will be switched OFF immediately and both of the diagnostic pins DG1 and DG2 will be switched to HIGH to signal this event to the processor.

The status thermal shutdown (TS) will be stored in a latch: After the next LOW to HIGH transition at pin PWM, the drivers for the external power MOS transistors will switch back to the status defined by the control pin DIR, the pins DG1 and DG2 will be cleared to LOW if there is no other event to be signalled, and the SCI drivers immediately will switch to the status defined by the control pin TX.

A hysteresis is built in to prevent fast oscillations.

Attention: With DG1 = DG2 = HIGH, short circuit is signalled as well as overtemperature.

### 3.8.4 Short Circuit Detection

To detect a short in H-bridge circuitry, internal comparators detect the voltage difference between source and drain of the external power NMOS. If transistors are switched ON and the source drain voltage difference is higher than the value VSC (4V with tolerances) for a time greater than  $t_{SC}$ , the signal SC (short circuit) will be set, the external power MOS transistors will be switched off immediately, and the pins DG1 and DG2 will be switched to HIGH to signal this event to the processor.

With the next programmed LOW to HIGH transition on pin PWM, the bits will be cleared and the corresponding drivers will switch back to the status defined by the control pin DIR; the pins DG1 and DG2 will switch back to LOW if the short circuit condition has cleared.

### 3.9 Behavior of the Bridge Drivers in Case of RESET

In case of RESET (/RESET = LOW), the high-side drivers will be switched OFF and the low-side drivers will remain in the status defined by PWM and DIR.

In case of overvoltage (OV), undervoltage (UV), thermal shutdown (TS), or short circuit (SC), all the drivers will be switched off, independent of the status of the /RESET pin.





### 3.10 Charge Pump

The fully-integrated charge pump is needed to supply the gates of the external power MOSFETs of the HS drivers in case of permanent ON (100% PWM, no bootstrap function is available). In addition, the gate of the external power NMOS used for reverse battery protection is supplied by the charge pump output.

The charge pump is fully integrated, including the oscillator with a typical frequency of 2.2 MHz, and works by pumping the regulated 5V three times above the battery. In addition, the charge pump output is supplied by the action of the bootstrap capacitors.

If EN is switched to "0" (Sleep mode), the charge pump function is disabled, and the charge pump output voltage will be set to one diode threshold below  $V_{BAT}$ .

## 3.11 H-bridge Driver

The IC includes two push-pull drivers to control two external power NMOS used as high-side drivers, and two push-pull drivers to control two external power NMOS used as low-side drivers. The drivers can be used with either standard or logic-level power NMOS.

The drivers for the high-side control use external bootstrap capacitors to supply the gates with a voltage of 8V to 14V above the battery voltage level.

The bootstrap capacitor has to be greater than or equal to  $10 \times C_{GATE}$ , where  $C_{GATE}$  is the capacitance of the external switching NMOS. Smaller values of bootstrap capacitor will reduce the dynamic gate voltage of the external switching NMOS.

It is also possible to control the external load (motor) in the reverse direction (see Table 3-3 on page 14).

A duty cycle of 100% in both directions is possible, using the charge pump to supply the gates of the high-side drivers.

The output voltage of the drivers for the low-side control is limited to a level of less than 16V, but is not clamped active.

#### 3.11.1 Cross Conduction Time

To prevent high peak currents in the H-bridge, a non-overlapping phase for switching the external power NMOS is realized. An external RC combination defines the cross conduction time in the following way:

$$t_{CC}$$
 (µs) = 0.36 ×  $R_{CC}$  (k $\Omega$ ) ×  $C_{CC}$  (nF) + 0.2 (tolerance: ±5% ±0.15 µs)

The RC combination is charged to 5V and the switching level of the internal comparator is 67% of the start level.

The time measurement is triggered by the PWM or DIR signal crossing the 50% level.

16

Figure 3-9. Timing of the Drivers



The delays  $t_{\rm HxLH}$  and  $t_{\rm LxLH}$  include the cross conduction time  $t_{\rm CC}$ .





#### **Absolute Maximum Ratings** 4.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Pin Description                                      | Pin Name            | Min                     | Max                     | Unit |
|------------------------------------------------------|---------------------|-------------------------|-------------------------|------|
| Ground                                               | GND                 | 0                       | 0                       | V    |
| Power ground                                         | PGND                | -0.3                    | +0.3                    | V    |
| Reverse-protected battery voltage                    | VBAT                | -0.3                    | +40                     | V    |
| VBAT behind internal switch                          | VBAT_SWITCH         | -0.3                    | V <sub>VBAT</sub> + 0.3 | V    |
| Digital output                                       | /RESET              | -0.3                    | V <sub>VCC</sub> + 0.3  | V    |
| Digital output                                       | DG1, DG2            | -0.3                    | V <sub>VCC</sub> + 0.3  | V    |
| Analog input (LV)                                    | VREF                | -0.3                    | V <sub>VCC</sub> + 0.3  | V    |
| 5V output, external blocking capacitor               | VINT                | -0.3                    | +7                      | V    |
| Base of external NPN for 5V regulator                | VREG                | -0.3                    | +7                      | V    |
| Cross conduction time capacitor/resistor combination | CC                  | -0.3                    | V <sub>VCC</sub> + 0.3  | V    |
| Digital input coming from microcontroller            | WD                  | -0.3                    | V <sub>VCC</sub> + 0.3  | V    |
| Watchdog timing resistor                             | CWD                 | -0.3                    | V <sub>VCC</sub> + 0.3  | V    |
| Digital input direction control                      | DIR                 | -0.3                    | +25                     | V    |
| Digital input PWM control and test mode              | PWM                 | -0.3                    | +25                     | V    |
| Digital input for enable control                     | EN                  | -0.3                    | +40                     | V    |
| Digital input SCI mode control                       | SEM                 | -0.3                    | V <sub>VCC</sub> + 0.3  | V    |
| 5V regulator output                                  | VCC                 | -0.3                    | +7                      | V    |
| Sense of 5V regulator current                        | VSHUNT              | -0.3                    | +7                      | V    |
| Digital output                                       | RX                  | -0.3                    | V <sub>VCC</sub> + 0.3  | V    |
| Digital input                                        | TX                  | -0.3                    | V <sub>VCC</sub> + 0.3  | V    |
| SCI data pin                                         | DATA                | -27 <sup>(1)</sup>      | V <sub>VBAT</sub> + 2   | V    |
| SCI data pin                                         | /DATA               | -27 <sup>(1)</sup>      | V <sub>VBAT</sub> + 2   | V    |
| Bootstrap capacitor pin                              | CBI, CB2            | -0.3                    | +45                     | V    |
| Source external high-side NMOS                       | S1, S2              | -2                      | V <sub>VBAT</sub> + 2   | V    |
| Gates external low-side NMOS                         | L1, L2              | V <sub>PGND</sub> - 0.3 | +25                     | V    |
| Gates of external high-side NMOS                     | H1, H2              | -2                      | +45                     | V    |
| Charge pump                                          | СР                  | -0.3                    | +50                     | V    |
| Power dissipation                                    | P <sub>tot</sub>    |                         | 0.5 <sup>(2)</sup>      | W    |
| Storage temperature                                  | $\vartheta_{STORE}$ | -40                     | +150                    | °C   |
| Soldering temperature (10s)                          | arthetaSOLDERING    |                         | 260                     | °C   |

Notes: 1. For  $V_{VBAT} \le 13.5V$ 

2. May be additionally limited by external thermal resistance

# 5. Operating Range

The operating conditions define the limits for functional operation and parametric characteristics of the device. Functionality outside these limits is not implied unless otherwise stated explicitly.

| Parameters                              | Symbol                | Min  | Max  | Unit |
|-----------------------------------------|-----------------------|------|------|------|
| Operating supply voltage <sup>(1)</sup> | V <sub>VBAT1</sub>    | 7    | 18   | V    |
| Operating supply voltage <sup>(2)</sup> | $V_{VBAT1\_a}$        | 18   | 25   | V    |
| Operating supply voltage <sup>(3)</sup> | $V_{VBAT2}$           | 6    | < 7  | V    |
| Operating supply voltage <sup>(4)</sup> | V <sub>VBAT3</sub>    | 3    | < 6  | V    |
| Operating supply voltage <sup>(5)</sup> | V <sub>VBAT4</sub>    | 0    | < 3  | V    |
| Operating supply voltage <sup>(6)</sup> | V <sub>VBAT5</sub>    | > 25 | 40   | V    |
| Ambient temperature range under bias    | $\vartheta_{ambient}$ | -40  | +125 | °C   |

Note:

- 1. Full functionality
- 2.  $t \le 2 \min (jump start)$
- 3. H-bridge drivers may be switched off (undervoltage detection)
- 4. H-bridge drivers are switched off, 5V regulator and charge pump with reduced parameters, RESET works correctly
- 5. H-bridge drivers are switched off, 5V regulator and charge pump not working, RESET not correct
- 6. H-bridge drivers are switched off, load dump

## 6. Temperature Conditions

| Junction Temperature/°C | Status of IC                                                                                                                                                                                                |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -40 to +150             | Normal functionality                                                                                                                                                                                        |
| 150 to 180              | Drivers for H1, H2, L1, L2, DATA, /DATA may be switched OFF, (DG1 and DG2 will be HIGH in this case), parameters may depart from specified values                                                           |
| > 180                   | Drivers for H1, H2, L1, L2, DATA, /DATA are switched OFF and DG1 and DG2 will be HIGH (to signal overtemperature), parameters may depart from specified values. 180°C is the maximum switch-off temperature |





## 7. Electrical Characteristics

All parameters given are valid for  $7V \le VBAT \le 40V$  and for  $-40^{\circ}C \le \vartheta_{ambient} \le 125^{\circ}C$  unless stated otherwise. Conditions: SEM = HIGH (single-ended mode of SCI).

| No.  | Parameters                                                                                                    | Test Conditions                    | Pin | Symbol                 | Min  | Тур  | Max        | Unit    | Type*   |
|------|---------------------------------------------------------------------------------------------------------------|------------------------------------|-----|------------------------|------|------|------------|---------|---------|
| 1    | Power Supply and Superthe V <sub>BAT</sub> Voltage (Battery                                                   |                                    |     |                        |      |      | or Startup | and Sup | ervises |
| 1.1  | Current consumption VBAT                                                                                      | $V_{VBAT} = 13.5V^{(1)}$           |     | I <sub>VBAT1</sub>     |      |      | 7          | mA      |         |
| 1.2  | Current consumption VCC                                                                                       | $V_{VCC} = 5V^{(1)}$               |     | I <sub>vcc</sub>       |      |      | 3          | mA      |         |
| 1.3  | Current consumption VBAT, in standby mode                                                                     | $V_{VBAT} = 13.5V^{(3)}$           |     | I <sub>VBAT2</sub>     |      | 35   | 70         | μΑ      |         |
| 1.4  | Internal power supply                                                                                         | $V_{VBAT} \ge 5.2V$                |     | V <sub>INT</sub>       | 4.75 | 5    | 5.25       | V       |         |
| 1.5  | Buffered band-gap voltage                                                                                     | $V_{VBAT} \ge 5V^{(2)}$            |     | $V_{BG}$               | 1.21 | 1.26 | 1.33       | V       |         |
| 1.6  | Overvoltage threshold VBAT                                                                                    |                                    |     | V <sub>THOV</sub>      | 25   |      | 29         | V       |         |
| 1.7  | Delay time overvoltage                                                                                        |                                    |     | t <sub>OV</sub>        | 16   |      | 35         | μs      |         |
| 1.8  | Overvoltage threshold hysteresis VBAT                                                                         | Measured during qualification only |     | V <sub>TOVhys</sub>    |      | 0.7  |            | V       |         |
| 1.9  | Undervoltage threshold VBAT                                                                                   |                                    |     | V <sub>THUV</sub>      | 6    | 6.5  | 7          | V       |         |
| 1.10 | Delay time undervoltage                                                                                       |                                    |     | t <sub>UV</sub>        | 16   |      | 35         | μs      |         |
| 1.11 | Undervoltage threshold hysteresis VBAT                                                                        | Measured during qualification only |     | V <sub>TUVhys</sub>    |      | 0.4  |            | V       |         |
| 1.12 | ON resistance of VBAT switch                                                                                  | V <sub>VBAT</sub> = 13.5V          |     | R <sub>ON_VBATSW</sub> |      |      | 1          | kΩ      |         |
| 1.13 | Resistor defining internal<br>bias currents used for<br>internal timings,<br>regardless of watchdog<br>timing | Tolerance: ≤1%                     |     | R <sub>VREF</sub>      |      | 20   |            | kΩ      |         |

<sup>\*</sup> Type: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

- 2. Internal band-gap voltage is valid for VBAT > 3V (not testable)
- 3. Valid for -40°C to +90°C
- 4.  $R_{SHUNT} = 1\Omega$
- 5. Tested during qualification only
- 6. For timing, see the formula in "Reset and Watchdog Management" on page 8. All times depend on external elements  $C_{CWD}$  and  $R_{CWD}$ , tolerances of these elements have to be added to the given tolerances in the above table
- 7. External parasitic capacitive load together with pull-up resistor at RX defines the time t<sub>RxH</sub>
- 8. If single-ended mode is used (SEM = HIGH): DATA is not used and VBAT / 2 instead of DATA is the internal reference for parameters 4.10 and 4.11
- 9. Maximum voltage difference arises during slope, see Figure 7-1 on page 30
- 10. Parameters 4.16 to 4.19 are based on transmit voltage slopes at DATA and /DATA of  $4V/\mu s \pm 50\%$

All parameters given are valid for  $7V \le VBAT \le 40V$  and for  $-40^{\circ}C \le \vartheta_{ambient} \le 125^{\circ}C$  unless stated otherwise. Conditions: SEM = HIGH (single-ended mode of SCI).

| No.  | Parameters                               | Test Conditions                                                                             | Pin | Symbol               | Min  | Тур                | Max  | Unit | Type* |
|------|------------------------------------------|---------------------------------------------------------------------------------------------|-----|----------------------|------|--------------------|------|------|-------|
| 2    | 2.2V-5V Regulator                        |                                                                                             |     |                      |      |                    |      |      |       |
| 2.1  | Regulated output voltage                 | $V_{VBAT} > 9V$<br>$I_{load} = 0 \text{ mA to } 100 \text{ mA}$                             |     | VCC <sub>1</sub>     | 4.85 |                    | 5.15 | V    |       |
| 2.2  | Regulated output voltage                 | $6V < V_{VBAT} \le 9V$<br>$I_{load} = 0 \text{ mA to } 50 \text{ mA}$                       |     | VCC <sub>2</sub>     | 4.5  |                    | 5.5  | V    |       |
| 2.3  | Line regulation                          | I <sub>load</sub> = 0 mA to 100 mA                                                          |     | linereg              |      |                    | 100  | mV   |       |
| 2.4  | Load regulation                          | $V_{VBAT} > 9V$<br>$I_{load} = 0 \text{ mA to } 100 \text{ mA}$                             |     | loadreg              |      |                    | 100  | mV   |       |
| 2.5  | Output current limitation <sup>(4)</sup> | V <sub>VBAT</sub> > 9V                                                                      |     | I <sub>OS1</sub>     | 100  |                    | 400  | mA   |       |
| 2.6  | Output current limitation <sup>(4)</sup> | 6V < V <sub>VBAT</sub> ≤ 9V                                                                 |     | I <sub>OS2</sub>     | 50   |                    | 400  | mA   |       |
| 2.7  | Output current VREG                      | $V_{VREG} = 5V, V_{VCC} = 0V,$<br>$V_{VBAT} = 9V$                                           |     | I <sub>VREG</sub>    | 3    |                    | 20   | mA   |       |
| 2.8  | ESR value of used blocking capacitor     |                                                                                             |     | R <sub>ESR</sub>     | 0.3  |                    | 3    | Ω    |       |
| 2.9  | Blocking capacitor at VCC                | Combination with HF capacitor of 100 nF                                                     |     | C <sub>VCC</sub>     | 40   |                    |      | μF   |       |
| 2.10 | Current gain of external NPN             |                                                                                             |     | BN                   | 25   |                    |      |      |       |
| 3    | Reset and Watchdog                       |                                                                                             |     |                      |      |                    |      |      |       |
| 3.1  | VCC threshold voltage level for /RESET   |                                                                                             |     | V <sub>tHRESH</sub>  | 4.2  |                    | 4.6  | V    |       |
| 3.2  | VCC threshold voltage level for /RESET   |                                                                                             |     | V <sub>tHRESL</sub>  | 3.8  |                    | 4.15 | V    |       |
| 3.3  | Hysteresis of /RESET level               |                                                                                             |     | HYS <sub>RESth</sub> |      | 0.4 <sup>(5)</sup> |      | V    |       |
| 3.4  | Length of pulse at<br>/RESET pin         | /RESET pulse triggered by watchdog, $C_{CWD} = 1 \text{ nF}$ $R_{CWD} = 56 \text{ k}\Omega$ |     | t <sub>RES</sub>     | 2.58 |                    | 2.96 | ms   |       |

<sup>\*</sup> Type: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

- 2. Internal band-gap voltage is valid for VBAT > 3V (not testable)
- 3. Valid for -40°C to +90°C
- 4.  $R_{SHUNT} = 1\Omega$
- 5. Tested during qualification only
- 6. For timing, see the formula in "Reset and Watchdog Management" on page 8. All times depend on external elements  $C_{CWD}$  and  $R_{CWD}$ , tolerances of these elements have to be added to the given tolerances in the above table
- 7. External parasitic capacitive load together with pull-up resistor at RX defines the time t<sub>RxH</sub>
- 8. If single-ended mode is used (SEM = HIGH): DATA is not used and VBAT / 2 instead of DATA is the internal reference for parameters 4.10 and 4.11
- 9. Maximum voltage difference arises during slope, see Figure 7-1 on page 30
- 10. Parameters 4.16 to 4.19 are based on transmit voltage slopes at DATA and /DATA of  $4V/\mu s \pm 50\%$





All parameters given are valid for  $7V \le VBAT \le 40V$  and for  $-40^{\circ}C \le \vartheta_{ambient} \le 125^{\circ}C$  unless stated otherwise. Conditions: SEM = HIGH (single-ended mode of SCI).

| No.  | Parameters                                                                 | Test Conditions                                                  | Pin | Symbol                              | Min                       | Тур | Max                       | Unit | Type* |
|------|----------------------------------------------------------------------------|------------------------------------------------------------------|-----|-------------------------------------|---------------------------|-----|---------------------------|------|-------|
| 3.5  | Delay time of release<br>/RESET after VCC<br>exceeding V <sub>thresh</sub> | $C_{CWD} = 1 \text{ nF}$ $R_{CWD} = 56 \text{ k}\Omega^{(6)}$    |     | t <sub>delay</sub> RESH             | 2.58                      |     | 2.96                      | ms   |       |
| 3.6  | Time for VCC < V <sub>tHRESL</sub> before activating /RESET                | Independent of C <sub>CWD</sub> and R <sub>CWD</sub>             |     | t <sub>delay</sub> RESL             | 0.5                       |     | 2                         | μs   |       |
| 3.7  | Watchdog oscillator period                                                 | $C_{CWD} = 1 \text{ nF}$ $R_{CWD} = 56 \text{ k}\Omega^{(6)}$    |     | t                                   | 60.4                      |     | 68.8                      | μs   |       |
| 3.8  | Time for VCC > V <sub>tHRESH</sub> before release of /RESET                | $C_{CWD} = 1 \text{ nF}$<br>$R_{CWD} = 56 \text{ k}\Omega^{(6)}$ |     | t <sub>delayRESH</sub>              | 2.6                       |     | 3.0                       | ms   |       |
| 3.9  | First open watchdog window width after power-on                            | $C_{CWD} = 1 \text{ nF}$ $R_{CWD} = 56 \text{ k}\Omega^{(6)}$    |     | t <sub>ow1</sub>                    | 50.2                      |     | 57.2                      | ms   |       |
| 3.10 | Open watchdog window width                                                 | $C_{CWD} = 1 \text{ nF}$<br>$R_{CWD} = 56 \text{ k}\Omega^{(6)}$ |     | t <sub>ow</sub>                     | 11.2                      |     | 12.7                      | ms   |       |
| 3.11 | Closed watchdog window width                                               | $C_{CWD} = 1 \text{ nF}$ $R_{CWD} = 56 \text{ k}\Omega^{(6)}$    |     | t <sub>CW</sub>                     | 11.2                      |     | 12.7                      | ms   |       |
| 3.12 | External watchdog resistor                                                 |                                                                  |     | R <sub>CWD</sub>                    | 10                        |     | 100                       | kΩ   |       |
| 3.13 | External watchdog capacitor                                                |                                                                  |     | C <sub>CWD</sub>                    | 470                       |     | 3300                      | pF   |       |
| 3.14 | Watchdog input low voltage threshold                                       |                                                                  |     | V <sub>ILWD</sub>                   |                           |     | 0.3 ×<br>V <sub>VCC</sub> | V    |       |
| 3.15 | Watchdog input high voltage threshold                                      |                                                                  |     | V <sub>IHWD</sub>                   | 0.7 ×<br>V <sub>VCC</sub> |     |                           | V    |       |
| 3.16 | Hysteresis of watchdog input voltage threshold                             |                                                                  |     | V <sub>hysWD</sub>                  |                           | 1   |                           | V    |       |
| 3.17 | Pulse length of watchdog pulse for proper triggering                       | Measured between 50% levels                                      |     | t <sub>WpL</sub> / t <sub>WpH</sub> | 1000                      |     |                           | ns   |       |
| 3.18 | Rise time of watchdog trigger pulse                                        |                                                                  |     | t <sub>WDr</sub>                    |                           |     | 100                       | ns   |       |
| 3.19 | Fall time of watchdog trigger pulse                                        |                                                                  |     | t <sub>WDf</sub>                    |                           |     | 100                       | ns   |       |

<sup>\*</sup> Type: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

- 2. Internal band-gap voltage is valid for VBAT > 3V (not testable)
- 3. Valid for -40°C to +90°C
- 4.  $R_{SHUNT} = 1\Omega$
- 5. Tested during qualification only
- 6. For timing, see the formula in "Reset and Watchdog Management" on page 8. All times depend on external elements C<sub>CWD</sub> and R<sub>CWD</sub>, tolerances of these elements have to be added to the given tolerances in the above table
- 7. External parasitic capacitive load together with pull-up resistor at RX defines the time t<sub>RxH</sub>
- 8. If single-ended mode is used (SEM = HIGH): DATA is not used and VBAT / 2 instead of DATA is the internal reference for parameters 4.10 and 4.11
- 9. Maximum voltage difference arises during slope, see Figure 7-1 on page 30
- 10. Parameters 4.16 to 4.19 are based on transmit voltage slopes at DATA and /DATA of 4V/µs ±50%

All parameters given are valid for  $7V \le VBAT \le 40V$  and for  $-40^{\circ}C \le \vartheta_{ambient} \le 125^{\circ}C$  unless stated otherwise. Conditions: SEM = HIGH (single-ended mode of SCI).

| No.  | Parameters                                                    | Test Conditions                                               | Pin | Symbol              | Min                      | Тур                        | Max                       | Unit | Type* |
|------|---------------------------------------------------------------|---------------------------------------------------------------|-----|---------------------|--------------------------|----------------------------|---------------------------|------|-------|
| 3.20 | Output low voltage of /RESET                                  | At I <sub>OLRES</sub> = 1 mA                                  |     | V <sub>OLRES</sub>  |                          |                            | 0.4                       | V    |       |
| 3.21 | Internal pull-up resistor at pin /RESET                       |                                                               |     | R <sub>PURES</sub>  | 5                        | 10                         | 15                        | kΩ   |       |
| 3.22 | Leakage current WD pin                                        | V <sub>WD</sub> = 0V to VCC                                   |     | I <sub>leakWD</sub> | -10                      |                            | +10                       | μΑ   |       |
| 4    | SCI Transceiver                                               |                                                               |     |                     |                          |                            |                           |      |       |
| 4.1  | Rx output voltage HIGH                                        | $I_{Rx} = 0$                                                  |     | $V_{RxH}$           | 4.5                      |                            | 5.5                       | V    |       |
| 4.2  | Internal pull-up resistance to VCC                            | V <sub>Rx</sub> = 0, driver set to HIGH                       |     | R <sub>RXH</sub>    | 5                        | 10                         | 20                        | kΩ   |       |
| 4.3  | R <sub>DS_ON</sub> of low-side driver transistor of RX output | Driver set to LOW                                             |     | R <sub>RXL</sub>    |                          | 40                         | 90                        | Ω    |       |
| 4.4  | Output HIGH delay time                                        | See Figure 3-7 and<br>Figure 3-8 on page<br>12 <sup>(7)</sup> |     | t <sub>RxH</sub>    |                          | 0.5                        |                           | μs   |       |
| 4.5  | Output LOW delay time                                         | See Figure 3-7 and<br>Figure 3-8 on page 12                   |     | t <sub>RxL</sub>    |                          | 0.5                        |                           | μs   |       |
| 4.6  | Tx input LOW level                                            |                                                               |     | V <sub>TxL</sub>    |                          |                            | 0.3 ×<br>V <sub>VCC</sub> | V    |       |
| 4.7  | Tx input HIGH level                                           |                                                               |     | V <sub>TxH</sub>    | 0.7 × V <sub>VCC</sub>   |                            |                           | V    |       |
| 4.8  | Input hysteresis Tx                                           | (5)                                                           |     | $V_{hysTx}$         |                          | 1                          |                           | V    |       |
| 4.9  | Internal pull-up resistance to VCC                            |                                                               |     | R <sub>TXH</sub>    | 10                       | 20                         | 40                        | kΩ   |       |
| 4.10 | Input high voltage<br>difference between DATA<br>and /DATA    | (8)                                                           |     | V <sub>RDATH</sub>  |                          |                            | 5% of V <sub>VBAT</sub>   | V    |       |
| 4.11 | Input low voltage<br>difference between DATA<br>and /DATA     | (8)                                                           |     | V <sub>RDATL</sub>  | –5% of V <sub>VBAT</sub> |                            |                           | ٧    |       |
| 4.12 | Hysteresis between $V_{\text{DATH}}$ and $V_{\text{DATL}}$    | (5)                                                           |     | V <sub>DAThys</sub> |                          | 5% of<br>V <sub>VBAT</sub> |                           | V    |       |

<sup>\*</sup> Type: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

- 2. Internal band-gap voltage is valid for VBAT > 3V (not testable)
- 3. Valid for -40°C to +90°C
- 4.  $R_{SHUNT} = 1\Omega$
- 5. Tested during qualification only
- 6. For timing, see the formula in "Reset and Watchdog Management" on page 8. All times depend on external elements  $C_{CWD}$  and  $R_{CWD}$ , tolerances of these elements have to be added to the given tolerances in the above table
- 7. External parasitic capacitive load together with pull-up resistor at RX defines the time t<sub>RxH</sub>
- 8. If single-ended mode is used (SEM = HIGH): DATA is not used and VBAT / 2 instead of DATA is the internal reference for parameters 4.10 and 4.11
- 9. Maximum voltage difference arises during slope, see Figure 7-1 on page 30
- 10. Parameters 4.16 to 4.19 are based on transmit voltage slopes at DATA and /DATA of  $4V/\mu s \pm 50\%$





All parameters given are valid for  $7V \le VBAT \le 40V$  and for  $-40^{\circ}C \le \vartheta_{ambient} \le 125^{\circ}C$  unless stated otherwise. Conditions: SEM = HIGH (single-ended mode of SCI).

| No.  | Parameters                                      | Test Conditions                          | Pin | Symbol                | Min                        | Тур | Max                       | Unit | Type* |
|------|-------------------------------------------------|------------------------------------------|-----|-----------------------|----------------------------|-----|---------------------------|------|-------|
| 4.13 | Output HIGH voltage pin DATA                    | $TX = LOW,$ $I_{DATA} = -20 \text{ mA}$  |     | V <sub>TDATAH1</sub>  | V <sub>VBAT</sub> –<br>1.2 |     |                           | V    |       |
| 4.14 | Output HIGH voltage pin DATA                    | $TX = LOW,$ $I_{DATA} = -40 \text{ mA}$  |     | V <sub>TDATAH2</sub>  | V <sub>VBAT</sub> –<br>1.5 |     |                           | V    |       |
| 4.15 | Output LOW voltage pin /DATA                    | TX = LOW,<br>$I_{/DATA} = 20 \text{ mA}$ |     | V <sub>T/DATAL1</sub> |                            |     | 1.2                       | V    |       |
| 4.16 | Output LOW voltage pin /DATA                    | TX = LOW,<br>I <sub>/DATA</sub> = 40 mA  |     | V <sub>T/DATAL2</sub> |                            |     | 1.5                       | V    |       |
| 4.17 | Short-circuit current /DATA                     |                                          |     | I <sub>/DATASC</sub>  | 40                         | 75  | 150                       | mA   |       |
| 4.18 | Short-circuit current DATA                      |                                          |     | I <sub>DATASC</sub>   | -40                        | -75 | -150                      | mA   |       |
| 4.19 | SEM input LOW level                             |                                          |     | $V_{SEML}$            |                            |     | 0.3 ×<br>V <sub>VCC</sub> | V    |       |
| 4.20 | SEM input HIGH level                            |                                          |     | V <sub>SEMH</sub>     | $0.7 \times V_{VCC}$       |     |                           | V    |       |
| 4.21 | Input hysteresis SEM                            | (5)                                      |     | $V_{hysSEM}$          |                            | 1   |                           | V    |       |
| 4.22 | Internal pull-up resistance to VCC              |                                          |     | R <sub>SEM</sub>      | 10                         | 20  | 40                        | kΩ   |       |
| 4.23 | Transmit delay HIGH to LOW <sup>(10)</sup>      | V <sub>VBAT</sub> = 13.5V                |     | t <sub>SCL</sub>      | 0                          | 1   | 1.5                       | μs   |       |
| 4.24 | Transmit fall time <sup>(10)</sup>              | $V_{VBAT} = 13.5V$                       |     | t <sub>SCf</sub>      | 1.5                        |     | 4.1                       | μs   |       |
| 4.25 | Transmit delay LOW to HIGH <sup>(10)</sup>      | V <sub>VBAT</sub> = 13.5V                |     | t <sub>SCH</sub>      | 0                          | 1   | 1.5                       | μs   |       |
| 4.26 | Transmit rise time <sup>(10)</sup>              | $V_{VBAT} = 13.5V$                       |     | t <sub>SCr</sub>      | 1.5                        |     | 4.1                       | μs   |       |
| 4.27 | Activation voltage on /DATA of SCI receive part |                                          |     | V <sub>/DATwake</sub> |                            |     | V <sub>VBAT</sub> – 2     | V    |       |
| 4.28 | Input current pin DATA for passive transmit     | $-2V < V_{DATA} < V_{VBAT} - 2V$         |     | I <sub>DATA1</sub>    | -20                        |     | +20                       | μΑ   |       |
| 4.29 | Filter time for wake-up via SCI                 |                                          |     | t <sub>wakeSCI</sub>  | 30                         |     | 80                        | μs   |       |
| 4.30 | Input current pin DATA for passive transmit     | $V_{DATA} \ge V_{VBAT} - 0.5$            |     | I <sub>DATA2</sub>    |                            |     | 500                       | μΑ   |       |

<sup>\*</sup> Type: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

- 2. Internal band-gap voltage is valid for VBAT > 3V (not testable)
- 3. Valid for -40°C to +90°C
- 4.  $R_{SHUNT} = 1\Omega$
- 5. Tested during qualification only
- 6. For timing, see the formula in "Reset and Watchdog Management" on page 8. All times depend on external elements C<sub>CWD</sub> and R<sub>CWD</sub>, tolerances of these elements have to be added to the given tolerances in the above table
- 7. External parasitic capacitive load together with pull-up resistor at RX defines the time  $t_{RxH}$
- 8. If single-ended mode is used (SEM = HIGH): DATA is not used and VBAT / 2 instead of DATA is the internal reference for parameters 4.10 and 4.11
- 9. Maximum voltage difference arises during slope, see Figure 7-1 on page 30
- 10. Parameters 4.16 to 4.19 are based on transmit voltage slopes at DATA and /DATA of 4V/µs ±50%

All parameters given are valid for  $7V \le VBAT \le 40V$  and for  $-40^{\circ}C \le \vartheta_{ambient} \le 125^{\circ}C$  unless stated otherwise. Conditions: SEM = HIGH (single-ended mode of SCI).

| No.  | Parameters                                   | Test Conditions                     | Pin | Symbol               | Min                  | Тур | Max                  | Unit | Type* |
|------|----------------------------------------------|-------------------------------------|-----|----------------------|----------------------|-----|----------------------|------|-------|
| 4.31 | Input current pin /DATA for passive transmit | $-2V < V_{/DATA} < V_{VBAT} + 2V$   |     | I <sub>/DATA</sub>   | -20                  |     | +20                  | μΑ   |       |
| 4.32 | Symmetry of DATA and /DATA during transmit   | $V_{VBAT} = 13.5V^{(9)}$            |     | V <sub>SYM</sub>     |                      | 2.5 |                      | V    |       |
| 5    | Control Inputs EN, DIR, F                    | PWM                                 |     |                      |                      |     |                      |      |       |
| 5.1  | Enable input low-voltage threshold           |                                     |     | V <sub>ILEN</sub>    |                      |     | 2                    | V    |       |
| 5.2  | Enable input high-voltage threshold          |                                     |     | V <sub>IHEN</sub>    | 3.5                  |     |                      | V    |       |
| 5.3  | Hysteresis of EN switching level             | Tested during characterization only |     | HYS <sub>ENth</sub>  |                      | 0.7 |                      | V    |       |
| 5.4  | Pull-down resisistor at<br>Enable pin        |                                     |     | R <sub>PDEN</sub>    | 30                   |     | 100                  | kΩ   |       |
| 5.5  | DIR input low-voltage threshold              |                                     |     | V <sub>ILDIR</sub>   |                      |     | $0.3 \times V_{VCC}$ | V    |       |
| 5.6  | DIR input high-voltage threshold             |                                     |     | V <sub>IHDIR</sub>   | $0.7 \times V_{VCC}$ |     |                      | V    |       |
| 5.7  | Hysteresis of DIR switching level            | Tested during characterization only |     | HYS <sub>DIRth</sub> |                      | 1   |                      | V    |       |
| 5.8  | Pull-down resisistor at DIR pin              |                                     |     | R <sub>PDDIR</sub>   | 30                   |     | 100                  | kΩ   |       |
| 5.9  | PWM input low-voltage threshold              |                                     |     | V <sub>ILPWM</sub>   |                      |     | $0.3 \times V_{VCC}$ | V    |       |
| 5.10 | PWM input high-voltage threshold             |                                     |     | V <sub>IHPWM</sub>   | $0.7 \times V_{VCC}$ |     |                      | V    |       |
| 5.11 | Hysteresis of PWM switching level            | Tested during characterization only |     | HYS <sub>PWMth</sub> |                      | 1   |                      | V    |       |
| 5.12 | Pull-down resisistor at PWM pin              |                                     |     | R <sub>PDPWM</sub>   | 30                   |     | 100                  | kΩ   |       |
| 5.13 | Rise/fall time, pin EN                       |                                     |     | t <sub>rf_EN</sub>   |                      |     | 100                  | ns   |       |
| 5.14 | Rise/fall time, pin PWM                      |                                     |     | t <sub>rf_PWM</sub>  |                      |     | 100                  | ns   |       |

<sup>\*</sup> Type: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

- 2. Internal band-gap voltage is valid for VBAT > 3V (not testable)
- 3. Valid for -40°C to +90°C
- 4.  $R_{SHUNT} = 1\Omega$
- 5. Tested during qualification only
- 6. For timing, see the formula in "Reset and Watchdog Management" on page 8. All times depend on external elements C<sub>CWD</sub> and R<sub>CWD</sub>, tolerances of these elements have to be added to the given tolerances in the above table
- 7. External parasitic capacitive load together with pull-up resistor at RX defines the time t<sub>RxH</sub>
- 8. If single-ended mode is used (SEM = HIGH): DATA is not used and VBAT / 2 instead of DATA is the internal reference for parameters 4.10 and 4.11
- 9. Maximum voltage difference arises during slope, see Figure 7-1 on page 30
- 10. Parameters 4.16 to 4.19 are based on transmit voltage slopes at DATA and /DATA of 4V/ $\mu$ s  $\pm 50\%$





All parameters given are valid for  $7V \le VBAT \le 40V$  and for  $-40^{\circ}C \le \vartheta_{ambient} \le 125^{\circ}C$  unless stated otherwise. Conditions: SEM = HIGH (single-ended mode of SCI).

| No.  | Parameters                                                                                          | Test Conditions                                                                         | Pin | Symbol                     | Min                   | Тур                      | Max                    | Unit | Type* |
|------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----|----------------------------|-----------------------|--------------------------|------------------------|------|-------|
| 5.15 | Rise/fall time, pin DIR                                                                             |                                                                                         |     | t <sub>rf_DIR</sub>        |                       |                          | 100                    | ns   |       |
| 5.16 | Delay time for "Go to<br>Active" by Enable                                                          |                                                                                         |     | t <sub>delON_EN</sub>      | 30                    |                          | 80                     | μs   |       |
| 5.17 | Delay time for "Go to<br>Sleep" by Enable                                                           |                                                                                         |     | t <sub>gotosleep</sub>     | 30                    |                          | 80                     | μs   |       |
| 6    | Charge Pump                                                                                         |                                                                                         |     |                            |                       |                          |                        |      |       |
| 6.1  | Charge pump voltage                                                                                 | $7V \le V_{VBAT} \le 9V$                                                                |     | VCP                        | V <sub>VBAT</sub> + 7 |                          | V <sub>VBAT</sub> + 14 | ٧    |       |
| 6.2  | Charge pump voltage                                                                                 | V <sub>VBAT</sub> > 9V                                                                  |     | VCP                        | V <sub>VBAT</sub> + 8 |                          | V <sub>VBAT</sub> + 14 | ٧    |       |
| 6.3  | Charge pump current driving capability under valid parameters 6.1/6.2                               |                                                                                         |     | I <sub>CP</sub>            | 50                    |                          |                        | μΑ   |       |
| 6.4  | Charge pump oscillator frequency                                                                    |                                                                                         |     | f <sub>cposc</sub>         |                       | 2.2                      |                        | MHz  |       |
| 6.5  | Serial resistance between<br>charge pump and gate of<br>external reverse battery<br>protection NMOS |                                                                                         |     | R <sub>CP</sub>            |                       | 10                       |                        | kΩ   |       |
| 6.6  | Charge pump voltage in case of EN = 0                                                               | EN = "0" (Sleep mode)                                                                   |     | VCP <sub>sleep</sub>       |                       | V <sub>VBAT</sub> – 0.7V |                        |      |       |
| 7    | H-bridge Driver                                                                                     | 1                                                                                       |     |                            |                       |                          | 1                      |      |       |
| 7.1  | Low-side driver HIGH output voltage                                                                 | 6V< V <sub>VBAT</sub> ≤9V                                                               |     | V <sub>LxH1</sub>          | V <sub>VBAT</sub> - 1 |                          | 16                     | ٧    |       |
| 7.2  | Low-side driver HIGH output voltage                                                                 | V <sub>VBAT</sub> > 9V (with<br>V <sub>VBAT</sub> > 25V drivers<br>may be switched off) |     | V <sub>LxH2</sub>          | 8                     |                          | 16                     | V    |       |
| 7.3  | ON resistance of sink stage of pins L1, L2                                                          |                                                                                         |     | $R_{DSON\_LxL,}$ $x = 1,2$ |                       |                          | 20                     | Ω    |       |
| 7.4  | ON resistance of source stage of pins L1, L2                                                        | Related to pin CBx                                                                      |     | $R_{DSON\_LxH,}$ $x = 1,2$ |                       |                          | 30                     | Ω    |       |

 $<sup>^{\</sup>star}$  Type: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

- 2. Internal band-gap voltage is valid for VBAT > 3V (not testable)
- 3. Valid for -40°C to +90°C
- 4.  $R_{SHUNT} = 1\Omega$
- 5. Tested during qualification only
- 6. For timing, see the formula in "Reset and Watchdog Management" on page 8. All times depend on external elements C<sub>CWD</sub> and R<sub>CWD</sub>, tolerances of these elements have to be added to the given tolerances in the above table
- 7. External parasitic capacitive load together with pull-up resistor at RX defines the time t<sub>RxH</sub>
- 8. If single-ended mode is used (SEM = HIGH): DATA is not used and VBAT / 2 instead of DATA is the internal reference for parameters 4.10 and 4.11
- 9. Maximum voltage difference arises during slope, see Figure 7-1 on page 30
- 10. Parameters 4.16 to 4.19 are based on transmit voltage slopes at DATA and /DATA of 4V/µs ±50%

All parameters given are valid for  $7V \le VBAT \le 40V$  and for  $-40^{\circ}C \le \vartheta_{ambient} \le 125^{\circ}C$  unless stated otherwise. Conditions: SEM = HIGH (single-ended mode of SCI).

| No.  | Parameters                                                    | Test Conditions                                                                                                                                                                                         | Pin | Symbol                                                | Min                   | Тур | Max                    | Unit | Type* |
|------|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------------------------------------------|-----------------------|-----|------------------------|------|-------|
| 7.5  | Output peak current at pins L1, L2 switched to LOW            | V <sub>Lx</sub> = 3V                                                                                                                                                                                    |     | I <sub>LxL,</sub><br>x = 1,2                          | 100                   |     |                        | mA   |       |
| 7.6  | Output peak current at pins L1, L2 switched to HIGH           | V <sub>Lx</sub> = 3V                                                                                                                                                                                    |     | I <sub>LxH,</sub><br>x = 1,2                          |                       |     | -100                   | mA   |       |
| 7.7  | Pull-down resistance at pins L1, L2                           |                                                                                                                                                                                                         |     | $R_{PDLx,}$ $x = 1,2$                                 | 30                    |     | 100                    | kΩ   |       |
| 7.8  | ON resistance of sink stage of pins H1, H2                    | V <sub>Sx</sub> = 0                                                                                                                                                                                     |     | $R_{DSON\_HxL,}$ $x = 1,2$                            |                       |     | 20                     | Ω    |       |
| 7.9  | ON resistance of source stage of pins H1, H2                  | Related to pin CBx,<br>$V_{Sx} = V_{VBAT}$                                                                                                                                                              |     | $R_{DSON\_HxH,}$ $x = 1,2$                            |                       |     | 30                     | Ω    |       |
| 7.10 | Output peak current at pins Hx, switched to LOW               | $\begin{aligned} &V_{VBAT} = 13.5V\\ &V_{Sx} = V_{VBAT}\\ &V_{CBx} = V_{VBAT} + 7V\\ &V_{Hx} = V_{VBAT} + 3V \end{aligned}$                                                                             |     | I <sub>HxL,</sub><br>x = 1,2                          | 100                   |     |                        | mA   |       |
| 7.11 | Output peak current at pins Hx, switched to HIGH              | $V_{VBAT} = 13.5V$ $V_{Sx} = V_{VBAT}$ $V_{CBx} = V_{VBAT} + 7V$ $V_{Hx} = V_{VBAT} + 3V$                                                                                                               |     | I <sub>HxH</sub> ,<br>x = 1,2                         |                       |     | -100                   | mA   |       |
| 7.12 | Static high-side switch output low-voltage pins Hx            | $V_{Sx} = 0V$<br>$I_{Hx} = 1 \text{ mA}$                                                                                                                                                                |     | $V_{HxL}$ , $x = 1,2$                                 |                       |     | 0.3                    | V    |       |
| 7.13 | Static high-side switch<br>output high-voltage pins<br>H1, H2 | $I_{Lx} = -10 \mu A$<br>(PWM = static)<br>$7V \le V_{VBAT} \le 9V$                                                                                                                                      |     | V <sub>HxHstat1</sub><br>(supplied by<br>charge pump) | V <sub>VBAT</sub> + 7 |     | V <sub>VBAT</sub> + 14 | V    |       |
| 7.14 | Static high-side switch<br>output high-voltage pins<br>H1, H2 | $\begin{split} I_{Lx} &= -10 \; \mu\text{A} \\ (\text{PWM} = \text{static}) \\ V_{\text{VBAT}} &> 9\text{V (with} \\ V_{\text{VBAT}} &> 25\text{V, drivers} \\ \text{may be switched off)} \end{split}$ |     | V <sub>HxHstat1</sub><br>(supplied by<br>charge pump) | V <sub>VBAT</sub> + 8 |     | V <sub>VBAT</sub> + 14 | V    |       |
| 7.15 | Sink resistance between Hx and Ground in Sleep mode           | an unalation tentral C. C.                                                                                                                                                                              |     | R <sub>Hxsleep</sub>                                  | 3                     |     | 10                     | kΩ   |       |

<sup>\*</sup> Type: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

- 2. Internal band-gap voltage is valid for VBAT > 3V (not testable)
- 3. Valid for -40°C to +90°C
- 4.  $R_{SHUNT} = 1\Omega$
- 5. Tested during qualification only
- 6. For timing, see the formula in "Reset and Watchdog Management" on page 8. All times depend on external elements C<sub>CWD</sub> and R<sub>CWD</sub>, tolerances of these elements have to be added to the given tolerances in the above table
- 7. External parasitic capacitive load together with pull-up resistor at RX defines the time  $t_{\text{RxH}}$
- 8. If single-ended mode is used (SEM = HIGH): DATA is not used and VBAT / 2 instead of DATA is the internal reference for parameters 4.10 and 4.11
- 9. Maximum voltage difference arises during slope, see Figure 7-1 on page 30
- 10. Parameters 4.16 to 4.19 are based on transmit voltage slopes at DATA and /DATA of 4V/ $\mu$ s  $\pm 50\%$





All parameters given are valid for  $7V \le VBAT \le 40V$  and for  $-40^{\circ}C \le \vartheta_{ambient} \le 125^{\circ}C$  unless stated otherwise. Conditions: SEM = HIGH (single-ended mode of SCI).

| No.  | Parameters                                                                                | Test Conditions                                                                                                                     | Pin | Symbol               | Min                     | Тур | Max                    | Unit | Type* |
|------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------|-------------------------|-----|------------------------|------|-------|
| 7.16 | Voltage at pin Sx for open pin if Hx and Lx are both switched off                         | I <sub>sx</sub> = 0                                                                                                                 |     | V <sub>SxOFF</sub>   |                         |     | 2                      | V    |       |
| 7.17 | CB1 voltage for H1 = OFF                                                                  | $V_{VBAT} = 6V$                                                                                                                     |     | V <sub>CB1</sub>     | 5                       |     | 14                     | V    |       |
| 7.18 | CB1 voltage for H1 = OFF                                                                  | $V_{VBAT} = 8V$                                                                                                                     |     | V <sub>CB1</sub>     | 7                       |     | 14                     | V    |       |
| 7.19 | CB1 voltage for H1 = OFF                                                                  | V <sub>VBAT</sub> = 10V                                                                                                             |     | V <sub>CB1</sub>     | 9                       |     | 14                     | V    |       |
| 7.20 | CB1 voltage for H1 = OFF                                                                  | V <sub>VBAT</sub> = 25V                                                                                                             |     | V <sub>CB1</sub>     | 9                       |     | 14                     | V    |       |
| 7.21 | CB2 voltage for H2 = OFF                                                                  | V <sub>VBAT</sub> = 6V                                                                                                              |     | V <sub>CB2</sub>     | 5                       |     | 14                     | V    |       |
| 7.22 | CB2 voltage for H2 = OFF                                                                  | $V_{VBAT} = 8V$                                                                                                                     |     | V <sub>CB2</sub>     | 7                       |     | 14                     | V    |       |
| 7.23 | CB2 voltage for H2 = OFF                                                                  | V <sub>VBAT</sub> = 10V                                                                                                             |     | V <sub>CB2</sub>     | 9                       |     | 14                     | V    |       |
| 7.24 | CB2 voltage for H2 = OFF                                                                  | V <sub>VBAT</sub> = 25V                                                                                                             |     | V <sub>CB2</sub>     | 9                       |     | 14                     | V    |       |
|      | Dynamic Parameters                                                                        |                                                                                                                                     | II. | -                    | <u> </u>                |     |                        |      |       |
| 7.14 | Dynamic high-side switch<br>output for high-voltage<br>pins H1, H2 (bootstrap<br>voltage) | $\begin{aligned} C_{Hx} &= 5 \text{ nF} \\ C_{CBx} &= 100 \text{ nF} \\ f_{PWM} &= 20 \text{ kHz} \\ V_{VBAT} &= 6 V \end{aligned}$ |     | V <sub>HxHdyn1</sub> | V <sub>VBAT</sub> + 4.5 |     | V <sub>VBAT</sub> + 14 | V    |       |
| 7.15 | Dynamic high-side switch<br>output for high-voltage<br>pins H1, H2 (bootstrap<br>voltage) | $C_{Hx} = 5 \text{ nF}$<br>$C_{CBx} = 100 \text{ nF}$<br>$f_{PWM} = 20 \text{ kHz}$<br>$V_{VBAT} = 8V$                              |     | V <sub>HxHdyn2</sub> | V <sub>VBAT</sub> + 6   |     | V <sub>VBAT</sub> + 14 | V    |       |
| 7.16 | Dynamic high-side switch<br>output for high-voltage<br>pins H1, H2 (bootstrap<br>voltage) | $\begin{aligned} C_{Hx} &= 5 n F \\ C_{CBx} &= 100 \ n F \\ f_{PWM} &= 20 \ k Hz \\ V_{VBAT} &\geq 10 V \end{aligned}$              |     | V <sub>HxHdyn3</sub> | V <sub>VBAT</sub> + 8   |     | V <sub>VBAT</sub> + 14 | V    |       |
| 7.17 | Propagation delay time for low-side driver from HIGH to LOW                               | $V_{VBAT} = 13.5V$ $C_{CBx} = 100 \text{ nF}$ Figure 3-9 on page 17                                                                 |     | t <sub>LxHL</sub>    |                         |     | 0.5                    | μs   |       |
| 7.18 | Propagation delay time for low-side driver from LOW to HIGH                               |                                                                                                                                     |     | t <sub>LxLH</sub>    |                         |     | 0.5 + t <sub>CC</sub>  | μs   |       |
| 7.19 | Fall time for low-side driver                                                             | $V_{VBAT} = 13.5V$ $C_{Gx} = 5 \text{ nF}$                                                                                          |     | t <sub>Lxf</sub>     |                         |     | 0.5                    | μs   |       |

<sup>\*</sup> Type: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

- 2. Internal band-gap voltage is valid for VBAT > 3V (not testable)
- 3. Valid for -40°C to +90°C
- 4.  $R_{SHUNT} = 1\Omega$
- 5. Tested during qualification only
- 6. For timing, see the formula in "Reset and Watchdog Management" on page 8. All times depend on external elements C<sub>CWD</sub> and R<sub>CWD</sub>, tolerances of these elements have to be added to the given tolerances in the above table
- 7. External parasitic capacitive load together with pull-up resistor at RX defines the time t<sub>RxH</sub>
- 8. If single-ended mode is used (SEM = HIGH): DATA is not used and VBAT / 2 instead of DATA is the internal reference for parameters 4.10 and 4.11
- 9. Maximum voltage difference arises during slope, see Figure 7-1 on page 30
- 10. Parameters 4.16 to 4.19 are based on transmit voltage slopes at DATA and /DATA of 4V/µs ±50%

All parameters given are valid for  $7V \le VBAT \le 40V$  and for  $-40^{\circ}C \le \vartheta_{ambient} \le 125^{\circ}C$  unless stated otherwise. Conditions: SEM = HIGH (single-ended mode of SCI).

| No.  | Parameters                                                   | Test Conditions                                                                       | Pin | Symbol             | Min                  | Тур                  | Max                   | Unit | Type* |
|------|--------------------------------------------------------------|---------------------------------------------------------------------------------------|-----|--------------------|----------------------|----------------------|-----------------------|------|-------|
| 7.20 | Rise time for low-side driver                                |                                                                                       |     | t <sub>Lxr</sub>   |                      |                      | 0.5                   | μs   |       |
| 7.21 | Propagation delay time for high-side driver from HIGH to LOW | $V_{VBAT} = 13.5V$ $C_{CBx} = 100 \text{ nF}$ Figure 3-9 on page 17                   |     | t <sub>HxHL</sub>  |                      |                      | 0.5                   | μs   |       |
| 7.22 | Propagation delay time for high-side driver from LOW to HIGH |                                                                                       |     | t <sub>HxLH</sub>  |                      |                      | 0.5 + t <sub>CC</sub> | μs   |       |
| 7.23 | Fall time for high-side driver                               | $V_{VBAT} = 13.5V$ $C_{Gx} = 5 \text{ nF}$                                            |     | t <sub>Hxf</sub>   |                      |                      | 0.5                   | μs   |       |
| 7.24 | Rise time for high-side driver                               |                                                                                       |     | t <sub>Hxr</sub>   |                      |                      | 0.5                   | μs   |       |
| 7.25 | Cross conduction time                                        | See "Cross Conduction<br>Time" on page 16                                             |     | t <sub>CC</sub>    |                      |                      | 10                    | μs   |       |
| 7.26 | External resistor                                            |                                                                                       |     | R <sub>CC</sub>    | 5                    |                      |                       | kΩ   |       |
| 7.27 | External capacitor                                           |                                                                                       |     | C <sub>cc</sub>    |                      |                      | 5                     | nF   |       |
| 7.28 | R <sub>ON</sub> of t <sub>CC</sub> switching transistor      |                                                                                       |     | R <sub>ONCC</sub>  |                      |                      | 100                   | Ω    |       |
| 7.29 | Switching level of t <sub>CC</sub> comparator                |                                                                                       |     | V <sub>swtcc</sub> | $3.2 \times V_{VCC}$ | $3.4 \times V_{VCC}$ | $3.6 \times V_{VCC}$  | V    |       |
| 7.30 | Short circuit detection voltage                              | Voltage between<br>source-drain of external<br>switching transistor in<br>active case |     | V <sub>SC</sub>    | 3.5                  | 4                    | 4.5                   | V    |       |

<sup>\*</sup> Type: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

- 2. Internal band-gap voltage is valid for VBAT > 3V (not testable)
- 3. Valid for -40°C to +90°C
- 4.  $R_{SHUNT} = 1\Omega$
- 5. Tested during qualification only
- 6. For timing, see the formula in "Reset and Watchdog Management" on page 8. All times depend on external elements C<sub>CWD</sub> and R<sub>CWD</sub>, tolerances of these elements have to be added to the given tolerances in the above table
- 7. External parasitic capacitive load together with pull-up resistor at RX defines the time  $t_{\text{RxH}}$
- 8. If single-ended mode is used (SEM = HIGH): DATA is not used and VBAT / 2 instead of DATA is the internal reference for parameters 4.10 and 4.11
- 9. Maximum voltage difference arises during slope, see Figure 7-1 on page 30
- 10. Parameters 4.16 to 4.19 are based on transmit voltage slopes at DATA and /DATA of  $4V/\mu s \pm 50\%$





All parameters given are valid for  $7V \le VBAT \le 40V$  and for  $-40^{\circ}C \le \vartheta_{ambient} \le 125^{\circ}C$  unless stated otherwise. Conditions: SEM = HIGH (single-ended mode of SCI).

| No.  | Parameters                             | Test Conditions                                                                                                                                                       | Pin | Symbol              | Min | Тур | Max | Unit | Type* |
|------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------|-----|-----|-----|------|-------|
| 7.31 | Short circuit detection time           | For switch-on time < t <sub>sc</sub> ,<br>the short circuit<br>message will never be<br>generated                                                                     |     | t <sub>SC</sub>     | 5   | 10  | 15  | μs   |       |
| 7.32 | Charging time for bootstrap capacitors | Time for Lx = ON<br>(plus cross conduction<br>time if inductive load is<br>applied), this time limits<br>the PWM ratio to values<br>of about 95% if 20 kHz<br>is used |     | t <sub>СНВООТ</sub> | 1.3 |     |     | μs   |       |
| 7.33 | Maximum PWM frequency                  |                                                                                                                                                                       |     | f <sub>PWMmax</sub> |     |     | 30  | kHz  |       |

<sup>\*</sup> Type: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

Notes: 1. EN, DIR, PWM = HIGH

- 2. Internal band-gap voltage is valid for VBAT > 3V (not testable)
- 3. Valid for -40°C to +90°C
- 4.  $R_{SHUNT} = 1\Omega$
- 5. Tested during qualification only
- 6. For timing, see the formula in "Reset and Watchdog Management" on page 8. All times depend on external elements C<sub>CWD</sub> and R<sub>CWD</sub>, tolerances of these elements have to be added to the given tolerances in the above table
- 7. External parasitic capacitive load together with pull-up resistor at RX defines the time t<sub>RxH</sub>
- 8. If single-ended mode is used (SEM = HIGH): DATA is not used and VBAT / 2 instead of DATA is the internal reference for parameters 4.10 and 4.11
- 9. Maximum voltage difference arises during slope, see Figure 7-1 on page 30
- 10. Parameters 4.16 to 4.19 are based on transmit voltage slopes at DATA and /DATA of  $4V/\mu s \pm 50\%$

**Figure 7-1.** Principal Dynamic Behavior of SCI, V<sub>SYM</sub> is the Symmetry of DATA and /DATA to VBAT / 2



 $V_{SYM} = (VBAT - /DATA) - DATA$ , ideally it should always be 0

## 8. ESD and Latch-up Requirements

The device withstands pulses when tested according to ESD STM 5.1-1998:

- Constant voltage 2 kV
- $R = 1.5 k\Omega$
- C = 100 pF
- 1 pulse per polarity and per pin
- 3 samples, 0 failures
- Electrical post-stress testing at room temperature

Static latch-up tested according to AEC-Q100-004 and JESD78.

- 3-6 samples, 0 failures
- Electrical post-stress testing at room temperature

In test, the voltage at the pins VBAT, DATA, /DATA, CP, VBAT\_SWITCH, Hx, Sx, CBx must not exceed 45V in case of not being able to drive the specified current; for the pins Lx the voltage must not exceed 25V.





# 9. Ordering Information

| Extended Type Number | Package                   | Remarks |
|----------------------|---------------------------|---------|
| ATA6026-PHQW         | QFN32, 7 mm $\times$ 7 mm | Pb-free |

## 10. Package Information

Package: QFN 32 7x7 Exposed pad 4.7 x 4.7



Drawing-No: 6.543-5097.01-4

Issue 1; 24.02.03

Thermal resistance junction ambient: 29 K/W (at airflow of 0 LFPM), valid for JEDEC Standard Four-layer Thermal Test Board with 5 x 5 Thermal Via Matrix (100 µm Drill Hole, Filled Vias).

# 11. Table of Contents

|    | Features                                            | 1  |
|----|-----------------------------------------------------|----|
| 1  | Description                                         | 1  |
| 2  | Pin Configuration                                   | 3  |
| 3  | Functional Description                              | 5  |
|    | 3.1 Power Supply Unit                               | 5  |
|    | 3.2 Sleep Mode                                      | 5  |
|    | 3.3 Wake-up and Sleep Mode Strategy                 | 6  |
|    | 3.4 5V Regulator                                    | 7  |
|    | 3.5 Reset and Watchdog Management                   | 8  |
|    | 3.6 SCI Transceiver                                 | 11 |
|    | 3.7 Control Inputs EN, DIR, PWM                     | 13 |
|    | 3.8 Diagnosis                                       | 14 |
|    | 3.9 Behavior of the Bridge Drivers in Case of RESET | 15 |
|    | 3.10 Charge Pump                                    | 16 |
|    | 3.11 H-bridge Driver                                | 16 |
| 4  | Absolute Maximum Ratings                            | 18 |
| 5  | Operating Range                                     | 19 |
| 6  | Temperature Conditions                              | 19 |
| 7  | Electrical Characteristics                          | 20 |
| 8  | ESD and Latch-up Requirements                       | 31 |
| 9  | Ordering Information                                | 32 |
| 10 | Package Information                                 | 32 |





### **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311

Fax: 1(408) 487-2600

### Regional Headquarters

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland

Tel: (41) 26-426-5555 Fax: (41) 26-426-5500

#### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong

Tel: (852) 2721-9778 Fax: (852) 2722-1369

### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan

Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

### **Atmel Operations**

#### Memory

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

#### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60

#### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA

Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland

Tel: (44) 1355-803-000 Fax: (44) 1355-242-743

#### RF/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA

Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom

Avenue de Rochepleine

BP 123

38521 Saint-Egreve Cedex, France

Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80

Literature Requests www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

© Atmel Corporation 2006. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, Everywhere You Are<sup>®</sup> and others, are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.

