# Microprocessor-Compatible ANALOG-TO-DIGITAL CONVERTER 

## FEATURES

- COMPLETE 12-BIT A/D CONVERTER WITH REFERENCE, CLOCK, AND 8-, 12-, or 16BIT MICROPROCESSOR BUS INTERFACE
- IMPROVED PERFORMANCE SECOND SOURCE FOR 574A-TYPE A/D CONVERTERS
Conversion Time: $\mathbf{2 5}$ us max
Bus Access Time: 150ns max
$A_{o}$ Input: Bus Contention During Read Operation Eliminated
- DUAL IN-LINE PLASTIC, PLCC AND HERMETIC CERAMIC
- FULLY SPECIFIED FOR OPERATION ON $\pm 12 \mathrm{~V}$ OR $\pm 15 \mathrm{~V}$ SUPPLIES
- NO MISSING CODES OVER TEMPERATURE:
$0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ : ADC574AJ and K Grades $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ : ADC574ASH, TH


## DESCRIPTION

The ADC574A is a 12-bit successive approximation analog-to-digital converter, utilizing state-of-the-art CMOS and laser-trimmed bipolar die custom-designed
for freedom from latch-up and for optimum AC performance. It is complete with a self-contained +10 V reference, internal clock, digital interface for microprocessor control, and three-state outputs.

The reference circuit, containing a buried zener, is lasertrimmed for minimum temperature coefficient. The clock oscillator is current-controlled for excellent stability over temperature. Full-scale and offset errors may be externally trimmed to zero. Internal scaling resistors are provided for the selection of analog input signal ranges of 0 V to $+10 \mathrm{~V}, 0 \mathrm{~V}$ to $+20 \mathrm{~V}, \pm 5 \mathrm{~V}$, and $\pm 10 \mathrm{~V}$.

The converter may be externally programmed to provide 8 - or 12 -bit resolution. The conversion time for 12 bits is factory set for $25 \mu \mathrm{~s}$ maximum.

Output data are available in a parallel format from TTLcompatible three-state output buffers. Output data are coded in straight binary for unipolar input signals and bipolar offset binary for bipolar input signals.
The ADC574A, available in both industrial and military temperature ranges, requires supply voltages of +5 V and $\pm 12 \mathrm{~V}$ or $\pm 15 \mathrm{~V}$. It is packaged in a 28 -pin plastic DIP, and a hermetic side-brazed ceramic DIP.


International Airport Industrial Park • Mailing Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. . Tucson, AZ 85706 Tel: (520) 746-1111 . Twx: 910-952-1111 • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132

## SPECIFICATIONS

## ELECTRICAL

At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+12 \mathrm{~V}$ or $+15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-12 \mathrm{~V}$ or -15 V , and $\mathrm{V}_{\mathrm{LOGIC}}=+5 \mathrm{~V}$ unless otherwise specified.

| PARAMETER | ADC574AJP, JH, SH |  |  | ADC574AKP, KH, TH |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| RESOLUTION |  |  | 12 |  |  | * | Bits |
| INPUTS |  |  |  |  |  |  |  |
| ANALOG <br> Voltage Ranges: Unipolar Bipolar $\begin{aligned} \text { Impedance: } & 0 \text { to }+10 \mathrm{~V}, \pm 5 \mathrm{~V} \\ & \pm 10 \mathrm{~V}, 0 \mathrm{~V} \text { to }+20 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0 \text { to }+10,0 \text { to }+20 \\ \quad \pm 5, \pm 10 \end{gathered}$ |  |  | * | ** | * | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{k} \Omega \\ \mathrm{k} \Omega \end{gathered}$ |
| DIGITAL (CE, $\left.\overline{\mathrm{CS}}, \mathrm{R} / \overline{\mathrm{C}}, \mathrm{A}_{\mathrm{O}}, 12 / \overline{8}\right)$ <br> Over Temperature Range <br> Voltages: Logic 1 <br> Logic 0 <br> Current <br> Capacitance | $\begin{gathered} +2 \\ -0.5 \\ -5 \end{gathered}$ | $\begin{gathered} 0.1 \\ 5 \end{gathered}$ | $\begin{gathered} +5.5 \\ +0.8 \\ +5 \end{gathered}$ | ** | * | * | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mu \mathrm{~A} \\ \mathrm{pF} \end{gathered}$ |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |  |  |
| ACCURACY <br> At $+25^{\circ} \mathrm{C}$ <br> Linearity Error Unipolar Offset Error (Adjustable to Zero) Bipolar Offset Error (Adjustable to Zero) Full-Scale Calibration Error ${ }^{(1)}$ <br> (Adjustable to Zero) <br> No Missing Codes Resolution (Diff. Linearity) Inherent Quantization Error <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ <br> Linearity Error: J, K Grades <br> S, T Grades <br> Full-Scale Calibration Error <br> Without Initial Adjustment ${ }^{(1)}$ : J, K Grades <br> S, T Grades <br> Adjusted to Zero at $+25^{\circ} \mathrm{C}$ : J, K Grades <br> S, T Grades <br> No Missing Codes Resolution (Diff. Linearity) | 11 | $\pm 1 / 2$ | $\begin{gathered} \pm 1 \\ \pm 2 \\ \pm 10 \\ \\ \pm 0.25 \\ \\ \\ \pm 1 \\ \pm 1 \\ \\ \pm 0.47 \\ \pm 0.75 \\ \pm 0.22 \\ \pm 0.5 \end{gathered}$ | 12 | * | $\begin{gathered} \pm 1 / 2 \\ * \\ \pm 4 \\ * \\ \\ \\ \pm 1 / 2 \\ \pm 3 / 4 \\ \\ \pm 0.37 \\ \pm 0.5 \\ \pm 0.12 \\ \pm 0.25 \end{gathered}$ | LSB LSB LSB \% of FS(2) Bits LSB LSB LSB \% of FS \% of FS \% of FS \% of FS Bits |
| TEMPERATURE COEFFICIENTS ( $\mathrm{T}_{\text {MIN }}$ to $\left.\mathrm{T}_{\text {MAX }}\right)^{(3)}$ <br> Unipolar Offset: J, K Grades <br> S, T Grades <br> Max Change: All Grades <br> Bipolar Offset: All Grades <br> Max Change: J, K Grades <br> S, T Grades <br> Full-Scale Calibration: J, K Grades <br> S, T Grades <br> Max Change: J, K Grades <br> S, T Grades |  |  | $\begin{gathered} \pm 10 \\ \pm 5 \\ \pm 2 \\ \pm 10 \\ \pm 2 \\ \pm 4 \\ \pm 45 \\ \pm 50 \\ \pm 9 \\ \pm 20 \end{gathered}$ |  |  | $\begin{gathered} \pm 5 \\ \pm 2.5 \\ \pm 1 \\ \pm 5 \\ \pm 1 \\ \pm 2 \\ \pm 25 \\ \pm 25 \\ \pm 5 \\ \pm 10 \end{gathered}$ | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ LSB $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ LSB LSB $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ LSB LSB |
| POWER SUPPLY SENSITIVITY <br> Change in Full-Scale Calibration $\begin{aligned} & +13.5 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<+16.5 \mathrm{~V} \text { or }+11.4 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<+12.6 \mathrm{~V} \\ & -16.5 \mathrm{~V}<\mathrm{V}_{\mathrm{EE}}<-13.5 \mathrm{~V} \text { or }-12.6 \mathrm{~V}<\mathrm{V}_{\mathrm{EE}}<-11.4 \mathrm{~V} \\ & +4.5 \mathrm{~V}<\mathrm{V}_{\text {LOGIC }}<+5.5 \mathrm{~V} \end{aligned}$ |  |  | $\begin{gathered} \pm 2 \\ \pm 2 \\ \pm 1 / 2 \end{gathered}$ |  |  | $\pm 1$ $\pm 1$ $*$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| CONVERSION TIME ${ }^{(4)}$ <br> 8-Bit Cycle <br> 12-Bit Cycle | $\begin{aligned} & 10 \\ & 15 \end{aligned}$ | $\begin{aligned} & 13 \\ & 20 \end{aligned}$ | $\begin{aligned} & 17 \\ & 25 \end{aligned}$ | * | * | * | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| OUTPUTS |  |  |  |  |  |  |  |
| DIGITAL (DB ${ }_{11}-\mathrm{DB}_{0}$, STATUS) <br> (Over Temperature Range) <br> Output Codes: Unipolar <br> Bipolar <br> Logic Levels: Logic 0 ( $\mathrm{I}_{\text {SINK }}=1.6 \mathrm{~mA}$ ) <br> Logic $1\left(I_{\text {SOURCE }}=500 \mu \mathrm{~A}\right)$ <br> Leakage, Data Bits Only, High -Z State Capacitance | Unipolar Straight Binary (USB) Bipolar Offset Binary (BOB) |  |  |  |  | * | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mu \mathrm{~A} \\ \mathrm{pF} \end{gathered}$ |

## SPECIFICATIONS (CONT)

## ELECTRICAL

At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+12 \mathrm{~V}$ or $+15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-12 \mathrm{~V}$ or -15 V , and $\mathrm{V}_{\text {LOGIC }}=+5 \mathrm{~V}$ unless otherwise specified.

| PARAMETERS | ADC574AJP, JH, SH |  |  | ADC574AKP, KH, TH |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| INTERNAL REFERENCE VOLTAGE <br> Voltage <br> Source Current Available for External Loads(5) | $\begin{gathered} +9.9 \\ 2.0 \end{gathered}$ | +10.0 | +10.1 | * | * | * | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \end{gathered}$ |
| POWER SUPPLY REQUIREMENTS |  |  |  |  |  |  |  |
| Voltage: $\mathrm{V}_{\mathrm{CC}}$ $V_{E E}$ $\mathrm{V}_{\text {LOGIC }}$ <br> Current: $\mathrm{I}_{\mathrm{CC}}$ <br> $I_{\text {EE }}$ <br> ILOGIC <br> Power Dissipation ( $\pm 15 \mathrm{~V}$ Supplies) | $\begin{gathered} +11.4 \\ -11.4 \\ +4.5 \end{gathered}$ | $\begin{gathered} 3.5 \\ 15 \\ 9 \\ 325 \end{gathered}$ | $\begin{gathered} +16.5 \\ -16.5 \\ +5.5 \\ 5 \\ 20 \\ 15 \\ 450 \end{gathered}$ | * | ** | * $*$ $*$ $*$ $*$ $*$ | V <br> V <br> V <br> mA <br> mA <br> mA <br> mW |
| TEMPERATURE RANGE (Ambient: $\mathrm{T}_{\text {MIN }}, \mathrm{T}_{\text {MAX }}$ ) |  |  |  |  |  |  |  |
| Specifications: J, K Grades S, T Grades <br> Storage | $\begin{gathered} 0 \\ -55 \\ -65 \end{gathered}$ |  | $\begin{gathered} +75 \\ +125 \\ +150 \end{gathered}$ | ** |  | * | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

* Same specifications as ADC574AJP, AJH, ASH.

NOTES: (1) With fixed $50 \Omega$ resistor from REF OUT to REF IN. This parameter is also adjustable to zero at $\pm 25^{\circ} \mathrm{C}$ (see Optional External Full Scale and Offset Adjustments section). (2) FS in this specification table means Full Scale Range. That is, for a $\pm 10 \mathrm{~V}$ input range, FS means 20 V ; for a 0 to +10 V range, FS means 10V. The term Full Scale for these specifications instead of Full-Scale Range is used to be consistent with other vendors' 574 and 574A type specifications tables. (3) Using internal reference. (4) See Controlling the ADC574A section for detailed information concerning digital timing. (5) External loading must be constant during conversion. The reference output requires no buffer amplifier with either $\pm 12 \mathrm{~V}$ or $\pm 15 \mathrm{~V}$ power supplies.

PIN CONFIGURATION


## ABSOLUTE MAXIMUM RATINGS

|  | $\mathrm{V}_{\mathrm{CC}}$ to Digital Common ................................................. 0 V to +16.5 V |
| :---: | :---: |
|  | $\mathrm{V}_{\text {EE }}$ to Digital Common .................................................. 0 V to -16.5V |
|  | $\mathrm{V}_{\text {LOGIC }}$ Digital Common ...................................................... 0 V to +7V |
|  | Analog Common to Digital Common ............................................. $\pm 1 \mathrm{~V}$ |
|  | Control Inputs (CE, $\overline{C S}, A_{0}, 12 / \overline{8}, R / \bar{C}$ ) <br> to Digital Common $\qquad$ -0.5 V to $\mathrm{V}_{\text {LOGIC }}+0.5 \mathrm{~V}$ |
|  | Analog Inputs (Ref In, Bipolar Offset, $10 \mathrm{~V}_{\mathrm{IN}}$ ) <br> to Analog Common $\qquad$ $\pm 16.5 \mathrm{~V}$ |
|  | $20 \mathrm{~V}_{\text {IN }}$ to Analog Common ......................................................... $\pm 24 \mathrm{~V}$ |
|  | Ref Out $\qquad$ Indefinite Short to Common, Momentary Short to $\mathrm{V}_{\mathrm{CC}}$ |
|  | Max Junction Temperature ..................................................... 165 $^{\circ} \mathrm{C}$ |
|  | Power Dissipation .............................................................. 1000mW |
|  | Lead Temperature (soldering, 10s) ........................................... $+300^{\circ} \mathrm{C}$ |
|  | Thermal Resistance, $\theta_{\mathrm{JA}}$ : Ceramic .......................................... $50^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | Plastic ........................................... $100^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | CAUTION: These devices are sensitive to electrostatic discharge. Appropriate I.C. handling procedures should be followed. |

## BURN-IN SCREENING

Burn-in screening is available for both plastic and ceramic package ADC574s. Burn-in duration is 160 hours at the temperature (or equivalent combination of time and temperature) indicated below:

Plastic "-BI" models: $+85^{\circ} \mathrm{C}$
Ceramic "-BI" models: $+125^{\circ} \mathrm{C}$
All units are $100 \%$ electrically tested after burn-in is completed. To order burn-in, add "-BI" to the base model number (e.g., ADC574AKP-BI).

## ORDERING INFORMATION

| MODEL | PACKAGE | TEMPERATURE RANGE | LINEARITY ERROR MAX ( $\mathrm{T}_{\text {MIN }} \mathrm{TO}^{\text {O }} \mathrm{T}_{\text {MAX }}$ ) |
| :---: | :---: | :---: | :---: |
| ADC574AJP | Plastic DIP | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | $\pm 1$ LSB |
| ADC574AKP | Plastic DIP | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | $\pm 1 / 2 \mathrm{LSB}$ |
| ADC574AJH | Ceramic DIP | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | $\pm 1$ LSB |
| ADC574AKH | Ceramic DIP | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | $\pm 1 / 2$ LSB |
| ADC574ASH | Ceramic DIP | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 1 \mathrm{LSB}$ |
| ADC574ATH | Ceramic DIP | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 3 / 4$ LSB |
| BURN-IN SCREENING OPTION See text for details. |  |  |  |
|  |  |  |  |
| MODEL | PACKAGE | TEMPERATURE RANGE | BURN-IN TEMP (160 Hours) |
| ADC574AJP-BI | Plastic DIP | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | $+85^{\circ} \mathrm{C}$ |
| ADC574AKP-BI | Plastic DIP | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | $+85^{\circ} \mathrm{C}$ |
| ADC574AJH-BI | Ceramic DIP | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ |
| ADC574AKH-BI | Ceramic DIP | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ |
| ADC574ASH-BI | Ceramic DIP | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ |
| ADC574ATH-BI | Ceramic DIP | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ |

PACKAGE INFORMATION

| MODEL | PACKAGE | PACKAGE DRAWING <br> NUMBER $^{(1)}$ |
| :--- | :---: | :---: |
| ADC574AJP | Plastic DIP | 215 |
| ADC574AKP | Plastic DIP | 215 |
| ADC574AJH | Ceramic DIP | 149 |
| ADC574AKH | Ceramic DIP | 149 |
| ADC574ASH | Ceramic DIP | 149 |
| ADC574ATH | Ceramic DIP | 149 |

NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix D of Burr-Brown IC Data Book.

[^0]
## DISCUSSION OF SPECIFICATIONS

## LINEARITY ERROR

Linearity error is defined as the deviation of actual code transition values from the ideal transition values. Ideal transition values lie on a line drawn through zero (or minus full scale for bipolar operation) and plus full scale. The zero value is located at an analog input value $1 / 2 \mathrm{LSB}$ before the first code transition $\left(000_{\mathrm{H}}\right.$ to $\left.001_{\mathrm{H}}\right)$. The full-scale value is located at an analog value 3/2LSB beyond the last code transition $\left(\mathrm{FFE}_{\mathrm{H}}\right.$ to $\left.\mathrm{FFF}_{\mathrm{H}}\right)$ (see Figure 1).


FIGURE 1. ADC574A Transfer Characteristics Terminology.
Thus, for a converter connected for biopolar operation and with a full-scale range (or span) of $20 \mathrm{~V}( \pm 10 \mathrm{~V})$, the zero value of -10 V is 2.44 mV below the first code transition $\left(000_{\mathrm{H}}\right.$ to $001_{\mathrm{H}}$ at $\left.-9.99756 \mathrm{~V}\right)$ and the plus full-scale value of +10 V is 7.32 mV above the last code transition $\left(\mathrm{FFE}_{\mathrm{H}}\right.$ to $\mathrm{FFF}_{\mathrm{H}}$ at +9.99268 ) (see Table I).

## NO MISSING CODES

(DIFFERENTIAL LINEARITY ERROR)
A specification which guarantees no missing codes requires that every code combination to appear in a monotonicallyincreasing sequence as the analog input is increased through-
out the range. Thus, every input code width (quantum) must have a finite width. If an input quantum has a value of zero (a differential linearity error of -1 LSB ), a missing code will occur.
ADC574AKP, KN, KH and TH grades are guaranteed to have no missing codes to 12 -bit resolution over their respective specification temperature ranges.

## UNIPOLAR OFFSET ERROR

An ADC574A connected for unipolar operation has an analog input range of 0 V to plus full scale. The first output code transition should occur at an analog input value $1 / 2$ LSB above 0V. Unipolar offset error is defined as the deviation of the actual transition value from the ideal value. The unipolar offset temperature coefficient specifies the change of this transition value versus a change in ambient temperature.

## BIPOLAR OFFSET ERROR

A/D converter specifications have historically defined bipolar offset as the first transition value above the minus fullscale value. The ADC574A specification, however, follows the terminology defined for the 574 converter several years ago. Thus, bipolar offset is located near the midscale value of 0 V (bipolar zero) at the output code transition $7 \mathrm{FF}_{\mathrm{H}}$ to $800_{\mathrm{H}}$.
Bipolar offset error for the ADC574A is defined as the deviation of the actual transition value from the ideal transition value located $1 / 2 \mathrm{LSB}$ below 0 V . The bipolar offset temperature coefficient specifies the maximum change of the code transition value versus a change in ambient temperature.

## FULL SCALE CALIBRATION ERROR

The last output transition $\left(\mathrm{FFE}_{\mathrm{H}}\right.$ to $\left.\mathrm{FFF}_{\mathrm{H}}\right)$ occurs for an analog input value $3 / 2$ LSB below the nominal full-scale value. The full-scale calibration error is the deviation of the actual analog value at the last transition point from the ideal value. The full-scale calibration temperature coefficient specifies the maximum change of the code transition value versus a change in ambient temperature.

## POWER SUPPLY SENSITIVITY

Electrical specifications for the ADC574A assume the application of the rated power supply voltages of +5 V and $\pm 12 \mathrm{~V}$ or $\pm 15 \mathrm{~V}$. The major effect of power supply voltage

| BINARY (BIN) OUTPUT | INPUT VOLTAGE RANGE AND LSB VALUES |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Analog Input Voltage Range | Defined as: | $\pm 10 \mathrm{~V}$ | $\pm 5 \mathrm{~V}$ | 0 to +10V | 0 to +20V |
| One Least Significant Bit (LSB) | $\begin{aligned} & \frac{\text { FSR }}{2^{n}} \\ & \mathrm{n}=8 \\ & \mathrm{n}=12 \end{aligned}$ | $\begin{gathered} \frac{20 \mathrm{~V}}{2^{n}} \\ 78.13 \mathrm{mV} \\ 4.88 \mathrm{mV} \end{gathered}$ | $\begin{gathered} \frac{10 \mathrm{~V}}{2^{n}} \\ 39.06 \mathrm{mV} \\ 2.44 \mathrm{mV} \end{gathered}$ | $\begin{gathered} \frac{10 \mathrm{~V}}{2^{n}} \\ 39.06 \mathrm{mV} \\ 2.44 \mathrm{mV} \end{gathered}$ | $\begin{gathered} \frac{20 \mathrm{~V}}{2^{n}} \\ 78.13 \mathrm{mV} \\ 4.88 \mathrm{mV} \end{gathered}$ |
| $\begin{aligned} & \text { Output Transition Values } \\ & \mathrm{FFE}_{\mathrm{H}} \text { to } \mathrm{FFF}_{\mathrm{H}} \\ & 7 \mathrm{FF}_{\mathrm{H}} \text { to } 800_{\mathrm{H}} \end{aligned}$ | +Full-Scale Calibration <br> Midscale Calibration (Bipolar Offset) | $\begin{gathered} +10 \mathrm{~V}-3 / 2 \mathrm{LSB} \\ 0-1 / 2 \mathrm{LSB} \end{gathered}$ | $\begin{gathered} +5-3 / 2 L S B \\ 0-1 / 2 L S B \end{gathered}$ | $\begin{aligned} & +10 \mathrm{~V}-3 / 2 L S B \\ & +5 \mathrm{~V}-1 / 2 L S B \end{aligned}$ | $\begin{aligned} & +10 \mathrm{~V}-3 / 2 \mathrm{LSB} \\ & \pm 10 \mathrm{~V}-1 / 2 \mathrm{LSB} \end{aligned}$ |

TABLE I. Input Voltages, Transition Values, and LSB Values.
deviations from the rated values will be a small change in the full－scale calibration value．This change，of course，results in a proportional change in all code transition values（i．e．，a gain error）．The specification describes the maximum change in the full－scale calibration value from the initial value for a change in each power supply voltage．

## TEMPERATURE COEFFICIENTS

The temperature coefficients for full－scale calibration，unipo－ lar offset and bipolar offset specify the maximum change from the $+25^{\circ} \mathrm{C}$ value to the value at $\mathrm{T}_{\text {MIN }}$ or $\mathrm{T}_{\text {MAX．}}$ ．

## QUANTIZATION UNCERTAINTY

Analog－to－digital converters have an inherent quantization error of $\pm 1 / 2$ LSB．This error is a fundamental property of the quantization process and cannot be eliminated．

## CODE WIDTH（QUANTUM）

Code width，or quantum，is defined as the range of analog input values for which a given output code will occur．The ideal code width is 1LSB．

## INSTALLATION

## LAYOUT PRECAUTIONS

Analog（pin 9）and digital（pin 15）commons are not con－ nected together internally in the ADC574A，but should be connected together as close to the unit as possible and to an analog common ground plane beneath the converter on the component side of the board．In addition，a wide conductor pattern should run directly from pin 9 to the analog supply common，and a separate wide conductor pattern from pin 15 to the digital supply common．Analog common（pin 9） typically carries +8 mA ．
If the single－point system common cannot be established directly at the converter，pin 9 and 15 should still be connected together at the converter；a single wide conductor pattern then connects these two pins to the system common． In either case，the common return of the analog input signal should be referenced to pin 9 of the ADC．This prevents any voltage drops that might occur in the power supply common returns from appearing in series with the input signal．
Coupling between analog input and digital lines should be minimized by careful layout．For instance，if the lines must cross，they should do so at right angles．Parallel analog and digital lines should be separated from each other by a pattern connected to common．

If external full scale and offset potentiometers are used，the potentiometers and associated resistors should be located as close to the ADC574A as possible．If no trim adjustments are used，the fixed resistors should likewise be as close as possible．

## POWER SUPPLY DECOUPLING

Logic and analog power supplies should be bypassed with $10 \mu \mathrm{~F}$ tantalum－type capacitors located close to the converter
to obtain noise－free operation．Noise on the power supply lines can degrade the converter＇s performance．Noise and spikes from a switching power supply are especially troublesome．

## ANALOG SIGNAL SOURCE IMPEDANCE

The signal source supplying the analog input signal to the ADC574A will be driving into a nominal DC input imped－ ance of either $5 \mathrm{k} \Omega$ or $10 \mathrm{k} \Omega$ ．However，the output impedance of the driving source should be very low，such as the output impedance provided by a wideband，fast－settling operational amplifier．Transients in A／D input current are caused by the changes in output current of the internal D／A converter as it tests the various bits．The output voltage of the driving source must remain constant while furnishing these fast current changes．If the application requires a sample／hold， select a sample／hold with sufficient bandwidth to preserve the accuracy or use a separate wideband buffer amplifier to lower the output impedance．

## RANGE CONNECTIONS

The ADC574A offers four standard input ranges： 0 V to $+10 \mathrm{~V}, 0 \mathrm{~V}$ to $+20 \mathrm{~V}, \pm 5 \mathrm{~V}$ ，and $\pm 10 \mathrm{~V}$ ．If a 10 V input range is required，the analog input signal should be connected to pin 13 of the converter．A signal requiring a 20 V range is connected to pin 14．In either case the other pin of the two is left unconnected．Full－scale and offset adjustments are described below．
To operate the converter with a $10.24 \mathrm{~V}(2.5 \mathrm{mV}$ LSB）or 20.48 V （ 5 mV LSB）input range，insert a $120 \Omega$ ， $1 \%$ metal－ film resistor in series with pin 13 for the 10.24 V range，or a $240 \Omega, 1 \%$ metal－film resistor in series with pin 14 for the 20.48 V range．Offset and gain adjustments are still per－ formed as described below．However，you must recalculate full－scale adjustment voltages proportionately．A fixed metal－ film resistor can be used because the input impedance of the ADC574A is trimmed to less than $\pm 6 \%$ of the nominal value．

## CALIBRATION

## OPTIONAL EXTERNAL FULL－SCALE AND OFFSET ADJUSTMENTS

Offset and full－scale errors may be trimmed to zero using external offset and full－scale trim potentiometers connected to the ADC574A as shown in Figures 2 and 3 for unipolar and bipolar operation．

## CALIBRATION PROCEDURE－ UNIPOLAR RANGES

If adjustment of unipolar offset and full scale is not required， replace $R_{2}$ with a $50 \Omega, 1 \%$ metal－film resistor and connect pin 12 to pin 9 ，omitting the adjustment network．
If adjustment is required，connect the converter as shown in Figure 2．Sweep the input through the end－point transition voltage $(0 \mathrm{~V}+1 / 2 \mathrm{LSB} ;+1.22 \mathrm{mV}$ for the 10 V range,$+2.44 \mathrm{mV}$


FIGURE 2. Unipolar Configuration.
for the 20 V range) that causes the output code to be DB 0 ON (high). Adjust potentiometer $\mathrm{R}_{1}$ until DB 0 is alternately toggling ON and OFF with all other bits OFF. Then adjust full scale by applying an input voltage of nominal full-scale value minus $3 / 2 \mathrm{LSB}$, the value which should cause all bits to be ON. This value is +9.9963 V for the 10 V range and +19.9927 V for the 20 V range. Adjust potentiometer $\mathrm{R}_{2}$ until bits DB1-DB11 are ON and DB0 is toggling ON and OFF.

## CALIBRATION PROCEDURE-BIPOLAR RANGES

If external adjustments of full-scale and bipolar offset are not required, the potentiometers may be replaced by $50 \Omega$, $1 \%$ metal-film resistors.
If adjustments are required, connect the converter as shown in Figure 3. The calibration procedure is similar to that described above for unipolar operation, except that the offset adjustment is performed with an input voltage which is $1 / 2 \mathrm{LSB}$ above the minus full-scale value $(-4.9988 \mathrm{~V}$ for the $\pm 5 \mathrm{~V}$ range, -9.9976 V for the $\pm 10 \mathrm{~V}$ range). Adjust $\mathrm{R}_{1}$ for


FIGURE 3. Bipolar Configuration.

DB0 to toggle ON and OFF with all other bits OFF. To adjust full-scale, apply a DC input signal which is $3 / 2 \mathrm{LSB}$ below the nominal plus full-scale value $(+4.9963 \mathrm{~V}$ for $\pm 5 \mathrm{~V}$ range, +9.9927 V for $\pm 10 \mathrm{~V}$ range) and adjust $\mathrm{R}_{2}$ for DB 0 to toggle ON and OFF with all other bits ON.

## CONTROLLING THE ADC574A

The Burr-Brown ADC574A can be easily interfaced to most microprocessor systems and other digital systems. The microprocessor may take full control of each conversion, or the converter may operate in a stand-alone mode, controlled only by the $\mathrm{R} / \overline{\mathrm{C}}$ input. Full control consists of selecting an 8 - or 12-bit conversion cycle, initiating the conversion, and reading the output data when ready-choosing either 12 bits all at once, or 8 bits followed by 4 bits in a left-justified format. The five control inputs ( $12 / \overline{8}, \overline{\mathrm{CS}}, \mathrm{A}_{\mathrm{O}}, \mathrm{R} / \overline{\mathrm{C}}$, and CE ) are all TTL/CMOS-compatible. The functions of the control inputs are described in Table II. The control function truth table is listed in Table III.

| PIN DESIGNATION | DEFINITION | FUNCTION |
| :---: | :---: | :---: |
| CE (Pin 6) | Chip Enable (active high) | Must be high ("1") to either initiate a conversion or read output data. 0-1 edge may be used to initiate a conversion. |
| $\overline{\mathrm{CS}}$ (Pin 3) | Chip Select (active low) | Must be low ("0") to either initiate a conversion or read output data. 1-0 edge may be used to initiate a conversion. |
| R/C̄(Pin 5) | Read/Convert ("1" = read) <br> ("0" = convert) | Must be low ("0") to initiate either 8- or 12-bit conversions. 1-0 edge may be used to initiate a conversion. Must be high ("1") to read output data. 0-1 edge may be used to initiate a read operation. |
| $\mathrm{A}_{\circ}($ Pin 4) | Byte Address Short Cycle | In the start-convert mode, $A_{O}$ selects 8 -bit ( $A_{O}=" 1$ ") or 12-bit ( $A_{O}=" 0$ ") conversion mode. When reading output data in two 8 -bit bytes, $A_{O}=" 0$ " accesses 8 MSBs (high byte) and $A_{O}=" 1$ " accesses 4 LSBs and trailing " 0 s " (low byte). |
| $12 / \overline{8}($ Pin 2$)$ | Data Mode Select (" 1 " = 12 bits) ("0" $=8$ bits) | When reading output data, $12 / \overline{8}=$ " 1 " enables all 12 output bits simultaneously. $12 / \overline{8}=$ " 0 " will enable the MSBs or LSBs as determined by the $A_{O}$ line. |

TABLE II. ADC574A Control Line Functions.

AD

| $\mathbf{C E}$ | $\overline{\mathbf{C S}}$ | $\mathbf{R} / \overline{\mathbf{C}}$ | $\mathbf{1 2 / \overline { \mathbf { 8 } }}$ | $\mathbf{A}_{\mathbf{O}}$ | OPERATION |
| :---: | :---: | :---: | :---: | :---: | :--- |
| 0 | X | X | X | X | None |
| X | 1 | X | X | X | None |
| $\uparrow$ | 0 | 0 | X | 0 | Initiate 12-bit conversion |
| $\uparrow$ | 0 | 0 | X | 1 | Initiate 8-bit conversion |
| 1 | $\downarrow$ | 0 | X | 0 | Initiate 12-bit conversion |
| 1 | $\downarrow$ | 0 | X | 1 | Initiate 8-bit conversion |
| 1 | 0 | $\downarrow$ | X | 0 | Initiate 12-bit conversion |
| 1 | 0 | $\downarrow$ | X | 1 | Initiate 8-bit conversion |
| 1 | 0 | 1 | 1 | X | Enable 12-bit output |
| 1 | 0 | 1 | 0 | 0 | Enable 8 MSBs only |
| 1 | 0 | 1 | 0 | 1 | Enable 4 LSBs plus |
|  |  |  |  |  | 4 trailing zeros |

TABLE III. Control Input Truth Table.

## STAND-ALONE OPERATION

For stand-alone operation, control of the converter is accomplished by a single control line connected to $\mathrm{R} / \overline{\mathrm{C}}$. In this mode $\overline{\mathrm{CS}}$ and $\mathrm{A}_{\mathrm{O}}$ are connected to digital common and CE and $12 / \overline{8}$ are connected to $\mathrm{V}_{\text {LOGIC }}(+5 \mathrm{~V})$. The output data are presented as 12-bit words. The stand-alone mode is used in systems containing dedicated input ports which do not require full bus interface capability.
Conversion is initiated by a high-to-low transition of $R / \bar{C}$. The three-state data output buffers are enabled when R/ $\overline{\mathrm{C}}$ is high and STATUS is low. Thus, there are two possible modes of operation; conversion can be initiated with either positive or negative pulses. In either case the $\mathrm{R} / \overline{\mathrm{C}}$ pulse must remain low for a minimum of 50 ns .
Figure 4 illustrates timing when conversion is initiated by an $\mathrm{R} / \overline{\mathrm{C}}$ pulse which goes low and returns to the high state during the conversion. In this case, the three-state outputs go to the high-impedance state in response to the falling edge of $R / \overline{\mathrm{C}}$ and are enabled for external access of the data after completion of the conversion. Figure 5 illustrates the timing when conversion is initiated by a positive $\mathrm{R} / \overline{\mathrm{C}}$ pulse. In this mode the output data from the previous conversion is enabled during the positive portion of $R / \overline{\mathrm{C}}$. A new conversion is started on the falling edge of $R / \bar{C}$, and the three-state outputs return to the high-impedance state until the next occurrence of a high R/ $\overline{\mathrm{C}}$ pulse. Table IV lists timing specifications for stand-alone operation.

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {HRL }}$ | Low R/ $\overline{\text { C Pulse Width }}$ | 50 |  |  | ns |
| $\mathrm{t}_{\text {DS }}$ | STS Delay from R/ $\overline{\mathrm{C}}$ |  |  | 200 | ns |
| $\mathrm{t}_{\text {HDR }}$ | Data Valid After R/信 Low | 25 |  |  | ns |
| $\mathrm{t}_{\text {HS }}$ | STS Delay After Data Valid | 300 | 400 | 1000 | ns |
| $\mathrm{t}_{\text {HRH }}$ | High R/C Pulse Width | 150 |  |  | ns |
| $\mathrm{t}_{\text {DDR }}$ | Data Access Time |  |  | 150 | ns |

TABLE IV. Stand-Alone Mode Timing.

## FULLY CONTROLLED OPERATION

## Conversion Length

Conversion length (8-bit or 12-bit) is determined by the state of the $A_{O}$ input, which is latched upon receipt of a conversion start transition (described below). If $\mathrm{A}_{\mathrm{O}}$ is latched high, the conversion continues for 8 bits. The full 12-bit conversion will occur if $\mathrm{A}_{\mathrm{O}}$ is low. If all 12 bits are read following


FIGURE 4. R/ $\overline{\mathrm{C}}$ Pulse Low-Outputs Enabled After Conversion.


FIGURE 5. R/ $\overline{\mathrm{C}}$ Pulse High—Outputs Enabled Only While R/ $\overline{\mathrm{C}}$ Is High.
an 8 -bit conversion, the 3 LSB ( $\mathrm{DB} 0-\mathrm{DB} 2$ ) will be low (logic 0) and DB3 will be high (logic 1). $\mathrm{A}_{\mathrm{O}}$ is latched because it is also involved in enabling the output buffers. No other control inputs are latched.

## CONVERSION START

The converter is commanded to initiate a conversion by a transition occurring on any of three logic inputs ( $\mathrm{CE}, \overline{\mathrm{CS}}$, and $\mathrm{R} / \overline{\mathrm{C}}$ ) as shown in Table III. Conversion is initiated by the last of the three to reach the required state and thus all three may be dynamically controlled. If necessary, all three may change states simultaneously, and the nominal delay time is the same regardless of which input actually starts conversion. If it is desired that a particular input establish the actual start of conversion, the other two should be stable a minimum of 50 ns prior to the transition of that input. Timing relationships for start of conversion timing are illustrated in Figure 6. The specifications for timing are contained in Table V.
The STATUS output indicates the current state of the converter by being in a high state only during conversion. During this time the three state output buffers remain in a high-impedance state, and therefore data cannot be read during conversion. During this period additional transitions of the three digital inputs which control conversion will be ignored, so that conversion cannot be prematurely terminated or restarted. However, if $\mathrm{A}_{\mathrm{O}}$ changes state after the beginning of conversion, any additional start conversion transition will latch the new state of $\mathrm{A}_{\mathrm{O}}$, possibly resulting in an incorrect conversion length ( 8 bits vs 12 bits) for that conversion.

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Convert Mode <br> $t_{\text {DSC }}$ <br> $\mathrm{t}_{\text {HEC }}$ <br> $t_{s s c}$ <br> $t_{\text {HSC }}$ <br> $\mathrm{t}_{\text {SRC }}$ <br> $t_{\text {HRC }}$ <br> $t_{\text {SAC }}$ <br> $\mathrm{t}_{\mathrm{HAC}}$ <br> $t_{C}$ | STS Delay from CE <br> CE Pulse Width <br> $\overline{\mathrm{CS}}$ to CE Setup time <br> $\overline{\mathrm{CS}}$ low during CE high <br> $R / \bar{C}$ to $C E$ setup <br> $R / \bar{C}$ low during $C E$ high <br> $A_{O}$ to CE setup <br> $A_{O}$ valid during $C E$ high <br> Conversion time, 12-bit cycle 8 -bit cycle | $\begin{aligned} & 50 \\ & 50 \\ & 50 \\ & 50 \\ & 50 \\ & 0 \\ & 50 \\ & 15 \\ & 10 \end{aligned}$ | 60 30 20 20 0 20 20 20 13 | 200 <br> 25 <br> 17 |  |
| Read Mode <br> $t_{D D}$ <br> $t_{\text {HD }}$ <br> $t_{\text {HL }}$ <br> $\mathrm{t}_{\mathrm{SSR}}$ <br> $t_{\text {SRR }}$ <br> $\mathrm{t}_{\mathrm{SAR}}$ <br> $t_{\text {HSR }}$ <br> $t_{\text {HRR }}$ <br> $t_{\text {HAR }}$ <br> $t_{\text {HS }}$ | Access time from CE Data valid after CE low Output float delay $\overline{C S}$ to CE setup $R / \bar{C}$ to CE setup $A_{0}$ to $C E$ setup $\overline{\mathrm{CS}}$ valid after CE low $R / \bar{C}$ high after $C E$ low $A_{0}$ valid after CE low STS delay after data valid | $\begin{gathered} 25 \\ \\ 50 \\ 0 \\ 50 \\ 0 \\ 0 \\ 50 \\ 300 \end{gathered}$ | 75 <br> 35 <br> 100 <br> 0 <br> 25 <br> 400 | $\begin{aligned} & 150 \\ & 150 \\ & \\ & 1000 \end{aligned}$ |  |

NOTE: Specifications are at $+25^{\circ} \mathrm{C}$ and measured at $50 \%$ level of transitions.
TABLE V. Timing Specifications.


FIGURE 6. Conversion Cycle Timing.

## READING OUTPUT DATA

After conversion is initiated, the output data buffers remain in a high-impedance state until the following four logic conditions are simultaneously met: $\mathrm{R} / \overline{\mathrm{C}}$ high, STATUS low, CE high, and $\overline{\mathrm{CS}}$ low. Upon satisfaction of these conditions the data lines are enabled according to the state of inputs $12 / \overline{8}$ and $\mathrm{A}_{\mathrm{O}}$. See Figure 7 and Table V for timing relationships and specifications.
In most applications the $12 / \overline{8}$ input will be hard-wired in either the high or low condition, although it is fully TTLand CMOS-compatible and may be actively driven if


FIGURE 7. Read Cycle Timing.
desired. When $12 / \overline{8}$ is high, all 12 output lines (DB0-DB11) are enabled simultaneously for full data word transfer to a 12-bit or 16-bit bus. In this situation the $\mathrm{A}_{\mathrm{O}}$ state is ignored.

When $12 / \overline{8}$ is low, the data is presented in the form of two 8 -bit bytes, with selection of the byte of interest accomplished by the state of $\mathrm{A}_{\mathrm{O}}$ during the read cycle. Connection of the ADC574A to an 8-bit bus for transfer of left-justified data is illustrated in Figure 8. The $\mathrm{A}_{\mathrm{O}}$ input is usually driven by the least significant bit of the address bus, allowing storage of the output data word in two consecutive memory locations.

When $\mathrm{A}_{\mathrm{O}}$ is low, the byte addressed contains the 8 MSB . When $\mathrm{A}_{\mathrm{O}}$ is high, the byte addressed contains the 4LSBs from the conversion followed by four logic zeros which have been forced by the control logic. The left-justified formats of the two 8-bit bytes are shown in Figure 8. The design of the ADC 574 A guarantees that the $\mathrm{A}_{\mathrm{O}}$ input may be toggled at any time with no damage to the converter; the outputs which are tied together as illustrated in Figure 9 cannot be enabled at the same time.

In the majority of applications the read operation will be attempted only after the conversion is complete and the STATUS output has gone low. In those situations requiring the earliest possible access to the data, the read may be started as much as $1.15 \mu \mathrm{~s}$ ( $\mathrm{t}_{\mathrm{DD}} \max +\mathrm{t}_{\mathrm{HS}} \mathrm{min}$ ) before STATUS goes low. Refer to Figure 7 for these timing relationships.

| Word 1 |  |  |  |  |  |  |  |  | Word 2 |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Processor | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| Converter | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | 0 | 0 | 0 | 0 |

FIGURE 8. 12-Bit Data Format for 8-Bit Systems.


FIGURE 9. Connection to an 8-Bit Bus.


[^0]:    The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.

