### Features

- Low-voltage and Standard-voltage Operation

   1.8 (V<sub>cc</sub> = 1.8V to 5.5V)
- Internal Organization
   64 x 16
- Three-wire Serial Interface
- 2 MHz Clock Rate (5V) Compatibility
- Self-timed Write Cycle (5 ms max)
- High Reliability
  - Endurance: 1 Million Write Cycles
- Data Retention: 100 Years
- 8-lead PDIP, 8-lead JEDEC SOIC, and 8-lead TSSOP Packages
- Lead-free/Halogen-free Devices

### Description

The AT93C46E provides 1024 bits of serial electrically-erasable programmable readonly memory (EEPROM) organized as 64 words of 16 bits each. The device is optimized for use in many industrial and commercial applications where low-power and low-voltage operation are essential. The AT93C46E is available in space-saving 8lead PDIP, 8-lead JEDEC SOIC, and 8-lead TSSOP packages.

The AT93C46E is enabled through the Chip Select pin (CS) and accessed via a threewire serial interface consisting of Data Input (DI), Data Output (DO), and Shift Clock (SK). Upon receiving a Read instruction at DI, the address is decoded and the data is clocked out serially on the data output DO pin. The write cycle is completely self-timed and no separate erase cycle is required before write. The write cycle is only enabled when the part is in the erase/write enable state. When CS is brought high following the initiation of a write cycle, the DO pin outputs the ready/busy status of the part.

The AT93C46E is available in 1.8V (1.8V to 5.5V) version.

| Table 1. Pin Configuration |                    |  |  |  |
|----------------------------|--------------------|--|--|--|
| Pin Name                   | Function           |  |  |  |
| CS                         | Chip Select        |  |  |  |
| SK                         | Serial Data Clock  |  |  |  |
| DI                         | Serial Data Input  |  |  |  |
| DO                         | Serial Data Output |  |  |  |
| GND                        | Ground             |  |  |  |
| VCC                        | Power Supply       |  |  |  |
| NC                         | No Connect         |  |  |  |

8-lead PDIP CS 🗆 8 1 SK □ 2 7 D NC 6 DO 4 5 🗆 GND 8-lead SOIC CS 🗆 8 1 SK [ 2 7 DI 🗆 3 6 DO 🗆 4 5 GND 8-lead TSSOP CS 8 SK [ 2 7 NC DI 3 6 DO [ 4 5 GND



# Three-wire Serial EEPROM

1K (64 x 16)

## AT93C46E

# Preliminary

Rev. 5207A-SEEPR-1/07





### **Absolute Maximum Ratings\***

| Operating Temperature55°C to +125°C                        |
|------------------------------------------------------------|
| Storage Temperature65°C to +150°C                          |
| Voltage on Any Pin<br>with Respect to Ground–1.0V to +7.0V |
| Maximum Operating Voltage                                  |
| DC Output Current 5.0 mA                                   |

Figure 1. Block Diagram





# AT93C46E [Preliminary]

### Table 2. Pin Capacitance<sup>(1)</sup>

Applicable over recommended operating range from  $T_A = 25^{\circ}C$ , f = 1.0 MHz,  $V_{CC} = +5.0V$  (unless otherwise noted)

| Symbol           | Test Conditions                | Мах | Units | Conditions            |
|------------------|--------------------------------|-----|-------|-----------------------|
| C <sub>OUT</sub> | Output Capacitance (DO)        | 5   | pF    | V <sub>OUT</sub> = 0V |
| C <sub>IN</sub>  | Input Capacitance (CS, SK, DI) | 5   | pF    | V <sub>IN</sub> = 0V  |

Note: This parameter is characterized and is not 100% tested.

### Table 3. DC Characteristics

| Applicable over recommended o | nerating range from: T.       | $= -40^{\circ}$ C to $+85^{\circ}$ C V = $= +1$ | 81/10 + 551/1    | (unless otherwise noted) |
|-------------------------------|-------------------------------|-------------------------------------------------|------------------|--------------------------|
| Applicable over recommended o | perating range norm. $r_{AI}$ | -40 C 10 103 C, V <sub>CC</sub> - 1             | 1.0 10 10.0 1, 0 |                          |

| Symbol                             | Parameter                               | Test Condition               |                            | Min                   | Тур  | Max                                          | Units |
|------------------------------------|-----------------------------------------|------------------------------|----------------------------|-----------------------|------|----------------------------------------------|-------|
| V <sub>CC1</sub>                   | Supply Voltage                          |                              |                            | 1.8                   |      | 5.5                                          | V     |
| V <sub>CC2</sub>                   | Supply Voltage                          |                              |                            | 2.7                   |      | 5.5                                          | V     |
| V <sub>CC3</sub>                   | Supply Voltage                          |                              |                            | 4.5                   |      | 5.5                                          | V     |
| 1                                  | Supply Current                          |                              | Read at 1.0 MHz            |                       | 0.5  | 2.0                                          | mA    |
| I <sub>CC</sub>                    | Supply Current                          | $V_{\rm CC} = 5.0 V$         | Write at 1.0 MHz           |                       | 0.5  | 2.0                                          | mA    |
| I <sub>SB1</sub>                   | Standby Current                         | V <sub>CC</sub> = 1.8V       | CS = 0V                    |                       | 14.0 | 20.0                                         | μA    |
| I <sub>SB2</sub>                   | Standby Current                         | V <sub>CC</sub> = 2.7V       | CS = 0V                    |                       | 14.0 | 20.0                                         | μA    |
| I <sub>SB3</sub>                   | Standby Current                         | V <sub>CC</sub> = 5.0V       | CS = 0V                    |                       | 35.0 | 50.0                                         | μA    |
| I <sub>IL</sub>                    | Input Leakage                           | $V_{IN} = 0V$ to $V_{CC}$    |                            |                       | 0.1  | 1.0                                          | μA    |
| I <sub>OL</sub>                    | Output Leakage                          | $V_{IN} = 0V$ to $V_{CC}$    |                            |                       | 0.1  | 1.0                                          | μA    |
| $V_{IL1}^{(1)}$<br>$V_{IH1}^{(1)}$ | Input Low Voltage<br>Input High Voltage | $2.7V \leq V_{CC} \leq 5.5V$ |                            | -0.6<br>2.0           |      | 0.8<br>V <sub>CC</sub> + 1                   | V     |
| $V_{IL2}^{(1)}$<br>$V_{IH2}^{(1)}$ | Input Low Voltage<br>Input High Voltage | $1.8V \le V_{CC} \le 2.7V$   | $1.8V \le V_{CC} \le 2.7V$ |                       |      | V <sub>CC</sub> x 0.3<br>V <sub>CC</sub> + 1 | V     |
| V <sub>OL1</sub>                   | Output Low Voltage                      |                              | I <sub>OL</sub> = 2.1 mA   |                       |      | 0.4                                          | V     |
| V <sub>OH1</sub>                   | Output High Voltage                     | $2.7V \leq V_{CC} \leq 5.5V$ | I <sub>OH</sub> = -0.4 mA  | 2.4                   |      |                                              | V     |
| V <sub>OL2</sub>                   | Output Low Voltage                      |                              | I <sub>OL</sub> = 0.15 mA  |                       |      | 0.2                                          | V     |
| V <sub>OH2</sub>                   | Output High Voltage                     | $1.8V \le V_{CC} \le 2.7V$   | I <sub>OH</sub> = -100 μA  | V <sub>CC</sub> - 0.2 |      |                                              | V     |

Note: 1.  $V_{IL}$  min and  $V_{IH}$  max are reference only and are not tested.





### Table 4. AC Characteristics

Applicable over recommended operating range from  $T_A = -40$  °C to + 85 °C,  $V_{CC} = +2.7$ V to + 5.5V, CL = 1 TTL Gate and 100 pF (unless otherwise noted)

| Symbol                   | Parameter                     | <b>Test Condition</b>                                                                                                          |                                                                                                                                   | Min                | Тур | Max                | Units       |
|--------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|--------------------|-------------|
| f <sub>SK</sub>          | SK Clock Frequency            | $\begin{array}{c} 4.5V \leq V_{CC} \; \leq 5.5V \\ 2.7V \leq V_{CC} \; \leq 5.5V \\ 1.8V \leq V_{CC} \; \leq 5.5V \end{array}$ | V                                                                                                                                 | 0<br>0<br>0        |     | 2<br>1<br>0.25     | MHz         |
| t <sub>sкн</sub>         | SK High Time                  | $\begin{array}{l} 4.5V \leq V_{CC} \leq 5.5V \\ 2.7V \leq V_{CC} \leq 5.5V \\ 1.8V \leq V_{CC} \leq 5.5V \end{array}$          |                                                                                                                                   | 250<br>250<br>1000 |     |                    | ns          |
| t <sub>SKL</sub>         | SK Low Time                   | $\begin{array}{c} 4.5V \leq V_{CC} \leq 5.5V \\ 2.7V \leq V_{CC} \leq 5.5V \\ 1.8V \leq V_{CC} \leq 5.5V \end{array}$          | V                                                                                                                                 | 250<br>250<br>1000 |     |                    | ns          |
| t <sub>cs</sub>          | Minimum CS Low Time           | $\begin{array}{c} 4.5V \leq V_{CC} \leq 5.5V \\ 2.7V \leq V_{CC} \leq 5.5V \\ 1.8V \leq V_{CC} \leq 5.5V \end{array}$          | V                                                                                                                                 | 250<br>250<br>1000 |     |                    | ns          |
| t <sub>css</sub>         | CS Setup Time                 | Relative to SK                                                                                                                 | $\begin{array}{l} 4.5V \leq V_{CC} \leq 5.5V \\ 2.7V \leq V_{CC} \leq 5.5V \\ 1.8V \leq V_{CC} \leq 5.5V \end{array}$             | 50<br>50<br>200    |     |                    | ns          |
| t <sub>DIS</sub>         | DI Setup Time                 | Relative to SK                                                                                                                 | $\begin{array}{l} 4.5V \leq V_{CC} \; \leq 5.5V \\ 2.7V \leq V_{CC} \; \leq 5.5V \\ 1.8V \leq V_{CC} \; \leq 5.5V \end{array}$    | 100<br>100<br>400  |     |                    | ns          |
| t <sub>CSH</sub>         | CS Hold Time                  | Relative to SK                                                                                                                 |                                                                                                                                   | 0                  |     |                    | ns          |
| t <sub>DIH</sub>         | DI Hold Time                  | Relative to SK                                                                                                                 | $\begin{array}{l} 4.5V \leq V_{CC} \; \leq 5.5V \\ 2.7V \leq V_{CC} \; \leq 5.5V \\ 1.8V \leq V_{CC} \; \leq 5.5V \end{array}$    | 100<br>100<br>400  |     |                    | ns          |
| t <sub>PD1</sub>         | Output Delay to "1"           | AC Test                                                                                                                        | $\begin{array}{c} 4.5V \leq V_{CC} \; \leq 5.5V \\ 2.7V \leq V_{CC} \; \leq 5.5V \\ 1.8V \leq V_{CC} \; \leq 5.5V \\ \end{array}$ |                    |     | 250<br>250<br>1000 | ns          |
| t <sub>PD0</sub>         | Output Delay to "0"           | AC Test                                                                                                                        | $\begin{array}{c} 4.5V \leq V_{CC} \leq 5.5V \\ 2.7V \leq V_{CC} \leq 5.5V \\ 1.8V \leq V_{CC} \leq 5.5V \end{array}$             |                    |     | 250<br>250<br>1000 | ns          |
| t <sub>sv</sub>          | CS to Status Valid            | AC Test                                                                                                                        | $\begin{array}{c} 4.5V \leq V_{CC} \ \leq 5.5V \\ 2.7V \leq V_{CC} \ \leq 5.5V \\ 1.8V \leq V_{CC} \ \leq 5.5V \\ \end{array}$    |                    |     | 250<br>250<br>1000 | ns          |
| t <sub>DF</sub>          | CS to DO in High<br>Impedance | AC Test<br>CS = V <sub>IL</sub>                                                                                                | $\begin{array}{c} 4.5V \leq V_{CC} \ \leq 5.5V \\ 2.7V \leq V_{CC} \ \leq 5.5V \\ 1.8V \leq V_{CC} \ \leq 5.5V \end{array}$       |                    |     | 100<br>100<br>400  | ns          |
| t <sub>WP</sub>          | Write Cycle Time              |                                                                                                                                |                                                                                                                                   | 0.1                | 3   | 5                  | ms          |
| Endurance <sup>(1)</sup> | 5.0V, 25°C                    | -                                                                                                                              |                                                                                                                                   | 1M                 |     |                    | Write Cycle |

Note: 1. This parameter is ensured by characterization.

# AT93C46E [Preliminary]

4

# Functional Description

The AT93C46E is accessed via a simple and versatile three-wire serial communication interface. Device operation is controlled by seven instructions issued by the host processor. *A valid instruction starts with a rising edge of CS* and consists of a start bit (logic "1") followed by the appropriate op code and the desired memory address location.

|             |    |         | Address         |                                                                    |
|-------------|----|---------|-----------------|--------------------------------------------------------------------|
| Instruction | SB | Op Code | x 16            | Comments                                                           |
| READ        | 1  | 10      | $A_5 - A_0$     | Reads data stored in memory, at specified address                  |
| EWEN        | 1  | 00      | 11XXXX          | Write enable must precede all programming modes                    |
| ERASE       | 1  | 11      | $A_{5} - A_{0}$ | Erase memory location $A_n - A_0$                                  |
| WRITE       | 1  | 01      | $A_5 - A_0$     | Writes memory location $A_n - A_0$                                 |
| ERAL        | 1  | 00      | 10XXXX          | Erases all memory locations. Valid only at $V_{CC}$ = 4.5V to 5.5V |
| WRAL        | 1  | 00      | 01XXXX          | Writes all memory locations. Valid only at $V_{CC}$ = 4.5V to 5.5V |
| EWDS        | 1  | 00      | 00XXXX          | Disables all programming instructions                              |

Table 5. Instruction Set for the AT93C46E

**READ (READ):** The Read (READ) instruction contains the address code for the memory location to be read. After the instruction and address are decoded, data from the selected memory location is available at the serial output pin DO. Output data changes are synchronized with the rising edges of serial clock SK. It should be noted that a dummy bit (logic "0") precedes the 16-bit data output string.

**ERASE/WRITE ENABLE (EWEN):** To assure data integrity, the part automatically goes into the Erase/Write Disable (EWDS) state when power is first applied. An Erase/Write Enable (EWEN) instruction must be executed first before any programming instructions can be carried out. Please note that once in the EWEN state, programming remains enabled until an EWDS instruction is executed or  $V_{CC}$  power is removed from the part.

**ERASE (ERASE):** The Erase (ERASE) instruction programs all bits in the specified memory location to the logical "1" state. The self-timed erase cycle starts once the Erase instruction and address are decoded. The DO pin outputs the ready/busy status of the part if CS is brought high after being kept low for a minimum of 250 ns ( $t_{CS}$ ). A logic "1" at pin DO indicates that the selected memory location has been erased and the part is ready for another instruction.

**WRITE (WRITE):** The Write (WRITE) instruction contains the 16 bits of data to be written into the specified memory location. The self-timed programming cycle,  $t_{WP}$ , starts after the last bit of data is received at serial data input pin DI. The DO pin outputs the ready/busy status of the part if CS is brought high after being kept low for a minimum of 250 ns ( $t_{CS}$ ). A logic "0" at DO indicates that programming is still in progress. A logic "1" indicates that the memory location at the specified address has been written with the data pattern contained in the instruction and the part is ready for further instructions. A ready/busy status cannot be obtained if the CS is brought high after the end of the self-timed programming cycle,  $t_{WP}$ 

**ERASE ALL (ERAL):** The Erase All (ERAL) instruction programs every bit in the memory array to the logic "1" state and is primarily used for testing purposes. The DO pin outputs the ready/busy status of the part if CS is brought high after being kept low for a minimum of 250 ns (t<sub>CS</sub>). The ERAL instruction is valid only at V<sub>CC</sub> = 5.0V ± 10%.

**WRITE ALL (WRAL):** The Write All (WRAL) instruction programs all memory locations with the data patterns specified in the instruction. The DO pin outputs the ready/busy





status of the part if CS is brought high after being kept low for a minimum of 250 ns (t<sub>CS</sub>). The WRAL instruction is valid only at V<sub>CC</sub> = 5.0V  $\pm$  10%.

**ERASE/WRITE DISABLE (EWDS):** To protect against accidental data disturb, the Erase/Write Disable (EWDS) instruction disables all programming modes and should be executed after all programming operations. The operation of the Read instruction is independent of both the EWEN and EWDS instructions and can be executed at any time.

### **Timing Diagrams**



Figure 2. Synchronous Data Timing

Note: 1. This is the minimum SK period.

| <u> </u>       | 5 5             |
|----------------|-----------------|
|                | AT93C46E        |
| I/O            | x 16            |
| A <sub>N</sub> | A <sub>5</sub>  |
| D <sub>N</sub> | D <sub>15</sub> |

#### Table 6. Organization Key for Timing Diagrams

### AT93C46E [Preliminary]

6

# AT93C46E [Preliminary]



Figure 4. EWEN Timing<sup>1</sup>



Note: 1. Requires a minimum of nine clock cycles.





Note: 1. Requires a minimum of nine clock cycles.







Figure 7. WRAL Timing<sup>(1),(2)</sup>



Notes: 1. Valid only at  $V_{CC}$  = 4.5V to 5.5V. 2. Requires a minimum of nine clock cycles.



### Figure 8. ERASE Timing

Figure 9. ERAL Timing<sup>(1)</sup>



Note: 1. Valid only at  $V_{CC}$  = 4.5V to 5.5V.





### AT93C46E Ordering Information

| Ordering Code                                      | Package | Operation Range         |
|----------------------------------------------------|---------|-------------------------|
| AT93C46E-PU (Bulk Form only)                       | 8P3     |                         |
| AT93C46EN-SH-B <sup>(1)</sup> (NiPdAu Lead Finish) | 8S1     | Lead-free/Halogen-free/ |
| AT93C46EN-SH-T <sup>(2)</sup> (NiPdAu Lead Finish) | 8S1     | Industrial Temperature  |
| AT93C46E-TH-B <sup>(1)</sup> (NiPdAu Lead Finish)  | 8A2     | (–40°C to 85°C)         |
| AT93C46E-TH-T <sup>(2)</sup> (NiPdAu Lead Finish)  | 8A2     |                         |

Notes: 1. "B" denotes bulk.

2. "-T" denotes tape and reel. SOIC = 4K per reel. TSSOP = 5K per reel.

|      | Package Type                                                      |  |  |  |  |
|------|-------------------------------------------------------------------|--|--|--|--|
| 8P3  | 8-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)           |  |  |  |  |
| 8S1  | 8-lead, 0.150" Wide, Plastic Gull Wing Small Outline (JEDEC SOIC) |  |  |  |  |
| 8A2  | 8-lead, 0.170" Wide, Thin Small Outline Package (TSSOP)           |  |  |  |  |
|      | Options                                                           |  |  |  |  |
| -1.8 | Low Voltage (1.8V to 5.5V)                                        |  |  |  |  |

### **Packaging Information**

### 8P3 – PDIP







### 8S1 – JEDEC SOIC



### 8A2 – TSSOP







### **Revision History**

| Doc. Rev. | Date   | Comments                  |
|-----------|--------|---------------------------|
| 5207A     | 1/2007 | Initial document release. |

| AT93C46E [Preli | iminary] |  |
|-----------------|----------|--|
|-----------------|----------|--|

14



### **Atmel Headquarters**

Corporate Headquarters 2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 487-2600

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland TEL (41) 26-426-5555 FAX (41) 26-426-5500

#### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong TEL (852) 2721-9778 FAX (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan TEL (81) 3-3523-3551 FAX (81) 3-3523-7581

### **Atmel Operations**

#### Memory

2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 436-4314

#### **Microcontrollers**

2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France TEL (33) 2-40-18-18-18 FAX (33) 2-40-18-19-60

#### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France TEL (33) 4-42-53-60-00 FAX (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL 1(719) 576-3300 FAX 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland TEL (44) 1355-803-000 FAX (44) 1355-242-743

#### **RF**/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany TEL (49) 71-31-67-0 FAX (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL 1(719) 576-3300 FAX 1(719) 540-1759

#### **Biometrics**

Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-47-50 Fax: (33) 4-76-58-47-60

*Literature Requests* www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDI-TIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDEN-TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

©2007 Atmel Corporation. **All rights reserved.** Atmel<sup>®</sup>, logo and combinations thereof, Everywhere You Are<sup>®</sup> and others, are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.



5207A-SEEPR-1/07