1



### **EXPANDABLE FOUR-RAIL TRACKING MANAGER**

Preliminary Information (See Last Page)

### **FEATURES & APPLICATIONS**

- Programmable Tracking Function
- Programmable Voltage Monitoring of 4 or more Independent Supplies
- Programmable Under-Voltage Thresholds
- Provides Soft Start, Reset, IRQ and Forced Shutdown functions
- Minimizes Supply Differential During Power-on and Power-off
- Operates From Any One of Four Supply Voltages
- Easily Expandable to Control up to 32 Supplies
- Packaged in a 28 Lead SSOP

# **Applications**

- · Multi-voltage supply rail manager for
  - Telecom Infrastructure
  - Compact PCI
  - Servers
- Multi-voltage Network Processors, DSPs, ASICs

# INTRODUCTION

The SMT4214 is a fully integrated programmable voltage manager IC, providing supervisory functions and tracking control for up to four independent power supplies. The four internal managers perform the following functions: Monitor source (bus-side) voltages for under-voltage conditions, monitor back end (card-side) voltages for under-voltage conditions, insure voltage of the card-side tracks within the specified parametric limits, and provides supply status information to a host processor.

The SMT4214 incorporates nonvolatile programmable circuits for setting all of the monitored thresholds for each manager. Individual functions are also programmable allowing interrupts or reset conditions to be generated by user-defined combinations of events.

Programming of configuration and control values by the user can be simplified with the interface adapter (SMX3200) and Windows GUI software obtainable from Summit Microelectronics.

# SIMPLIFIED APPLICATIONS DRAWING



Power supply and system start-up initialization using multiple SMT4214s. Two power supply channels are set to 'softstart' and three are set to track.

The above drawing illustrates the use of the SMT4214 in a multi-device application. It should be noted this is just an example and the specific component values are purposely not shown. Note 1 - Several pins have internal resistors so external resistors are optional (see the Internal Functional Block Diagram). If external resistors are used they should be tied to VDD\_CAP on the Master.



# **GENERAL DESCRIPTION**

The SMT4214 is a fully integrated power supply manager designed for use on a distributed power or multi-supply rail circuit card. The supplies can be resident on the circuit card in the form of LDO's or DC-to-DC converters or the supplied voltages can be present on the backplane of the system. In either configuration, the SMT4214 will monitor both the raw voltages at their source and also on the circuit side of the power MOSFETs it is controlling.

A key function of the SMT4214 is the MOSFET control. The device can be programmed to turn on the MOSFET's with a controlled MOSFET gate slew rate in a soft start mode. Alternatively it can be programmed so that the MOSFETs are turned on so that the voltages being applied to the circuitry are 'tracked.'

Each supply on the card is assigned its own manager on the SMT4214. If there are more than four supplies, the SMT4214 can be linked with other SMT4214's through the use of the PWR\_ON#, LINK#, VRLINK and FS# pins.

The individual managers are programmed to monitor their respective voltage supplies. The undervoltage threshold is programmable in 20mV increments to monitor voltages within the range of 0.9V to 6.0V. Under-voltage conditions can be programmed to assert IRQ#, RST# or FS#.

## **DETAILED DEVICE OPERATION**

## **SUPPLY MANAGERS**

The electrical placement of the SMT4214, and the associated MOSFET's, on a printed circuit card effectively divides the board into two electrical domains; the bus-side and the card-side. The bus-side constitutes the power supply sources either from the backplane or on-board LDOs or DC-to-DC converters. The card-side is comprised of the components that are powered by the voltage sources on the output side of the MOSFET's.

The SMT4214 has four identical supply managers each comprised of a programmable bus-side voltage threshold comparator and a secondary comparator for monitoring card-side voltages and programmable logic to determine device reactions to changes in the detected thresholds.

Figure 1 illustrates the functional segments of the individual managers. The curved resistive element is a symbolic representation of a non-volatile DAC. When using the SMX3200 (dongle) and GUI software the selected threshold level is programmed into the

Preliminary Information

SMT4214, effectively adjusting the output of the DAC to the requested threshold detection level. Two different voltage potentials for each supply are measured, the pre-MOSFET threshold VI (bus-side voltage) and the post-MOSFET threshold VO (card-side voltage). The VI threshold is set by a non-volatile DAC. The VO threshold is set to 200mV below the VI threshold.



Figure 1. Supply Manager

An under-voltage condition is defined as either VI or VO dropping below its programmed threshold. A programmable under-voltage filter requires that, after the soft start and tracking are complete, an under-voltage condition must remain for a filter interval,  $t_{\text{FILTER}}$ , before any action is taken.

### SOFT START

If a channel is set to soft start, its VGATE output will ramp at a constant slew rate of 500V/s until it reaches its maximum value. This type of operation would commonly be used where a bus voltage (e.g., 5V) is first switched to a DC-to-DC converter or group of LDOs; and then their outputs would be switched in a tracking mode to the card-side logic.

All unused channels must be programmed to softstart mode. The thresholds for unused channels should be set to minimum, and the VO and VI inputs should be tied to VDD CAP.

## **TRACKING**

The tracking operation normally requires that at least two channels are programmed to track. However, a single channel can be set to track and is compared against an internally set tracking model. During tracking, the card-side voltages are monitored to minimize the differential voltage between any of these voltages until they reach their respective thresholds.

In the tracking mode, the ramp rates are inherently adaptive with a maximum of 500V/s. That is, if there is any difference between the VO inputs in the linear region, the VGATE outputs are adjusted to minimize the differential.



### **POWER-ON**

The power-on operation is initiated by taking the PWR\_ON# pin low. This pin can either be hardwired low for an automatic power-on or it can be pulled low after the device receives power. This pin can also be pulled low using an I<sup>2</sup>C power-on command.

Two conditions must be met before the part begins the power-on operation. FS# must be high; if FS# is low, the SMT4214 will not power on. The SEATED# pin must also be low for the seated delay interval,  $t_{SEATED}$ , before the device will power on.

Once the power-on operation is initiated the SMT4214 will wait until all of the VI's for the designated soft start channels have reached their programmed thresholds. At this point the VGATE outputs of the soft start channels will ramp up and turn on their corresponding card-side voltages. When the VGATE outputs of the soft start channels have ramped above their programmed output voltage levels ( $P_{\text{VVG}}$  = 10.5V or 14.5V) and the respective card-side voltages are above their programmed or fixed offset thresholds, soft start is complete.

Once the soft start is complete the SMT4214 will wait until all of the VI's of the tracking channels are above their programmed thresholds and then begin tracking. The tracking operation ends when the VGATE outputs of the tracking channels ramp up to their maximum voltage.

If power-on is not completed (all VGATE outputs above their minimum programmed output voltage) within a power-on limit interval (t<sub>PWRON</sub>), the soft start and tracking operations will cease and FS# will be asserted, shutting down all VGATE outputs. After this shutdown, the device will not perform a power-on operation until the PWR ON# pin is toggled.

### **POWER-OFF**

Once the SMT4214 has completed the power-on operation, the power-off operation can be initiated by bringing the PWR\_ON# pin high. This pin can be toggled high either externally or internally with an IIC power-off command.

Once the power-off operation is initiated there is a delay of  $t_{TRK\_DN}$  = VDD/500V/s. At this point the SMT4214 will begin the discharging of the VGATE output of the highest tracked channel. Once the VO inputs of all tracked channels are within 50mV of ground, all VGATE outputs will be clamped to ground.

## **RESET OPERATION (See Figure 2)**

During power-on the RST# output will be low until all selected managers detect their respective VO is at or above the programmed threshold and the tracking function is complete. RST# will remain active for the reset timeout period ( $t_{\text{PRTO}}$ ) after the last VO reaches its programmed threshold and the tracking function is complete.



Figure 2. Timing relation between VO, RST# and MR#



Figure 3. Timing relation between VI/VO, IRQ#, IRQ\_CLR# and RST#





If enabled in the configuration register, RST# will be driven low by any under-voltage condition. RST# will remain asserted for a reset timeout period,  $t_{PRTO}$ , after the under-voltage condition has cleared.

RST# can be forced low by driving the manual reset input (MR#) low. RST# will remain low so long as the MR# input is active and will remain low for  $t_{\text{PRTO}}$  after MR# returns high. The manual reset input is used to drive the RST# output low and to enable write operations to the configuration registers. It has no affect on any other outputs or device operations.

### **IRQ OPERATION (See Figure 3)**

The IRQ# output is disabled throughout the power-on operation; from when power is first applied until the VI inputs and VO inputs are above their programmed thresholds. If enabled in the configuration register, IRQ# will be driven low by any under-voltage condition. Once asserted, the IRQ output is latched until cleared by removing the under-voltage condition and asserting IRQ\_CLR#. Refer to Figure 3 for an illustration of the relationship of these conditions and signals.

## **FORCE SHUTDOWN (See Figure 4)**

The force shutdown function can be initiated either externally or internally. The FS# pin is always configured as an I/O and will always be enabled. If the FS# pin is taken low the VGATE outputs will immediately be clamped to ground.

The force shutdown function can be configured as an internally initiated function when an undervoltage condition is detected. The force shutdown can be initiated internally when an under-voltage condition is sampled at the end of tracking or on an undervoltage condition after tracking is complete. In either case, the FS# pin will be driven low and latched until either the power is cycled or the PWR\_ON# pin is toggled. Refer to Figure 4,for an illustration of the basic relation between VI, VO, FS# and VGATE.



### **MULTI-DEVICE OPERATION**

Multiple SMT4214's can be used on the same board if more than four supplies need to be monitored and controlled. One SMT4214 must be configured as the master and the others must be configured as slaves. The device configured as the master must have a supply voltage that is greater than or equal to the supply voltages of its slave devices. The SMT4214 provides four signals for easy interfacing; PWR ON#, FS#, VRLINK and LINK#.

PWR\_ON# is an I/O. This pin should be connected together on each of the SMT4214s to coordinate the power-on and power-off operation. PWR\_ON# can be toggled by an external host or by the master SMT4214 in response to a command received on the I<sup>2</sup>C bus.

FS# is an I/O, therefore, all FS# pins in a multidevice application must be tied together. One or more of the SMT4214's could be configured to generate a force shutdown if an under-voltage condition is detected.

When a device is configured as a master its VRLINK pin will be configured as an output; all other devices in the system are slaves. As an output, the VRLINK provides an analog signal that is the ramp reference used to track the card-side voltages. The slave devices will use this input as their own ramp reference. In this manner, tracking between all of the devices is coordinated.

The LINK# pin is an I/O that is used only during a power-on or power-off operation and all the devices will have their LINK# pins connected together. It is through this pin that the tracking function is coordinated. As an example: device 1 is the master and is supplying the ramp reference to devices 2 and 3. If Channel A of device 3 falls behind the ramp reference, device 3 will assert its LINK# output thus halting the ramp on the card-side voltages of devices 1, 2 and 3 until channel A of device 3 can catch-up. The master and slave channels can be configured for any combination of tracking, soft start or mixed.



Figure 4. Timing relation between VI/VO, FS# out and VGATE and the relation between FS# in and VGATE

Summit Microelectronics. Inc 2061 1.0 8/16/02 4



# INTERNAL FUNCTIONAL BLOCK DIAGRAM







# PIN DESCRIPTIONS

| Pin<br>Number | Pin<br>Type | Pin Name                                                                                                                                                                         | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | I/O         | SDA                                                                                                                                                                              | SDA is the bi-directional serial data pin. It is configured as an open drain output. SDA is internally connected to VDD_CAP through a $100 \text{k}\Omega$ pull-up resistor. In multiple device systems, an external pull-up should be connected to the highest supply                                                                                                                                                                                                                                                            |
| 2             | ı           | MR#                                                                                                                                                                              | The Manual Reset input is an active low input, internally connected to VDD_CAP through a $100k\Omega$ pull-up resistor. Taking MR# low will force the RST# output low. MR# must be forced low when writing to the configuration registers.                                                                                                                                                                                                                                                                                        |
| 3             | ı           | IRQ_CLR#                                                                                                                                                                         | Interrupt Clear is an active low input. Forcing IRQ_CLR# low will clear the IRQ# output provided that it is not being driven by an under-voltage condition. IRQ_CLR# is internally connected to VDD_CAP through a $100 \text{k}\Omega$ pull-up resistor.                                                                                                                                                                                                                                                                          |
| 4             | I/O         | FS#                                                                                                                                                                              | Force Shutdown is an active low open-drain I/O internally connected to VDD_CAP through a $100 \mathrm{k}\Omega$ pull-up resistor. FS# can be asserted either by an outside signal or by a programmable under-voltage condition. If FS# is brought low, the SMT4214 will immediately take the VGATE outputs to 0V. If multiple SMT4214's are used on a single board, the FS# outputs can be tied together. In this configuration it is possible for a fault condition on one SMT4214 to shutdown all of the SMT4214's on a system. |
| 5             | I/O         | PWR_ON#                                                                                                                                                                          | The Power-On input must be low for the SMT4214 to begin turning on the VGATE outputs. PWR_ON# is internally connected to VDD_CAP through a $100 \mathrm{k}\Omega$ pull-up resistor, therefore its normal state is not active. PWR_ON# must be held in its inactive state while writing to the configuration registers. Once the power-on operation has completed, de-asserting the PWR_ON# input will force the 'tracked' channels to power down and then clamp all VGATE outputs to ground.                                      |
| 6             | PWR         | VGG_CAP is a charge storage connection for the charge pump. This capaci provides current to the VGATE outputs under varying load conditions. VGG_0 should nominally be $1\mu$ F. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 7             | ı           | SEATED#                                                                                                                                                                          | The SEATED# is an active low input, internally connected to VDD_CAP through a $100 \mathrm{k}\Omega$ pull-up resistor. The SEATED# input is effectively an enable input that must be low for $t_{\text{SEATED}}$ before the power-on operation can proceed. It is generally tied to the 'short pin' in a staggered pin connector. When the card is removed, SEATED# will go high and will initiate a power-off operation.                                                                                                         |
| 8             | I           | Α0                                                                                                                                                                               | The address pins are biased either to VDD_CAP or GND and provide a mechanism for assigning a unique bus address to the SMT4214. AO and A1 are                                                                                                                                                                                                                                                                                                                                                                                     |
| 9             | ı           | <b>A</b> 1                                                                                                                                                                       | internally connected to VDD_CAP through a 100kΩ pull-up resistor                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 10            | I           | VOD                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 11            | I           | voc                                                                                                                                                                              | The Voltage Output monitor inputs are used to monitor the 'card-side' voltages for the individual managers See Figure 8 for additional external component                                                                                                                                                                                                                                                                                                                                                                         |
| 12            | ı           | VOB                                                                                                                                                                              | recommendations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 13            | I           | VOA                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 14            | 0           | RST#                                                                                                                                                                             | Reset is an active low open-drain output. It will be driven low whenever the MR# input is low. RST# can be programmed so that it is asserted on an under-voltage condition.                                                                                                                                                                                                                                                                                                                                                       |



# PIN DESCRIPTIONS CONT'D

| Pin<br>Number | Pin<br>Type | Pin Name        | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------|-------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15            | 0           | IRQ#            | Interrupt is an active low open-drain output. It can be programmed so that it is driven low on an under-voltage condition. It is cleared by removing any under-voltage conditions and asserting IRQ_CLR#.                                                                                                                                                                                                                                                                                               |
| 16            | PWR         | VDD_CAP         | VDD_CAP is a charge storage connection to the SMT4214's internal power supply. For most applications this is tied to a $10\mu F$ capacitor. A smaller $0.1\mu F$ can be added in parallel for additional noise decoupling                                                                                                                                                                                                                                                                               |
| 17            | 0           | VGATED          | The VGATE outputs are used to control the "turn-on" of the card-side voltages by                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 18            | 0           | VGATEC          | providing a high side voltage to a power MOSFET. The VGATE output voltages                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 19            | 0           | VGATEB          | are programmable as either 10.5V or 14.5V depending on the type of Mosfet gate                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 20            | 0           | VGATEA          | drive needed to fully enhance the device. See Figure 8 for additional external component recommendations.                                                                                                                                                                                                                                                                                                                                                                                               |
| 21            | I/O         | VRLINK          | Voltage Ramp Link is an I/O and is used in a multi-SMT4214 application. If the SMT4214 is designated as the master its VRLINK will become an output providing the ramp reference of the card-side voltages for the slave SMT4214's. If the SMT4214 is designated as a slave its VRLINK will become the input for the VRLINK of the master.                                                                                                                                                              |
| 22            | I/O         | LINK#           | Link is an active low open-drain I/O internally connected to VDD_CAP through a $100 \mathrm{k}\Omega$ pull-up resistor. In a multi-SMT4214 application the LINK# pin of all the devices can be tied together to synchronize tracking. The LINK# I/O is active only during a power-on or power-off operation. If one of the devices is falling behind in tracking of the card-side voltage, it will assert its LINK# output and temporarily halt the ramping of the VGATE voltages of the other devices. |
| 23            | ı           | VIA             | The Voltage Inputs provide two functions. Internally they are diode-OR'ed;                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 24            | ı           | VI <sub>B</sub> | therefore, the input with the highest voltage will act as the device's VDD supply.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 25            | I           | VI <sub>C</sub> | They are also the bus-side (unswitched) voltage monitoring inputs to the                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 26            | I           | VI <sub>D</sub> | individual supply managers See Figure 8 for additional external component recommendations.                                                                                                                                                                                                                                                                                                                                                                                                              |
| 27            | PWR         | GND             | GND is the ground for both the analog and digital portions of the internal circuitry.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 28            | I           | SCL             | SCL is the serial clock input, used for clocking data into or out of the SMT4214. SCL is internally connected to VDD through a $100k\Omega$ pull-up resistor. In multiple device systems, an external pull-up should be connected to the highest supply.                                                                                                                                                                                                                                                |

# **PACKAGE PIN CONFIGURATION**

#### 28 Lead SSOP SDA PIN 1 SCL GND MR# IRQ\_CLR# J VI<sub>D</sub> ן VI<sub>c</sub> FS# PWR\_ON# ן ∨ו<sub>В</sub> VGG\_CAP ۷I۵ SEATED# LINK# **SMT4214** VRLINK A0 VGATE Α1 $VGATE_B$ $vo_{\scriptscriptstyle D}$ vo<sub>c</sub> VGATE<sub>c</sub> VGATE $VO_{B}$ $VO_A$ VDD\_CAP IRQ# RST#





# **ABSOLUTE MAXIMUM RATINGS**

| Temperature Under Bias               | 55°C to +125°C |
|--------------------------------------|----------------|
| Storage Temperature                  | 65°C to +150°C |
| Terminal Voltage with Respect to GNI | D:             |
| VI & VO Inputs                       | 0.3V to 7.0V   |
| VGATE Outputs                        | 16V            |
| All Others                           | 0.3V to 7.0V   |
| Output Short Circuit Current         | 100mA          |
| Lead Solder Temperature (10 secs)    | 300°C          |
| Junction Temperature                 |                |
| ESD Rating per JEDEC                 |                |
| Latch-Up testing per JEDEC           |                |
|                                      |                |

Note - The device is not guaranteed to function outside its operating rating. Stresses listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions outside those listed in the operational sections of the specification is not implied. Exposure to any absolute maximum rating for extended periods may affect device performance and reliability. Devices are ESD sensitive. Handling precautions are recommended.

# **RECOMMENDED OPERATING CONDITIONS**

| Temperature Range(Ambient)40° C to +85°C  |  |  |  |  |  |  |
|-------------------------------------------|--|--|--|--|--|--|
| Supply Voltage2.7V to 6.0V <sup>1</sup> / |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |

Package Thermal Resistance (θ JA)
28 Lead SSOP......80°C/W
Moisture Classification Level 1 (MSL 1) per J-STD- 020

Notes: 1/ For reliable operation the VDD\_CAP node voltage must be equal to or greater than 2.7V (voltage level measured on pin 16).

### **RELIABILITY CHARACTERISTICS**

| Data Retention | 100 Years      |
|----------------|----------------|
| Endurance      | 100,000 Cycles |

# DC OPERATING CHARACTERISTICS

(Over recommended operating conditions, unless otherwise noted. All voltages are relative to GND.)

| Symbol               | Parameter                                         | Notes                                                                       | Min.   | Тур. | Max    | Unit        |
|----------------------|---------------------------------------------------|-----------------------------------------------------------------------------|--------|------|--------|-------------|
| VI                   | Supply Voltage $VI_A$ , $VI_B$ , $VI_C$ or $VI_D$ | Device supply voltage defined by the highest of the four VI inputs. Note 1/ | 2.7    |      | 6.0    | V           |
| I <sub>DD</sub> (ON) | Power Supply Current                              | Active Current VGATE Outputs enabled                                        |        |      | 2      | mA          |
| P <sub>VIT</sub>     | Programmable VI Threshold                         | 8-bit resolution 20mV/bit                                                   | 0.9    |      | 6.0    | V           |
| P <sub>VOT</sub>     | VO Threshold                                      | $VI_X$ - $VO_X$                                                             | 180    | 200  | 220    | mV          |
|                      | Programmable VGATE Output                         | Option 1 (MOSFETs on)                                                       | 13     | 14   |        | V           |
| $P_{VVG}$            | Programmable VGATE Output                         | Option 2 (MOSFETs on)                                                       | 10     | 10.5 |        | <b>V</b>    |
| V <sub>VG</sub> OFF  | VGATE Output                                      | VG <sub>SINK</sub> = 2mA                                                    | 0      |      | 0.4    | <b>V</b>    |
| $I_{VG}$             | VGATE Drive Current                               | MOSFET switches enabled                                                     |        | 20   | 80     | μΑ          |
| SR <sub>VG</sub>     | VGATE Slew Rate                                   |                                                                             |        | 500  |        | V/s         |
| $V_{TRKR}$           | Tracking Differential Voltage                     | Allowable differential between VO pins programmed for tracking              |        | 100  | 250    | mV          |
| V <sub>IH</sub>      | Input High Voltage                                | VI = 2.7V                                                                   | 0.9xVI |      | VI     | V           |
| VIH                  | input riigii voltage                              | VI = 5.0V                                                                   | 0.7xVI |      | VI     | <b>&gt;</b> |
| V <sub>IL</sub>      | Input Low Voltago                                 | VI = 2.7V                                                                   | -0.1   |      | 0.1xVI | V           |
|                      | Input Low Voltage                                 | VI = 5.0V                                                                   | -0.1   |      | 0.3xVI | V           |
| V <sub>OL</sub>      | Output Low Voltage                                | Open Drain Outputs, I <sub>SINK</sub> = 2mA                                 | 0      |      | 0.4    | V           |
| RPull-Up             | Input Pullup Resistors                            | See Pin Descriptions                                                        | 50     | 100  | 165    | kΩ          |

Notes: 1/ - At least one of the VI inputs needs to be at or above 2.7V for proper device operation.



# **AC OPERATING CHARACTERISTICS**

(Over recommended operating conditions, unless otherwise noted. All voltages are relative to GND.) See

Figure 2, 3, 4 and 5 Timing diagrams.

| Symbol              | Description                        | Conditions                 | Min. | Тур.                | Max. | Unit |
|---------------------|------------------------------------|----------------------------|------|---------------------|------|------|
|                     |                                    | $t_{PRTO}$ = 25ms          |      |                     |      |      |
| t                   | Programmable Reset Time-Out        | $t_{PRTO} = 50 ms$         | -25  | t <sub>PRTO</sub>   | +25  | %    |
| t <sub>PRTO</sub>   | Period                             | $t_{PRTO}$ = 100ms         | -23  |                     |      |      |
|                     |                                    | t <sub>PRTO</sub> = 200ms  |      |                     |      |      |
|                     |                                    | t <sub>UVFILT</sub> = OFF  |      |                     |      |      |
| t                   | Programmable UV Filter Time        | $t_{UVFILT} = 0.2ms$       | -25  | t <sub>UVFILT</sub> | +25  | %    |
| t <sub>UVFILT</sub> | Interval                           | $t_{UVFILT} = 1.6ms$       | -23  |                     |      |      |
|                     |                                    | $t_{UVFILT} = 12.8ms$      |      |                     |      |      |
| t <sub>SEATED</sub> | Seated Delay Interval              | t <sub>SEATED</sub> = 25ms | -25  | t <sub>SEATED</sub> | +25  | %    |
| t <sub>PWRON</sub>  | Power-On Limit Interval            | $t_{PWRON} = 200ms$        | -25  | t <sub>PWRON</sub>  | +25  | %    |
| $t_{DFIRQ}$         | Delay from fault detection to IRQ# |                            |      | 1                   |      | μs   |
| t <sub>DFRST</sub>  | Delay from fault detection to RST# |                            |      | 1                   |      | μs   |
| t                   | Delay from assertion of MR# to     |                            |      | 100                 |      | ns   |
| t <sub>DMRRST</sub> | RST# Active                        |                            |      | 100                 |      | 115  |
| <b>f</b>            | Delay from VIX valid to VGATEX     | VGG CAP fully charged      |      | 10                  |      | 116  |
| t <sub>DVIVG</sub>  | activated                          | VGG_CAI Idily charged      |      | 10                  |      | μs   |
| t <sub>DUVFS</sub>  | Delay UV to FS#                    |                            |      | 1                   |      | μs   |
| t <sub>DUVVG</sub>  | Delay UV to VGATE low              |                            |      | 1                   |      | μs   |
| t                   | Delay from assertion of FS# to     | VGATE Capacitance =        |      |                     | 100  | 116  |
| t <sub>DFSVG</sub>  | VGATE clamped to ground.           | 10nF                       |      |                     | 100  | μs   |

# **TIMING DIAGRAMS**



Figure 5 - Timing relationship of de-asserting the enabling inputs on the VGATE outputs.

# I<sup>2</sup>C 2-WIRE SERIAL INTERFACE AC OPERATING CHARACTERISTICS - 100kHz

(Over recommended operating conditions, unless otherwise noted. All voltages are relative to GND.) See Figure 6 Timing diagram.

| Symbol              | Description                                    | Conditions                               | Min | Тур | Max  | Units |
|---------------------|------------------------------------------------|------------------------------------------|-----|-----|------|-------|
| f <sub>SCL</sub>    | SCL Clock Frequency                            |                                          | 0   |     | 100  | KHz   |
| t <sub>LOW</sub>    | Clock Low Period                               |                                          | 4.7 |     |      | μS    |
| t <sub>HIGH</sub>   | Clock High Period                              |                                          | 4.0 |     |      | μS    |
| t <sub>BUF</sub>    | Bus Free Time  Before New Transmission Note 1/ |                                          | 4.7 |     |      | μS    |
| t <sub>SU:STA</sub> | Start Condition Setup Time                     |                                          | 4.7 |     |      | μS    |
| t <sub>HD:STA</sub> | Start Condition Hold Time                      |                                          | 4.0 |     |      | μS    |
| t <sub>SU:STO</sub> | Stop Condition Setup Time                      |                                          | 4.7 |     |      | μS    |
| t <sub>AA</sub>     | Clock Edge to Data Valid                       | SCL low to valid SDA (cycle n)           | 0.2 |     | 3.5  | μS    |
| t <sub>DH</sub>     | Data Output Hold Time                          | SCL low (cycle n+1) to SDA change        | 0.2 |     |      | μS    |
| $t_R$               | SCL and SDA Rise Time                          | Note <u>1</u> /                          |     |     | 1000 | ns    |
| t <sub>F</sub>      | SCL and SDA Fall Time                          | Note <u>1</u> /                          |     |     | 300  | ns    |
| t <sub>SU:DAT</sub> | Data In Setup Time                             |                                          | 250 |     |      | ns    |
| t <sub>HD:DAT</sub> | Data In Hold Time                              |                                          | 0   |     |      | ns    |
| TI                  | Noise Filter SCL and SDA                       | Noise suppression                        |     | 100 |      | ns    |
| t <sub>WR</sub>     | Write Cycle Time                               | VGG_CAP Capacitor =1uF,<br>VGG_CAP=10.5V |     |     | 100  | ms    |

Note: 1/ - Guaranteed by Design.

# **TIMING DIAGRAMS**



Figure 6 . Basic I<sup>2</sup>C Serial Interface Timing



## **DEVELOPMENT HARDWARE & SOFTWARE**

The end user can obtain the Summit SMX3200 programming system device for prototype development. The SMX3200 system consists of a programming Dongle, cable and Windows GUI software. It can be ordered on the website or from a local representative. The latest revisions of all software and an application brief describing the from SMX3200 available the website is (www.summitmicro.com).

The SMX3200 programming Dongle/cable interfaces directly between a PC's parallel port and the target application. The device is then configured onscreen via an intuitive graphical user interface employing drop-down menus.

The Windows GUI software will generate the data and send it in I2C serial bus format so that it can be directly downloaded to the SMT4214 via the programming Dongle and cable. An example of the connection interface is shown in Figure 7A and 7B.

When design prototyping is complete, the software can generate a HEX data file that should then be transmitted to Summit for approval. Summit will then assign a unique customer ID to the HEX code and program production devices before the final electrical test operations. This will ensure proper device operation in the end application.



Figure 7A – SMX3200 Programmer and I<sup>2</sup>C serial bus connections to program the SMT4214. For the SMT4214, the PWR\_ON# pin must be high in order to program the device. It can be done optionally through the SMX3200 programmer and R1/R2 or through an external control signal or switch. The SMX3200 should be disconnected after programming the part. If the PWR\_ON# is hardwired to ground, this method will not work. Normally SDA and SCL signals require on board pull-up resistors, however, both the SMT4214 and the SMX3200 have internal pull-up resistors. D1 and D2 are needed between the Dongle Supplies and the VDD\_CAP and PWR\_ON# pins so that there will be no contention between the two supplies. C1 and C2 are for noise bypassing.

# **DEVELOPMENT HARDWARE & SOFTWARE (Cont.)**



Figure 7B – An alternative connection between the SMX3200 Programmer and SMT4214 I<sup>2</sup>C serial bus connections. Although this alternative requires additional components, it will work regardless of the position of the external PWR\_ON# control signal or switch (S1). The zener diode (D3) provides further protection by clamping the output voltage at 5.6V.

## **APPLICATIONS INFORMATION**

An example master/slave application circuit is shown in Figure 8A and 8B. Additional optional noise bypassing components are shown for the VIX and VOX pins. These components consist of ferrite bead inductors and capacitors. They may be necessary in very noisy systems where tight undervoltage tolerances are needed.

All unused channels must be programmed to softstart mode. The thresholds for unused channels should be set to minimum, and the VO and VI inputs should be tied to VDD CAP.

The VGATE output pins require series resistors to drive the gates of the power mosfets. Gate capacitors (C23 thru C30) are also recommended to prevent initial mosfet turn-on during the SMT4214 power on sequence. To minimize transient power surges in hot-

swappable line card designs, place a  $0.01\mu F$  (10nF), 25V, ceramic capacitor on each VGATE output pin to ground.

The VGATE output level is programmable to either 10.5V or 14V depending on the type of mosfet. To minimize the voltage drop across the Mosfet, it needs to be fully enhanced to minimize RDS<sub>(ON)</sub>. However, some mosfets have maximum VGS specifications of 15V while others are 20V. For improved tracking performance with the SMT4214, it is recommended to use the lower rated VGS devices with the VGATE output levels set to 10.5V instead of 14V. The industry trend for power mosfets is toward lower VGS specs while also maintaining low RDS<sub>(ON)</sub> specifications.





Figure 8A – Example application using two SMT4214s connected in a Master/Slave configuration. The Master is shown above, the Slave is shown in Figure 8B.





Figure 8B – Example application using two SMT4214s connected in a Master/Slave configuration. The Slave is shown above, the Master is shown in Figure 8A



# **DEFAULT CONFIGURATION REGISTER SETTINGS - SMT4214G-115**

| Register | Hex Contents | Configured as:                                                      |
|----------|--------------|---------------------------------------------------------------------|
| R00      | B4           | Channel A UV Trip Point = 4.5V                                      |
| R01      | 69           | Channel B UV Trip Point = 3.0V                                      |
| R02      | 41           | Channel C UV Trip Point = 2.2V                                      |
| R03      | 28           | Channel D UV Trip Point = 1.7V                                      |
| R04      | F1           | Channel A,B,C, and D set to track                                   |
|          |              | Tracking time limit enabled                                         |
|          |              | RST# timeout interval set to 25ms                                   |
|          |              | Device set as Master                                                |
| R05      | 21           | VGATE output level = 10.5V                                          |
|          |              | UV cause RST# after tracking enabled                                |
|          |              | UV cause IRQ# after tracking disabled                               |
|          |              | Filter time = 0ms                                                   |
|          |              | Virtual address A2 set to high                                      |
|          |              | UV does not cause a FS# after tracking is complete (steady state)   |
|          |              | UV does not cause a FS# at the end of tracking filter time interval |
| R06      | 00           | Volatile register, all status bits are low                          |

Application Note 28 contains a complete description of the Windows GUI and the default settings of each of the 6 individual Configuration Registers.



# **PACKAGE**





### PART MARKING



### ORDERING INFORMATION



### **NOTICE**

NOTE 1 - This is a Preliminary Information data sheet that describes a Summit product currently in pre-production with limited characterization.

SUMMIT Microelectronics, Inc. reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. SUMMIT Microelectronics, Inc. assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contained herein reflect representative operating parameters, and may vary depending upon a user's specific application. While the information in this publication has been carefully checked, SUMMIT Microelectronics, Inc. shall not be liable for any damages arising as a result of any error or omission.

SUMMIT Microelectronics, Inc. does not recommend the use of any of its products in life support or aviation applications where the failure or malfunction of the product can reasonably be expected to cause any failure of either system or to significantly affect their safety or effectiveness. Products are not authorized for use in such applications unless SUMMIT Microelectronics, Inc. receives written assurances, to its satisfaction, that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; and (c) potential liability of SUMMIT Microelectronics, Inc. is adequately protected under the circumstances.

Revision 1.0 - This document supersedes all previous versions. Please check the Summit Microelectronics Inc. web site at <a href="https://www.summitmicro.com">www.summitmicro.com</a> for data sheet updates.

© Copyright 2002 SUMMIT MICROELECTRONICS, Inc. **Power Management for Communications™** 

I<sup>2</sup>C is a trademark of Philips Corporation.