## **General Description**

The MAX9725 fixed-gain, stereo headphone amplifier is ideal for portable equipment where board space is at a premium. The MAX9725 uses a unique, patented DirectDrive<sup>TM</sup> architecture to produce a ground-referenced output from a single supply, eliminating the need for large DC-blocking capacitors, saving cost, board space, and component height. Fixed gains of -2V/V (MAX9725A), 1.5V/V (MAX9725B), -1V/V (MAX9725C), and -4V/V (MAX9725D) further reduce external component count.

The MAX9725 delivers up to 20mW per channel into a  $32\Omega$  load and achieves 0.006% THD+N. An 80dB at 1kHz power-supply rejection ratio (PSRR) allows the MAX9725 to operate from noisy digital supplies without an additional linear regulator. The MAX9725 includes ±8kV ESD protection on the headphone output. Comprehensive click-and-pop circuitry suppresses audible clicks and pops at startup and shutdown. A low-power shutdown mode reduces supply current to 0.6µA (typ).

The MAX9725 operates from a single 0.9V to 1.8V supply, allowing the device to be powered directly from a single AA or AAA battery. The MAX9725 consumes only 2.1mA of supply current, provides short-circuit protection, and is specified over the extended -40°C to +85°C temperature range. The MAX9725 is available in a tiny (1.54mm x 2.02mm x 0.6mm) 12-bump chip-scale package (UCSP<sup>TM</sup>) and a 12-pin thin QFN package (4mm x 4mm x 0.8mm).

Applications

MP3 Players Cellular Phones PDAs

# Ordering Information

Portable Audio Equipment

Smart Phones

| PART           | TEMP RANGE     | PIN-<br>PACKAGE | top<br>Mark | GAIN<br>(V/V) |
|----------------|----------------|-----------------|-------------|---------------|
| MAX9725AEBC-T* | -40°C to +85°C | 12 UCSP-12      | ACK         | -2            |
| MAX9725AETC    | -40°C to +85°C | 12 TQFN-EP**    | AAEW        | -2            |
| MAX9725BEBC-T* | -40°C to +85°C | 12 UCSP-12      | ACL         | -1.5          |
| MAX9725BETC    | -40°C to +85°C | 12 TQFN-EP**    | AAEX        | -1.5          |
| MAX9725CEBC-T* | -40°C to +85°C | 12 UCSP-12      | ACM         | -1            |
| MAX9725CETC    | -40°C to +85°C | 12 TQFN-EP**    | AAEY        | -1            |
| MAX9725DEBC-T* | -40°C to +85°C | 12 UCSP-12      | ACN         | -4            |
| MAX9725DETC    | -40°C to +85°C | 12 TQFN-EP**    | AAEZ        | -4            |

\*Future product—contact factory for availability.

\*\*EP = Exposed paddle.

UCSP is a trademark of Maxim Integrated Products, Inc.

\_Features

- Low Quiescent Current (2.1mA)
- Single-Cell, 0.9V to 1.8V Single-Supply Operation

ͶͶΧΙΛΝ

- Fixed Gain Eliminates External Feedback Network MAX9725A: -2V/V MAX9725B: -1.5V/V MAX9725C: -1V/V MAX9725D: -4V/V
- Ground-Referenced Outputs Eliminate DC Bias
- No Degradation of Low-Frequency Response Due to Output Capacitors
- 20mW per Channel into 32Ω
- Low 0.006% THD+N
- High PSRR (80dB at 1kHz)
- Integrated Click-and-Pop Suppression
- Low-Power Shutdown Control
- Short-Circuit Protection
- ♦ ±8kV ESD-Protected Amplifier Outputs
- Available in Space-Saving Packages 12-Bump UCSP (1.54mm x 2.02mm x 0.6mm) 12-Pin Thin QFN (4mm x 4mm x 0.8mm)

## Block Diagram



Pin Configurations appear at end of data sheet.

Maxim Integrated Products 1

For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

### **ABSOLUTE MAXIMUM RATINGS**

| SGND to PGND                        | -0.3V to +0.3V                                        |
|-------------------------------------|-------------------------------------------------------|
| V <sub>DD</sub> to SGND or PGND     | 0.3V to +2V                                           |
| V <sub>SS</sub> to PV <sub>SS</sub> | 0.3V to +0.3V                                         |
| C1P to PGND                         | 0.3V to (V <sub>DD</sub> + 0.3V)                      |
| C1N to PGND                         | (PV <sub>SS</sub> - 0.3V) to +0.3V                    |
| VSS, PVSS to GND                    | +0.3V to -2V                                          |
| OUTR, OUTL, INR, INL to SGND        | .(V <sub>SS</sub> - 0.3V) to (V <sub>DD</sub> + 0.3V) |
| SHDN to SGND or PGND                | -0.3V to +4V                                          |
| Output Short-Circuit Current        | Continuous                                            |

Lead Temperature (soldering, 10s) .....+300°C

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ELECTRICAL CHARACTERISTICS**

 $(V_{DD} = 1.5V, PGND = SGND = 0V, V_{\overline{SHDN}} = 1.5V, V_{SS} = PV_{SS}, C1 = C2 = 1\mu F, C_{IN} = 1\mu F, R_L = \infty, T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .) (See the *Functional Diagram*.)

| PARAMETER                      | SYMBOL          | CONDITIONS                                      |                                               | MIN                   | ТҮР   | MAX   | UNITS |  |
|--------------------------------|-----------------|-------------------------------------------------|-----------------------------------------------|-----------------------|-------|-------|-------|--|
| Supply Voltage Range           | V <sub>DD</sub> | Guaranteed by PSRR test                         |                                               | 0.9                   |       | 1.8   | V     |  |
| Quiescent Supply Current       | IDD             | Both channels active                            |                                               |                       | 2.1   | 3.3   | mA    |  |
| Shutdown Current               | ISHDN           | V <sub>SHDN</sub> = 0V                          | $T_A = +25^{\circ}C$                          |                       | 0.6   | 10    |       |  |
| Shutdown Current               |                 |                                                 | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ |                       |       | 30    | μA    |  |
| Shutdown to Full Operation     | ton             |                                                 |                                               |                       | 180   |       | μs    |  |
| SHDN Thresholds                | VIH             | $V_{DD} = 0.9V \text{ to } 1.8V$ 0.7 x $V_{DD}$ |                                               |                       | V     |       |       |  |
| SHDIN THresholds               | VIL             | V <sub>DD</sub> = 0.9V to 1.8V                  |                                               | 0.3 x V <sub>DD</sub> |       |       | V     |  |
| SHDN Input Leakage Current     | ILEAK           | $V_{DD} = 0.9V$ to 1.8V (Note                   | 1)                                            |                       |       | ±1    | μA    |  |
| CHARGE PUMP                    |                 |                                                 |                                               |                       |       |       |       |  |
| Oscillator Frequency           | fosc            |                                                 |                                               | 493                   | 580   | 667   | kHz   |  |
| AMPLIFIERS                     |                 |                                                 |                                               |                       |       |       |       |  |
|                                |                 | MAX9725A                                        |                                               | -2.04                 | -2.00 | -1.96 | - V/V |  |
| Valtaga Cain                   | Av              | MAX9725B                                        |                                               | -1.53                 | -1.5  | -1.47 |       |  |
| Voltage Gain                   |                 | MAX9725C                                        |                                               | -1.02                 | -1.00 | -0.98 |       |  |
|                                |                 | MAX9725D                                        |                                               | -4.08                 | -4.00 | -3.92 |       |  |
| Gain Match                     | ΔAV             |                                                 |                                               |                       | ±0.5  |       | %     |  |
|                                | V <sub>OS</sub> | Input AC-coupled,                               | MAX9725A/MAX9725D                             |                       | ±0.3  | ±1.05 | mV    |  |
| Total Output Offset Voltage    |                 | $R_L = 32\Omega$ to GND,                        | MAX9725B                                      |                       | ±0.45 | ±1.58 |       |  |
|                                |                 | $T_A = +25^{\circ}C$                            | MAX9725C                                      |                       | ±0.6  | ±2.1  |       |  |
| Input Resistance               | RIN             |                                                 |                                               | 15                    | 25    | 35    | kΩ    |  |
|                                | PSRR            | $V_{DD} = 0.9V$ to 1.8V, $T_A = +25^{\circ}C$   |                                               | 60                    | 80    |       |       |  |
| Power-Supply Rejection Ratio   |                 | $100mV_{-}$ - ripple                            | f <sub>IN</sub> = 1kHz                        |                       | 70    |       | dB    |  |
|                                |                 | 100mV <sub>P-P</sub> ripple                     | $f_{IN} = 20 kHz$                             |                       | 62    |       |       |  |
| Output Power (Note 2)          | Роит            |                                                 | $R_L = 32\Omega$                              | 10                    | 20    |       |       |  |
|                                |                 | $V_{DD} = 1.5V$                                 | $R_L = 16\Omega$                              |                       | 25    |       |       |  |
|                                |                 | $V_{DD} = 1.0V, R_L = 32\Omega$                 |                                               |                       | 7     |       | - mW  |  |
|                                |                 | $V_{DD} = 0.9V, R_L = 32\Omega$                 |                                               |                       | 6     |       |       |  |
| Total Harmonic Distortion Plus | THD+N           | $R_L = 32\Omega$ , $P_{OUT} = 12$ mW, f = 1kHz  |                                               |                       | 0.006 |       | %     |  |
| Noise                          |                 | $R_L = 16\Omega$ , $P_{OUT} = 15$ mW, f = 1kHz  |                                               |                       | 0.015 |       | %     |  |
| Signal-to-Noise Ratio          | SNR             | $R_L = 32\Omega$ , $P_{OUT} = 12mW$             | BW = 22Hz to 22kHz                            |                       | 89    |       | dB    |  |
| Signal-10-190158 Hallo         |                 | 11  = 3232, F(0)  = 12000                       | A-weighted filter                             |                       | 92    |       |       |  |

2



## ELECTRICAL CHARACTERISTICS (continued)

 $(V_{DD} = 1.5V, PGND = SGND = 0V, V_{\overline{SHDN}} = 1.5V, V_{SS} = PV_{SS}, C1 = C2 = 1\mu F, C_{IN} = 1\mu F, R_L = \infty, T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .) (See the *Functional Diagram*.)

| PARAMETER               | SYMBOL          | CONDITIONS                                                               |                 | MIN | ТҮР  | MAX | UNITS |
|-------------------------|-----------------|--------------------------------------------------------------------------|-----------------|-----|------|-----|-------|
| Slew Rate               | SR              |                                                                          |                 |     | 0.2  |     | V/µs  |
| Maximum Capacitive Load | CL              | No sustained oscillations                                                |                 |     | 150  |     | pF    |
| Crosstalk               | XTALK           | $f_{IN}$ = 1.0kHz, R <sub>L</sub> = 32 $\Omega$ , P <sub>OUT</sub> = 5mW |                 |     | 100  |     | dB    |
|                         | K <sub>CP</sub> | $R_L = 32$ Ω, peak voltage, A-<br>Into shutdown                          |                 |     | 72.8 |     | -10   |
| Click/Pop Level         |                 | weighted, 32 samples per second (Note 3)                                 | Out of shutdown |     | 72.8 |     | dB    |
| ESD Protection          | VESD            | Human Body Model (OUTR, OUTL)                                            |                 |     | ±8   |     | kV    |

Note 1: Input leakage current measurements limited by automated test equipment.

Note 2:  $f_{IN} = 1kHz$ ,  $T_A = +25^{\circ}C$ , THD+N < 1%, both channels driven in-phase.

Note 3: Testing performed with 32Ω resistive load connected to outputs. Mode transitions controlled by SHDN. K<sub>CP</sub> level calculated as 20 log [peak voltage under normal operation at rated power level / peak voltage during mode transition]. Inputs are AC-grounded.

**Typical Operating Characteristics** 

 $(V_{DD} = 1.5V, PGND = SGND = 0V, V_{SHDN} = 1.5V, V_{SS} = PV_{SS}, C1 = C2 = 1\mu$ F, C<sub>IN</sub> = 1µF, THD+N measurement bandwidth = 22Hz to 22kHz, T<sub>A</sub> = +25°C, unless otherwise noted.) (See the *Functional Diagram*.)



**MAX9725** 



TOTAL HARMONIC DISTORTION PLUS

**NOISE vs. OUTPUT POWER** 

#### 100 100 -10 $V_{DD} = 1V$ $V_{DD} = 1V$ $V_{DD} = 1.5V$ $f_{IN} = 20Hz$ $R_L = 16\Omega$ -20 $f_{IN} = 20Hz$ $R_1 = 32\Omega$ = 320f<sub>IN</sub> = 1kHz $A_V = -2V/V$ $A_V = -2V/V$ f<sub>IN</sub> = 1kHz : 10 | | | || 10 -30 -40 THD+N (%) 1 THD+N (%) 1 -50 PSRR (dB) $f_{IN} = 10 kHz$ f<sub>IN</sub> = 10kHz -60 0.1 0.1 -70 -80 0.01 0.01 -90 -100 0.001 0.001 -110 0 5 10 15 0 5 10 15 10 100 1k 10k 100k OUTPUT POWER (mW) OUTPUT POWER (mW) FREQUENCY (Hz) **POWER-SUPPLY REJECTION RATIO** vs. FREQUENCY **CROSSTALK vs. FREQUENCY OUTPUT POWER vs. SUPPLY VOLTAGE** 80 0 0 $V_{DD} = 1V$ $R_I = 32\Omega$ $V_{DD} = 1.5V$ f<sub>IN</sub> = 1kHz -10 $P_{OUT} = 5mW$ 70 $R_1 = 16\Omega$ -20 = 32Ω BOTH INPUTS Rı -20 DRIVEN IN-PHASE 60 OUTPUT POWER (mW) -30 -40 50 -40 THD+N = 10% (gB) PSRR (dB) LEFT TO RIGHT -50 -60 40 PSRR ( -60 30 -80 -70 20 -80 -100 10 -90 **RIGHT TO LEFT** THD+N = 1%-120 0 -100 100k 10 10k 0.9 1.3 1.5 10 100 1k 10k 100k 100 1k 1.1 FREQUENCY (Hz) FREQUENCY (Hz) SUPPLY VOLTAGE (V) **OUTPUT POWER OUTPUT POWER OUTPUT POWER** vs. LOAD RESISTANCE vs. SUPPLY VOLTAGE vs. LOAD RESISTANCE 50 80 80 $V_{DD} = 1.5V$ f<sub>IN</sub> = 1kHz $V_{DD} = 1V$ 45 f<sub>IN</sub> = 1kHz BOTH INPUTS f<sub>IN</sub> = 1kHz $R_L = 32\Omega$ 70 70 BOTH INPUTS BOTH INPUTS 40 DRIVEN IN-PHASE DRIVEN IN-PHASE 60 60 DRIVEN IN-PHASE 35 OUTPUT POWER (mW) THD+N = 10% OUTPUT POWER (mW) (M 50 THD+N = 10% 50 30 POWER (I THD+N 25 40 40 THD+N = 10% **OUTPUT I** 20 30 30 THD+N = 1% 15 20 20 10 THD+N = 1%10 10 5 0 0 0 10 1k 100 10 0.9 1.1 1.3 1.5 100 1k SUPPLY VOLTAGE (V) LOAD RESISTANCE $(\Omega)$ LOAD RESISTANCE $(\Omega)$ ///XI// 4

### Typical Operating Characteristics (continued)

**POWER-SUPPLY REJECTION RATIO** 

vs. FREOUENCY

 $(V_{DD} = 1.5V, PGND = SGND = 0V, V_{SHDN} = 1.5V, V_{SS} = PV_{SS}, C1 = C2 = 1\mu F, C_{IN} = 1\mu F, THD+N$  measurement bandwidth = 22Hz to 22kHz, T<sub>A</sub> = +25°C, unless otherwise noted.) (See the *Functional Diagram.*)

TOTAL HARMONIC DISTORTION PLUS

**NOISE vs. OUTPUT POWER** 



## \_Typical Operating Characteristics (continued)

**MAX9725** 

5

Downloaded from Elcodis.com electronic components distributor

/N/IXI/N

## **Pin Description**

| PIN         | BUMP |                 |                                                                                                                                        |  |  |  |
|-------------|------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| THIN<br>QFN | UCSP | NAME            | FUNCTION                                                                                                                               |  |  |  |
| 1           | A1   | C1N             | ing Capacitor Negative Terminal. Connect a 1µF capacitor from C1P to C1N.                                                              |  |  |  |
| 2           | A2   | PVSS            | erting Charge-Pump Output. Bypass with $1\mu$ F from PV <sub>SS</sub> to PGND. PV <sub>SS</sub> must be connected to V <sub>SS</sub> . |  |  |  |
| 3           | A3   | INL             | Left-Channel Audio Input                                                                                                               |  |  |  |
| 4           | A4   | INR             | Right-Channel Audio Input                                                                                                              |  |  |  |
| 5           | B4   | V <sub>SS</sub> | Amplifier Negative Power Supply. Must be connected to PVSS.                                                                            |  |  |  |
| 6           | B3   | SGND            | ignal Ground. SGND must be connected to PGND. SGND is the ground reference for the input and utput signal.                             |  |  |  |
| 7           | C4   | OUTR            | Right-Channel Output                                                                                                                   |  |  |  |
| 8           | C3   | OUTL            | Left-Channel Output                                                                                                                    |  |  |  |
| 9           | C2   | V <sub>DD</sub> | Positive Power-Supply Input. Bypass with a 1µF capacitor to PGND.                                                                      |  |  |  |
| 10          | C1   | C1P             | Flying Capacitor Positive Terminal. Connect a 1µF capacitor from C1P to C1N.                                                           |  |  |  |
| 11          | B1   | PGND            | Power Ground. Ground reference for the internal charge pump. PGND must be connected to SGND.                                           |  |  |  |
| 12          | B2   | SHDN            | Active-Low Shutdown. Connect to $V_{DD}$ for normal operation. Pull low to disable the amplifier and charge pump.                      |  |  |  |
| EP          |      | EP              | Exposed Paddle. Internally connected to $V_{SS}$ . Leave paddle unconnected or solder to $V_{SS}$ .                                    |  |  |  |

## **Detailed Description**

The MAX9725 stereo headphone driver features Maxim's patented DirectDrive architecture, eliminating the large output-coupling capacitors required by conventional single-supply headphone drivers. The MAX9725 consists of two 20mW class AB headphone drivers, shutdown control, inverting charge pump, internal gain-setting resistors, and comprehensive click-and-pop suppression circuitry (see the *Functional Diagram*). A negative power supply (PVss) is created by inverting the positive supply (VDD). Powering the drivers from VDD and PVss increases the dynamic range of the drivers to almost twice that of other 1V single-supply drivers. This increase in dynamic range allows for higher output power.

The outputs of the MAX9725 are biased about GND (Figure 1). The benefit of this GND bias is that the driver outputs do not have a DC component, thus large DC-blocking capacitors are unnecessary. Eliminating the DC-blocking capacitors on the output saves board space, system cost, and improves frequency response.

### **DirectDrive**

Conventional single-supply headphone drivers have their outputs biased about a nominal DC voltage (typically half the supply) for maximum dynamic range. Large coupling capacitors are needed to block the DC bias from the headphones. Without these capacitors, a significant amount of DC current flows to the headphone, resulting in unnecessary power dissipation and possible damage to both headphone and headphone driver.

Maxim's DirectDrive architecture uses a charge pump to create an internal negative supply voltage. This allows the MAX9725 outputs to be biased about GND, increasing the dynamic range while operating from a single supply. A conventional amplifier powered from 1.5V ideally provides 18mW to a 16 $\Omega$  load. The MAX9725 provides 25mW to a 16 $\Omega$  load. The DirectDrive architecture eliminates the need for two large (220 $\mu$ F, typ) DC-blocking capacitors on the output. The MAX9725 charge pump requires two small ceramic capacitors, conserving board space, reducing cost, and improving the frequency response of the headphone driver. See the Output Power vs. Charge-



Figure 1. Traditional Driver Output Waveform vs. MAX9725 Output Waveform (Ideal Case)

Pump Capacitance and Load Resistance graph in the *Typical Operating Characteristics* for details of the possible capacitor sizes.

Previous attempts to eliminate the output-coupling capacitors involved biasing the headphone return (sleeve) to the DC-bias voltage of the headphone amplifiers. This method raises some issues:

- The sleeve is typically grounded to the chassis. Using this biasing approach, the sleeve must be isolated from system ground, complicating product design.
- During an ESD strike, the driver's ESD structures are the only path to system ground. The driver must be able to withstand the full ESD strike.
- When using the headphone jack as a line out to other equipment, the bias voltage on the sleeve may conflict with the ground potential from other equipment, resulting in possible damage to the drivers.

### Low-Frequency Response

Large DC-blocking capacitors limit the amplifier's low-frequency response and can distort the audio signal:

 The impedance of the headphone load and the DCblocking capacitor forms a highpass filter with the -3dB point set by:

$$f_{-3dB} = \frac{1}{2\pi R_{I} C_{OUT}}$$

where R<sub>L</sub> is the impedance of the headphone and C<sub>OUT</sub> is the value of the DC-blocking capacitor. The highpass filter is required by conventional singleended, single power-supply headphone drivers to block the midrail DC-bias component of the audio signal from the headphones. The drawback to the filter is that it can attenuate low-frequency signals. Larger values of C<sub>OUT</sub> reduce this effect but result in physically larger, more expensive capacitors. Figure 2 shows the relationship between the size of C<sub>OUT</sub> and the resulting low-frequency attenuation. Note that the -3dB point for a 16 $\Omega$  headphone with a 100µF blocking capacitor is 100Hz, well within the normal audio band, resulting in low-frequency attenues of the reproduced signal.

2) The voltage coefficient of the DC-blocking capacitor contributes distortion to the reproduced audio signal as the capacitance value varies when the function of the voltage across the capacitor changes. At low frequencies, the reactance of the capacitor dominates at frequencies below the -3dB point and the voltage coefficient appears as frequency-dependent distortion. Figure 3 shows the THD+N introduced by two different capacitor dielectric types. Note that below 100Hz, THD+N increases rapidly.

The combination of low-frequency attenuation and frequency-dependent distortion compromises audio reproduction in portable audio equipment that emphasizes low-frequency effects such as multimedia laptops, as well as MP3, CD, and DVD players. These low-frequency, capacitor-related deficiencies are eliminated by using DirectDrive technology.

### Charge Pump

The MAX9725 features a low-noise charge pump. The 580kHz switching frequency is well beyond the audio range, and does not interfere with the audio signals. The switch drivers feature a controlled switching speed that minimizes noise generated by turn-on and turn-off transients. The di/dt noise caused by the parasitic bond wire and trace inductance is minimized by limiting the turn-on/off speed of the charge pump. Additional high-

MAX9725





Figure 2. Low-Frequency Attenuation for Common DC-Blocking Capacitor Values

frequency noise attenuation can be achieved by increasing the size of C2 (see the *Functional Diagram*). Extra noise attenuation is not typically required.

#### Shutdown

The MAX9725's low-power shutdown mode reduces supply current to 0.6µA. Driving SHDN low disables the amplifiers and charge pump. The driver's output impedance is typically 50k $\Omega$  (MAX9725A), 37.5k $\Omega$  (MAX9725B), 25k $\Omega$  (MAX9725), or 100k $\Omega$  (MAX9725D) when in shutdown mode.

### **Click-and-Pop Suppression**

In conventional single-supply audio drivers, the outputcoupling capacitor is a major contributor of audible clicks and pops. Upon startup, the driver charges the coupling capacitor to its bias voltage, typically half the supply. Likewise, on shutdown, the capacitor is discharged to GND. This results in a DC shift across the capacitor that appears as an audible transient at the speaker. The MAX9725's DirectDrive technology eliminates the need for output-coupling capacitors.

The MAX9725 also features extensive click-and-pop suppression that eliminates any audible transient sources internal to the device. The Power-Up/Down Waveform in the *Typical Operating Characteristics* shows minimal DC shift and no spurious transients at the output upon startup or shutdown.

In most applications, the output of the preamplifier driving the MAX9725 has a DC bias of typically half the supply. At startup, the input-coupling capacitor is charged to the preamplifier's DC bias voltage through



Figure 3. Distortion Contributed By DC-Blocking Capacitors

the internal input resistor (25k $\Omega$ , typ) causing an audible click and pop. Delaying the rise of SHDN 4 or 5 time constants, based on R<sub>IN</sub> x C<sub>IN</sub>, relative to the startup of the preamplifier eliminates any click and pop caused by the input filter (see the *Functional Diagram*).

### **Applications Information**

### **Power Dissipation**

Linear power amplifiers can dissipate a significant amount of power under normal operating conditions. The maximum power dissipation for each package is given in the *Absolute Maximum Ratings* section under Continuous Power Dissipation or can be calculated by the following equation:

$$P_{\text{DISSPKG}(\text{MAX})} = \frac{T_{\text{J}(\text{MAX})} - T_{\text{A}}}{\theta_{\text{JA}}}$$

where  $T_{J(MAX)}$  is +150°C,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the reciprocal of the derating factor in °C/W as specified in the *Absolute Maximum Ratings* section. For example,  $\theta_{JA}$  for the thin QFN package is +59.3°C/W.

The MAX9725 has two power dissipation sources, the charge pump and the two amplifiers. If the power dissipation exceeds the rated package dissipation, reduce  $V_{DD}$ , increase load impedance, decrease the ambient temperature, or add heatsinking to the device. Large output, supply, and ground traces decrease  $\theta_{JA}$ , allowing more heat to be transferred from the package to surrounding air.



8



Figure 4. Output Power vs. Supply Voltage with Inputs In-/Outof-Phase

#### **Output Power**

The MAX9725's output power increases when the left and right audio signals differ in magnitude and/or phase. Figure 4 shows the two extreme cases for inand out-of-phase input signals. The output power of a typical stereo application lies between the two extremes shown in Figure 4. The MAX9725 is specified to output 20mW per channel when both inputs are in-phase.

#### Powering Other Circuits from the Negative Supply

The MAX9725 internally generates a negative supply voltage (PVss) to provide the ground-referenced output signal. Other devices can be powered from PVss provided the current drawn from the charge pump does not exceed 1mA. Headphone driver output power and THD+N will be adversely affected if more than 1mA is drawn from PVss. Using PVss as an LCD bias is a typical application for the negative supply.

 $PV_{SS}$  is unregulated and proportional to  $V_{DD}.$  Connect a 1µF capacitor from C1P to C1N for best charge-pump operation.

## Component Selection

## Input Filtering

The AC-coupling capacitor (C<sub>IN</sub>) and an internal gainsetting resistor form a highpass filter that removes any DC bias from an input signal (see the *Functional Diagram*). C<sub>IN</sub> allows the MAX9725 to bias the signal to an optimum DC level. The -3dB point of the highpass filter, assuming zero source impedance, is given by:

$$f_{-3dB} = \frac{1}{2\pi \times 25k\Omega \times C_{IN}}$$

4

Choose  $C_{IN}$  so  $f_{-3dB}$  is well below the lowest frequency of interest. Setting  $f_{-3dB}$  too high affects the amplifier's low-frequency response. Use capacitors with low-voltage coefficient dielectrics. Film or COG dielectric capacitors are good choices for AC-coupling capacitors. Capacitors with high-voltage coefficients, such as ceramics, can result in increased distortion at low frequencies.

### Charge-Pump Capacitor Selection

Use capacitors with less than  $100m\Omega$  of ESR. Low-ESR ceramic capacitors minimize the output impedance of the charge pump. Capacitors with an X7R dielectric provide the best performance over the extended temperature range. Table 1 lists suggested capacitor manufacturers.

### Flying Capacitor (C1)

The value of C1 affects the charge pump's load regulation and output impedance. Choosing C1 too small degrades the MAX9725's ability to provide sufficient current drive and leads to a loss of output voltage. Increasing the value of C1 improves load regulation and reduces the charge-pump output impedance. See the Output Power vs. Charge-Pump Capacitance and Load Impedance graph in the *Typical Operating Characteristics*.

### Hold Capacitor (C2)

The hold capacitor's value and ESR directly affect the ripple at PVss. Increasing the value of C2 reduces ripple. Choosing a capacitor with lower ESR reduces ripple and output impedance. Lower capacitance values can be used in systems with low maximum output power levels. See the Output Power vs. Charge-Pump Capacitance and Load Impedance graph in the *Typical Operating Characteristics*.



### Table 1. Suggested Capacitor Manufacturers

| SUPPLIER    | PHONE        | FAX          | WEBSITE               |
|-------------|--------------|--------------|-----------------------|
| Taiyo Yuden | 800-348-2496 | 847-925-0899 | www.t-yuden.com       |
| TDK         | 847-803-6100 | 847-390-4405 | www.component.tdk.com |

### Power-Supply Bypass Capacitor (C3)

The power-supply bypass capacitor (C3) lowers the output impedance of the power supply and reduces the impact of the MAX9725's charge-pump switching transients. Bypass  $V_{DD}$  to PGND with the same value as C1. Place C3 as close to  $V_{DD}$  as possible.

### Layout and Grounding

Proper layout and grounding are essential for optimum performance. Connect PGND and SGND together at a single point on the PC board. Connect PVss to SVss and bypass with C2 to PGND. Bypass V<sub>DD</sub> to PGND with C3. Place capacitors C2 and C3 as close to the MAX9725 as possible. Route PGND, and all traces that carry switching transients, away from SGND and the audio signal path.

The MAX9725 does not require additional heatsinking. The thin QFN package features an exposed paddle that improves thermal efficiency of the package. **Ensure the exposed paddle is electrically isolated from GND and V**DD. Connect the exposed paddle to V<sub>SS</sub> if necessary.

## **UCSP** Applications Information

For the latest application details on UCSP construction, dimensions, tape carrier information, printed circuit board techniques, bump-pad layout, and recommended reflow temperature profile, as well as the latest information on reliability testing results, go to Maxim's website at www.maxim-ic.com/ucsp for the Application Note: UCSP—A Wafer-Level Chip-Scale Package.

## **Chip Information**

TRANSISTOR COUNT: 2559 PROCESS: BICMOS

## System Diagram

**MAX9725** 



## Pin Configurations



### 



12

M/IXI/M

## \_Package Information

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <u>www.maxim-ic.com/packages</u>.)





## Package Information (continued)

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to **www.maxim-ic.com/packages**.)



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

14

Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600

Printed USA

© 2004 Maxim Integrated Products

is a registered trademark of Maxim Integrated Products.