### **General Description** The MAX8566 high-efficiency switching regulator delivers up to 10A load current at output voltages from 0.6V to (0.87 x V<sub>IN</sub>). The IC operates from 2.3V to 3.6V input supplies, making it ideal for point-of-load applications. The total output-voltage set error is less than ±1% over load, line, and temperature. The MAX8566 operates in pulse-width-modulation (PWM) mode with a 250kHz to 2.4MHz switching frequency range that is programmable by an external resistor. The IC can be synchronized to an external clock in the same frequency range using the SYNC input. The high operating frequency minimizes the size of external components. Using low-RDS(ON) n-channel MOSFETs for both high- and low-side switches maintains high efficiency at both heavy-load and highswitching frequencies. The MAX8566 employs a voltage-mode control architecture with a high-bandwidth (> 10MHz) error amplifier. The voltage-mode control architecture makes switching frequencies greater than 1MHz possible, achieving all-ceramic-capacitor designs to minimize PC board space. The error amplifier works with Type 3 compensation to fully utilize the bandwidth of the highfrequency switching to obtain fast transient response. Adjustable soft-start time provides flexibility to minimize input startup inrush current. An open-drain, powergood (PWRGD) signal goes high when the output reaches 90% of its regulation point. The MAX8566 provides a SYNCOUT output to synchronize a second MAX8566 or a second regulator switching 180° out-of-phase with the first to reduce the input ripple current, which consequently reduces the inputcapacitance requirements. The MAX8566 also provides an external reference input (REFIN) for output-tracking applications. The MAX8566 is available in a 32-pin, 5mm x 5mm thin QFN package. The MAX8566 and all the required external components fit into a footprint of less than 0.80in<sup>2</sup>. ## **Applications** ASIC/CPU/DSP Core Voltages **POL Power Supplies** **DDR Power Supplies** **Base-Station Power Supplies** Fiber Power Supplies Telecom Power Supplies **Network Power Supplies** #### **Features** - ♦ Internal 8mΩ On-Resistance MOSFETs - ♦ 10A Output PWM Step-Down Regulator - ±1% Output Accuracy over Load, Line, and **Temperature** - ♦ Operates from 2.3V to 3.6V Input Supply - ◆ Adjustable Output from 0.6V to (0.87 x V<sub>IN</sub>) - ♦ 250kHz to 2.4MHz Adjustable Frequency or SYNC - ♦ Allows All-Ceramic-Capacitor Design - ♦ SYNCOUT Drives 2nd Regulator 180° Out-of-Phase - **♦ Prebiased or Monotonic Soft-Start** - **♦ Programmable Soft-Start Time** - ♦ Output Tracking or Sequencing - Sourcing and Sinking Output Current - **♦ Power-Good Output** - ♦ 32-Lead Thin QFN Package - **♦ REFIN for DDR-Termination Application** ### **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |-------------|----------------|------------------------------------| | MAX8566ETJ+ | -40°C to +85°C | 32 Thin QFN 5mm x 5mm<br>(T3255-4) | <sup>+</sup>Denotes lead-free package. ## Typical Operating Circuit Pin Configuration appears at end of data sheet. Maxim Integrated Products 1 For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com. ### **ABSOLUTE MAXIMUM RATINGS** | EN/SS, EN, IN, SYNC, SKIP, V | DD, | |------------------------------|----------------------------------| | LSS, PWRGD to GND | -0.3V to +4V (4.5V nonswitching) | | SYNCOUT, SS, COMP, FB, RE | FIN, | | FREQ to GND | 0.3V to (V <sub>DD</sub> + 0.3V) | | LX Current (Note 1) | 12A to +12A | | BST to LX | 0.3V to +4V (4.5V nonswitching) | | PGND to GND | 0.3V to +0.3V | | Continuous Power Dissipation ( $T_A = +85^{\circ}C$ ) | | |-------------------------------------------------------|----------------| | 32-Pin Thin QFN (derate 33.3mW/°C above + | +70°C)2666.7W | | Operating Temperature Range | 40°C to +85°C | | Junction Temperature | +150°C | | Storage Temperature Range | 65°C to +150°C | | Lead Temperature (soldering, 10s) | +300°C | | | | **Note 1:** LX has internal clamp diodes to PGND and IN. Applications that forward bias these diodes should take care not to exceed the IC's package power-dissipation limits. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS** $(V_{IN} = V_{DD} = V_{EN} = 3.3V, V_{FB} = 0.5V, V_{SYNC} = 0V, T_A = 0$ °C to +85°C, typical values are at $T_A = +25$ °C, unless otherwise noted.) | PARAMETER | CONDITION | MIN | TYP | MAX | UNITS | | | |----------------------------------------|------------------------------------------------------------------------------------------------|-------------------------|-------|---------------------------|-------|----------|--| | IN/V <sub>DD</sub> | | | | | | | | | IN and V <sub>DD</sub> Voltage Range | | 2.3 | | 3.6 | V | | | | LSS Voltage Range | | | 2.3 | | 3.6 | V | | | IN Consult Comment | Quiescent current, V <sub>FB</sub> = 0.7V | | | 0.7 | 2.2 | ^ | | | IN Supply Current | f <sub>S</sub> = 1MHz, no load | | | 14 | | mA | | | V <sub>DD</sub> Supply Current | Quiescent current, V <sub>FB</sub> = 0.7V | | | 1.8 | 4 | mA | | | VDD Supply Current | $f_S = 1MHz$ , $V_{LSS} = V_{DD}$ | | | 16 | | IIIA | | | Total Shutdown Current into IN | V <sub>IN</sub> = V <sub>DD</sub> = V <sub>LSS</sub> = (V <sub>BST</sub> - V <sub>LX</sub> ) = | T <sub>A</sub> = +25°C | | | 50 | ^ | | | and V <sub>DD</sub> | $3.6V, V_{EN} = 0V$ | $T_A = 0$ °C to +85°C | | 3 | | μA | | | V <sub>DD</sub> Undervoltage-Lockout | LX starts/stops switching, 2µs | V <sub>DD</sub> rising | | 2.0 | 2.2 | <b>—</b> | | | Threshold | deglitch | V <sub>DD</sub> falling | 1.72 | 1.90 | | V | | | BST | | | | | | | | | | $V_{IN} = V_{DD} = V_{BST} = 3.6V, V_{LX} =$ | T <sub>A</sub> = +25°C | | | 10 | | | | Shutdown Supply Current | 3.6V or 0V, V <sub>EN</sub> = 0V | $T_A = 0$ °C to +85°C | | 0.05 | | μΑ | | | PWM COMPARATOR | | | | | | | | | Comparator Propagation Delay | 10mV overdrive | | | 20 | | ns | | | COMP | | | | | | | | | Clamp Voltage, High | $V_{IN} = 2.3V$ to 3.6V, $V_{FB} = 0.7V$ | | 1.80 | 2.0 | 2.15 | V | | | Slew Rate | | | 0.75 | 1.4 | | V/µs | | | Shutdown Resistance | From COMP to GND, V <sub>EN</sub> = 0V | | | 30 | 100 | Ω | | | ERROR AMPLIFIER | | | | | | | | | FB Regulation Voltage | $V_{COMP} = 1V \text{ to } 2V, V_{DD} = 2.5V \text{ and}$ | 1 3.3V | 0.594 | 0.6 | 0.606 | V | | | Error-Amplifier Common-Mode | V <sub>DD</sub> = 2.3V to 2.6V | 0 | | V <sub>DD</sub> -<br>1.65 | | | | | Input Range | V <sub>DD</sub> = 2.6V to 3.6V | 0 | | V <sub>DD</sub> -<br>1.7 | V | | | | Error-Amplifier Maximum Output Current | | | 0.8 | | | mA | | ## **ELECTRICAL CHARACTERISTICS (continued)** $(V_{IN} = V_{DD} = V_{EN} = 3.3V, V_{FB} = 0.5V, V_{SYNC} = 0V, T_A = 0^{\circ}C \text{ to } +85^{\circ}C, \text{ typical values are at } T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ | PARAMETER | C | ONDITIONS | MIN | TYP | MAX | UNITS | | |-------------------------------|-------------------------------------------------------|-----------------------------------------------------|------|------|---------------------------|----------|--| | FB Input Bias Current | V <sub>FB</sub> = 0.7V, T <sub>A</sub> = +25°C | | 40 | 200 | nA | | | | REFIN Input Bias Current | V <sub>REFIN</sub> = 0.6V, T <sub>A</sub> = +25 | 5°C | | 70 | 250 | nA | | | REFIN Common-Mode Range | V <sub>DD</sub> = 2.3V to 2.6V | | 0 | | V <sub>DD</sub> -<br>1.65 | V | | | The investment were thange | $V_{DD} = 2.6V \text{ to } 3.6V$ | | 0 | | V <sub>DD</sub> -<br>1.7 | | | | LX (ALL PINS COMBINED) | | | | | | | | | On-Resistance, High Side | I <sub>I</sub> x = -2A | $V_{IN} = V_{BST} - V_{LX} = 3.3V$ | | 8 | 16 | m0 | | | On-Resistance, High Side | ILX = -2A | $V_{IN} = V_{BST} - V_{LX} = 2.5V$ | | 12 | 20 | mΩ | | | On-Resistance, Low Side | l. v = 2A | $V_{IN} = V_{LSS} = 3.3V$ | | 8 | 16 | mO | | | On-Resistance, Low Side | $I_{LX} = 2A$ | $V_{IN} = V_{LSS} = 2.5V$ | | 12 | 20 | mΩ | | | Current-Limit Threshold | $V_{IN} = 2.5V \text{ or } 3.3V, \text{ high}$ | side | 12 | 15 | 20 | А | | | | $V_{IN} = 3.6V, V_{EN} = 0V,$<br>$T_A = +25^{\circ}C$ | $V_{LX} = 3.6V$ | | 5 | 200 | | | | Leakage Current | | $V_{LX} = 0V$ | -200 | +5 | | μΑ | | | Cuitabina Francisco | V 0 EV or 2 2V | $R_{FREQ} = 50k\Omega$ | 0.8 | 1 | 1.2 | MHz | | | Switching Frequency | $V_{IN} = 2.5V \text{ or } 3.3V$ | $R_{FREQ} = 23.3k\Omega$ | 1.7 | 2 | 2.3 | IVITZ | | | Minimum Off-Time | V <sub>IN</sub> = 2.5V or 3.3V | | | 50 | 75 | ns | | | Maximum Duty Cycle | RFREQ = $50k\Omega$ , $V_{IN} = 2$ . | 5V or 3.3V | 87 | 95 | | % | | | Minimum Duty Cycle | RFREQ = $50k\Omega$ , $V_{IN} = 2$ . | 5V or 3.3V | | 10 | | % | | | RMS LX Output Current | | | | | 10 | А | | | ENABLE/SOFT-START | | | | | | | | | EN Input Logic-Low Threshold | | | | 0.4 | 0.7 | V | | | EN Input Logic-High Threshold | | | 1.65 | 1.90 | | V | | | MODE Invest Threehold | \/ 0 0\/ to 0 0\/ | Monotonic start | 30 | | 45 | % of | | | MODE Input Threshold | $V_{DD} = 2.3V \text{ to } 3.6V$ | No monotonic start | | | 20 | $V_{DD}$ | | | EN, MODE Input Current | V <sub>EN</sub> = V <sub>MODE</sub> = 0V or 3 | .6V, V <sub>DD</sub> = 3.6V, T <sub>A</sub> = +25°C | | 0.01 | 1 | μA | | | Soft-Start Charging Current | V <sub>SS</sub> = 0.3V | | 5 | 8 | 11 | μΑ | | | SS Discharge Resistance | | | | 8 | | kΩ | | ## **ELECTRICAL CHARACTERISTICS (continued)** $(V_{IN} = V_{DD} = V_{EN} = 3.3V, V_{FB} = 0.5V, V_{SYNC} = 0V, T_A = 0^{\circ}C \text{ to } +85^{\circ}C, \text{ typical values are at } T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ | PARAMETER | CONDITION | MIN | TYP | MAX | UNITS | | |----------------------------------------------|---------------------------------------------------------------------|---------------------------|-----------------------|---------------------------|---------------------------|-------| | SYNC | | | <b>.</b> | | | • | | Capture Range | V <sub>DD</sub> = 2.3V to 3.6V | | 0.25 | | 2.40 | MHz | | Pulse Width | V <sub>DD</sub> = 2.3V to 3.6V | tLO | 100 | | | | | Fulse Width | VDD = 2.3V to 3.6V | t <sub>HI</sub> | 100 | | | ns | | Input Throphold | Vnn = 2.3V to 3.6V | VIH | 0.4 | 0.95 | | V | | Input Threshold | VDD = 2.3V to 3.6V | VIL | | 1 | 1.6 | \ \ \ | | Input Current | V <sub>SYNC</sub> = 0V or 3.6V, V <sub>DD</sub> = 3.6V | I <sub>IH</sub> | -1 | | +10 | | | Input Current | VSYNC = 0V 01 3.6V, VDD = 3.6V | $I_{IL}$ , $T_A = +25$ °C | -1 | +0.01 | +1 | μΑ | | SYNCOUT | | | | | | | | Frequency Range | $V_{DD} = 2.3V \text{ to } 3.6V$ | | 0.25 | | 2.40 | MHz | | Phase Shift from SYNC or Internal Oscillator | Frequency = 1MHz | 160 | 180 | 230 | Degrees | | | Output Voltage | ISYNCOUT = ±1mA,<br>VDD = 2.3V to 3.6V | V <sub>OH</sub> | V <sub>DD</sub> - 0.4 | V <sub>DD</sub> -<br>0.05 | | V | | | VDD = 2.3V to 3.6V | V <sub>OL</sub> | | 0.05 | 0.4 | 1 | | THERMAL SHUTDOWN | · | | • | | | | | Thermal-Shutdown Threshold | When LX stops switching | | | +165 | | °C | | Thermal-Shutdown Hysteresis | | | | 20 | | °C | | POWER GOOD | | | | | | | | Threshold Voltage | V <sub>FB</sub> falling, 3mV hysteresis | 86 | 90 | 93 | % of<br>VREFIN<br>or 0.6V | | | Falling-Edge Deglitch | | | 30 | 50 | 80 | μs | | Output Low Voltage | IPWRGD = 4mA | | | 0.15 | 0.3 | V | | Leakage Current | V <sub>PWRGD</sub> = 3.6V, V <sub>FB</sub> = 0.9V, T <sub>A</sub> = | +25°C | | 0.01 | 1 | μΑ | ### **ELECTRICAL CHARACTERISTICS** $(V_{IN} = V_{DD} = V_{EN} = 3.3V, V_{FB} = 0.5V, V_{SYNC} = 0V, T_A = -40^{\circ}C$ to +85°C, unless otherwise noted. Note 2) | PARAMETER | CONDIT | MIN | TYP | MAX | UNITS | | |---------------------------------------------------|----------------------------------------------------------|-----------------------------------------------------|-------|---------------------------|---------------------------|-------| | IN/V <sub>DD</sub> | | | | | | • | | IN and V <sub>DD</sub> Voltage Range | | | 2.325 | | 3.600 | V | | LSS Voltage Range | | 2.325 | | 3.600 | V | | | IN Supply Current | Quiescent current, V <sub>FB</sub> = 0.7V | | | | 2.2 | mA | | V <sub>DD</sub> Supply Current | Quiescent current, V <sub>FB</sub> = 0.7V | | | | 4 | mA | | V <sub>DD</sub> Undervoltage-Lockout<br>Threshold | LX starts/stops switching, 2µs rising/falling-edge delay | V <sub>DD</sub> rising<br>V <sub>DD</sub> falling | 1.72 | | 2.2 | V | | СОМР | • | - | • | | | U | | Clamp Voltage, High | $V_{IN} = 2.3V$ to 3.6V, $V_{FB} = 0.7V$ | | 1.80 | | 2.18 | V | | Slew Rate | | | 0.75 | | | V/µs | | Shutdown Resistance | From COMP to GND, V <sub>EN</sub> = 0\ | | | 100 | Ω | | | ERROR AMPLIFIER | | | | | | | | FB Regulation Voltage | $V_{COMP} = 1V \text{ to } 2V, V_{IN} = 2.3V$ | or 3.6V | 0.591 | | 0.609 | V | | Error-Amplifier Common-Mode | V <sub>DD</sub> = 2.325V to 2.6V | 0 | | V <sub>DD</sub> -<br>1.65 | ., | | | Input Range | V <sub>DD</sub> = 2.6V to 3.6V | 0 | | V <sub>DD</sub> -<br>1.7 | V | | | Error-Amplifier Maximum Output<br>Current | | | 0.8 | | | mA | | DEFINO M. I. D. | V <sub>DD</sub> = 2.325V to 2.5V | | | | V <sub>DD</sub> -<br>1.65 | | | REFIN Common-Mode Range | V <sub>DD</sub> = 2.6V to 3.6V | 0 | | V <sub>DD</sub> -<br>1.7 | V | | | LX (ALL PINS COMBINED) | | | | | | | | On-Resistance, High Side | I <sub>I</sub> x = -2A | $V_{IN} = V_{BST} - V_{LX} = 3.3V$ | | | 16 | mΩ | | C. Hoolotanoo, High oldo | ILA - LI | $V_{IN} = V_{BST} - V_{LX} = 2.5V$ | | | 20 | 11122 | | On-Resistance, Low Side | I <sub>L</sub> x = 2A | $V_{IN} = V_{LSS} = 3.3V$ $V_{IN} = V_{LSS} = 2.5V$ | | | 15 | mΩ | | C. Hosiotarios, Low Glac | ILA - L/ ( | | | 20 | 11122 | | | Current-Limit Threshold | $V_{IN} = 2.5V \text{ or } 3.3V$ | | 12 | | 20 | А | ## **ELECTRICAL CHARACTERISTICS (continued)** $(V_{IN} = V_{DD} = V_{EN} = 3.3V, V_{FB} = 0.5V, V_{SYNC} = 0V, T_A = -40^{\circ}C$ to +85°C, unless otherwise noted. Note 2) | PARAMETER | co | ONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------|-------------------------------------------------|--------------------------|------|-----|------|----------| | Cuitabina Francisco | V 0. F.V. oz. 0. 0.V. | $R_{FREQ} = 50k\Omega$ | 0.8 | | 1.2 | NAL I- | | Switching Frequency | $V_{IN} = 2.5V \text{ or } 3.3V$ | $R_{FREQ} = 23.3k\Omega$ | 1.7 | | 2.3 | MHz | | Minimum Off-Time | $V_{IN} = 2.5V \text{ or } 3.3V$ | | | | 90 | ns | | Maximum Duty Cycle | RFREQ = $50k\Omega$ , $V_{IN} = 2.5$ | 5V or 3.3V | 87 | | | % | | RMS Output Current | | | | 10 | А | | | ENABLE/SOFT-START | | | | | | | | EN Input Logic-Low Threshold | | | | | 0.7 | V | | EN Input Logic-High Threshold | | 1.65 | | | V | | | MODE Input Threshold | \/ 2.2\/.to 2.6\/ | Monotonic start | 30 | | 45 | % of | | MODE Input Threshold | $V_{IN} = 2.3V \text{ to } 3.6V$ | No monotonic start | | | 20 | $V_{DD}$ | | EN, MODE Input Current | V <sub>EN</sub> or V <sub>MODE</sub> = 0V or 3. | $6V, V_{DD} = 3.6V$ | | | 1 | μΑ | | Soft-Start Charging Current | V <sub>SS</sub> = 0.3V | | 5 | | 12 | μΑ | | SYNC | | | | | | | | Capture Range | $V_{IN} = 2.3V \text{ to } 3.6V$ | | 0.25 | | 2.40 | MHz | | Dulas Mielth | \/ 0.0\/.to 0.0\/ | tLO | 100 | | | | | Pulse Width | $V_{IN} = 2.3V \text{ to } 3.6V$ | t <sub>HI</sub> | 100 | | | ns | | Input Threshold | V <sub>IN</sub> = 2.3V to 3.6V | ViH | 0.4 | | | V | | | VIN = 2.3V 10 3.0V | V <sub>IL</sub> | | | 1.6 | , v | ## **ELECTRICAL CHARACTERISTICS (continued)** $(V_{IN} = V_{DD} = V_{EN} = 3.3V, V_{FB} = 0.5V, V_{SYNC} = 0V, T_A = -40^{\circ}C$ to +85°C, unless otherwise noted. Note 2) | PARAMETER | СО | CONDITIONS | | | | UNITS | |----------------------------------------------|----------------------------------------------------------------------|-----------------------------------------|-----------------------|--|------|--------------------------| | SYNCOUT | · | | | | | | | Frequency Range | $V_{DD} = 2.3V \text{ to } 3.6V$ | | 0.25 | | 2.40 | MHz | | Phase Shift from SYNC or Internal Oscillator | Frequency = 1MHz | Frequency = 1MHz | | | | Degrees | | Output Voltage | $I_{SYNCOUT} = \pm 1 \text{mA},$<br>$V_{DD} = 2.3V \text{ to } 3.6V$ | VOH | V <sub>DD</sub> - 0.4 | | | V | | | VDD = 2.5V to 5.0V | V <sub>OL</sub> | | | 0.4 | | | POWER-GOOD | | | | | | | | Threshold Voltage | V <sub>FB</sub> falling, 3mV hysteres | V <sub>FB</sub> falling, 3mV hysteresis | | | 93 | % of<br>V <sub>REF</sub> | | Falling-Edge Deglitch | | | 30 | | 80 | μs | | PWRGD Output Voltage | I <sub>PWRGD</sub> = 4mA | | | | 0.3 | V | Note 2: Specifications to -40°C are guaranteed by design and not production tested. ## Typical Operating Characteristics (Typical values are at $V_{IN}$ = $V_{DD}$ = 3.3V, $V_{OUT}$ = 1.8V, $R_{FREQ}$ = 50k $\Omega$ , $I_{OUT}$ = 10A, and $T_A$ = +25°C.) ### Typical Operating Characteristics (continued) (Typical values are at $V_{IN} = V_{DD} = 3.3V$ , $V_{OUT} = 1.8V$ , $R_{FREQ} = 50k\Omega$ , $I_{OUT} = 10A$ , and $T_A = +25^{\circ}C$ .) ## Typical Operating Characteristics (continued) (Typical values are at $V_{IN} = V_{DD} = 3.3V$ , $V_{OUT} = 1.8V$ , $R_{FREQ} = 50k\Omega$ , $I_{OUT} = 10A$ , and $T_A = +25^{\circ}C$ .) ### Typical Operating Characteristics (continued) (Typical values are at $V_{IN} = V_{DD} = 3.3V$ , $V_{OUT} = 1.8V$ , $R_{FREQ} = 50k\Omega$ , $I_{OUT} = 10A$ , and $T_A = +25^{\circ}C$ .) ## Pin Description | 1 MODE Monotonic Startup Enable/Disable. Connect MODE to GND or to the center tap of a divider to enable/disable monotonic startup mode. 2 COMP Error-Amplifier Output. Connect the necessary compensation network from COMP internally pulled to GND when the IC is in shutdown mode. 3 PWRGD PWRGD is internally pulled low. PWRGD is internally pulled low when the IC is in sl VDD is below the UVLO threshold, or the IC is in thermal shutdown. 4 BST High-Side MOSFET Driver Supply. Bypass BST to LX with a 0.1μF capacitor. BST is through an internal pMOS switch. 5-12 LX Inductor Connection. All LX pins are internally connected together. Connect all LX switched side of the inductor. LX is high impedance when the IC is in shutdown model. 13-17 PGND Power Ground. All PGND pins are internally connected. Connect all PGND pins expower ground plane. Input Power Supply. All IN pins are internally connected. Connect all IN pins externally connected. Connect all IN pins externally connected. | of 0.6V. Otherwise, hutdown mode, is connected to LSS | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------| | internally pulled to GND when the IC is in shutdown mode. Power-Good Output. Open-drain output that is high impedance when V <sub>FB</sub> ≥ 90% or PWRGD is internally pulled low. PWRGD is internally pulled low when the IC is in sl V <sub>DD</sub> is below the UVLO threshold, or the IC is in thermal shutdown. High-Side MOSFET Driver Supply. Bypass BST to LX with a 0.1μF capacitor. BST is through an internal pMOS switch. LX Inductor Connection. All LX pins are internally connected together. Connect all LX switched side of the inductor. LX is high impedance when the IC is in shutdown median. PGND Power Ground. All PGND pins are internally connected. Connect all PGND pins expower ground plane. Input Power Supply. All IN pins are internally connected. Connect all IN pins externally connected. Connect all IN pins externally connected. | of 0.6V. Otherwise, hutdown mode, is connected to LSS | | PWRGD is internally pulled low. PWRGD is internally pulled low when the IC is in sl VDD is below the UVLO threshold, or the IC is in thermal shutdown. High-Side MOSFET Driver Supply. Bypass BST to LX with a 0.1μF capacitor. BST is through an internal pMOS switch. LX Inductor Connection. All LX pins are internally connected together. Connect all LX switched side of the inductor. LX is high impedance when the IC is in shutdown metals and power ground. All PGND pins are internally connected. Connect all PGND pins expower ground plane. Input Power Supply. All IN pins are internally connected. Connect all IN pins externally connected. Connect all IN pins externally connected. | is connected to LSS pins to the | | through an internal pMOS switch. 5–12 LX Inductor Connection. All LX pins are internally connected together. Connect all LX switched side of the inductor. LX is high impedance when the IC is in shutdown most power ground. All PGND pins are internally connected. Connect all PGND pins expower ground plane. Input Power Supply. All IN pins are internally connected. Connect all IN pins externally connected. | pins to the | | switched side of the inductor. LX is high impedance when the IC is in shutdown med 13–17 PGND Power Ground. All PGND pins are internally connected. Connect all PGND pins expower ground plane. Input Power Supply. All IN pins are internally connected. Connect all IN pins extern | | | power ground plane. Input Power Supply. All IN pins are internally connected. Connect all IN pins extern | ode. | | | ternally to the | | supply from 2.3V to 3.6V. Bypass IN to PGND with 20µF of ceramic capacitance. | nally to an input | | 23 LSS Low-Side MOSFET-Driver Supply Voltage. Connect to a 2.3V to 3.6V supply voltage | je. | | $V_{DD}$ IC Supply Voltage Input. Connect $V_{DD}$ to IN through an external $2Ω$ resistor. Bypas a $4.7μF$ capacitor. | ss V <sub>DD</sub> to GND with | | 25 REFIN External Reference Input. Connect to an external reference. FB regulates to the vo Connect REFIN to SS to use the internal reference. | Itage at REFIN. | | SS Soft-Start Input. Connect a capacitor from SS to GND to set the soft-start time. See section. | the Soft-Start | | Enable Input. Active-high logic input to enable/disable the MAX8566. Connect to II connect to GND to disable the IC. | N to enable the IC; | | SYNC Synchronization Input. Synchronize to an external clock with a frequency of 250kH SYNC unconnected to disable the synchronization function. | z to 2.4MHz. Leave | | 29 FREQ Oscillator Frequency Selection. Connect a resistor from FREQ to GND to select the frequency. See the <i>Frequency Select</i> section. | e switching | | 30 SYNCOUT Oscillator Output. The SYNCOUT output is 180° out-of-phase from the internal oscillator to facilitate running a second regulator 180° out-of-phase with the first to reduce input rip | | | 31 GND Analog Circuit Ground | | | FB Feedback Input. Connect to the center tap of an external resistor-divider from tap of an external resistor-divider from the center tap of an external resistor-divider from resistor-divid | output to GND to | | EP Exposed Paddle. Connect to a large ground plane for increased thermal performa | | Figure 1. Functional Diagram 12 \_\_\_\_\_\_**/V/XI/V**I ### **Detailed Description** The MAX8566 high-efficiency, voltage-mode switching regulator is capable of delivering up to 10A of output current. The MAX8566 provides output voltages from 0.6V to (0.87 x VIN) from 2.3V to 3.6V input supplies, making it ideal for on-board point-of-load applications. The output voltage accuracy is better than $\pm 1\%$ over load, line, and temperature. The MAX8566 features a wide switching frequency range, allowing the user to achieve all-ceramic-capacitor designs and faster transient responses. The high operating frequency minimizes the size of external components. The MAX8566 also features a wide 2.3V to 3.6V input voltage range, making it ideal for point-ofload applications with both 3.3V and 2.5V input voltages. The MAX8566 is available in a small (5mm x 5mm), 32-pin thin QFN package. The SYNCOUT function allows end users to operate two MAX8566s at the same switching frequency with 180° out-of-phase operation to minimize the input ripple current, consequently reducing the input capacitance requirements. The REFIN function makes the MAX8566 an ideal candidate for DDR and tracking power supplies. Using internal low-RDS(ON) (8m $\Omega$ ) n-channel MOSFETs for both highand low-side switches maintains high efficiency at both heavy-load and high-switching frequencies. In addition, the MAX8566 features a low-side-driver supply input (LSS) to boost the efficiency with a higher driver voltage (3.3V) for 2.5V input applications. The MAX8566 employs the voltage-mode control architecture with a high bandwith (> 10MHz) error amplifier. The voltage-mode control architecture allows above 2MHz switching, reducing board area. The op-amp voltage error amplifier works with Type 3 compensation to fully utilize the bandwidth of the high-frequency switching to obtain fast transient response. Adjustable soft-start time provides flexibilities to minimize input startup inrush current. An open-drain power-good (PWRGD) output goes high when VFB reaches 0.54V. #### **Principle of Operation** The controller logic block is the central processor that determines the duty cycle of the high-side MOSFET under different line, load, and temperature conditions. Under normal operation, where the current limit and temperature protection are not triggered, the controller logic block takes the output from the PWM comparator and generates the driver signals for both high-side and low-side MOSFETs. The break-before-make logic and the timing for charging the bootstrap capacitors are calculated by the controller logic block. The error signal from the voltage error amplifier is compared with the ramp signal generated by the oscillator at the PWM comparator and thus the required PWM signal is produced. The high-side switch is turned on at the beginning of the oscillator cycle and turns off when the ramp voltage exceeds the VCOMP signal or the current-limit threshold is exceeded. The low-side switch is then turned on for the remainder of the oscillator cycle. #### **Current Limit** The internal, high-side MOSFET has a typical 15A peak current-limit threshold. When current flowing out of LX exceeds this limit, the high-side MOSFET turns off and the synchronous rectifier turns on. The synchronous rectifier remains on until the inductor current falls below the low-side current limit. This lowers the duty cycle and causes the output voltage to droop until the current limit is no longer exceeded. The MAX8566 uses a hiccup mode to prevent overheating during short-circuit output conditions. The device enters hiccup mode when VFB drops below 420mV and the current limit is reached. The IC turns off for 3.4ms and then enters soft-start. If the short-circuit condition remains after the soft-start time, the IC shuts down for another 3.4ms. The IC repeats this behavior until the short-circuit condition is removed. #### Soft-Start and REFIN The MAX8566 utilizes an adjustable soft-start function to limit inrush current during startup. An $8\mu A$ (typ) current source charges an external capacitor connected to SS to increase the capacitor voltage in a controlled manner. The soft-start time is adjusted by the value of the external capacitor from SS to GND. The required capacitance value is determined as: $$C = \frac{8\mu A \times t_{SS}}{0.6V}$$ where tss is the required soft-start time in seconds. The MAX8566 also features an external reference input (REFIN). The IC regulates FB to the voltage applied to REFIN. The internal soft-start is not available when using an external reference. A method of soft-start when using an external reference is shown in Figure 2. Connect REFIN to SS to use the internal 0.6V reference. Figure 2. Soft-Start Implementation with External Reference #### **Undervoltage Lockout (UVLO)** The UVLO circuitry inhibits switching when VDD is below 2V. Once VDD rises above 2V, UVLO clears and the soft-start function activates. A 100mV hysteresis is built in for glitch immunity. #### **Monotonic Startup Modes (MODE)** When starting up into a precharged output, the MAX8566 does not discharge the output prior to entering soft-start (known as monotonic startup). Drive MODE to 1/3 of VDD to enable monotonic startup mode. Connect MODE to GND to disable monotonic startup mode. #### **High-Side MOSFET Driver Supply (BST)** The gate-drive voltage for the high-side, n-channel switch is generated by a flying-capacitor boost circuit. The capacitor between BST and LX is charged from the VLSS supply while the low-side MOSFET is on. When the low-side MOSFET is switched off, the stored voltage of the capacitor is stacked above LX to provide the necessary turn-on voltage for the high-side internal MOSFET. #### Frequency Select (FREQ) The switching frequency is resistor programmable from 250kHz to 2.4MHz. Set the switching frequency of the IC with a resistor from FREQ to GND (RFREQ). RFREQ is calculated as: $$R_{FREQ} = \frac{50k\Omega}{0.95\mu s} \times \left(\frac{1}{f_s} - 0.05\mu s\right)$$ where fs is the desired switching frequency in Hz. #### **SYNC Function (SYNC, SYNCOUT)** The MAX8566 features a SYNC function that allows the switching frequency to be synchronized to any frequency between 250kHz to 2.4MHz. Drive SYNC with a Figure 3. Typical Application Circuit. 14 \_\_\_\_\_\_\_/N/X//VI square wave at the desired synchronization frequency. A rising edge on SYNC triggers the internal SYNC circuitry. The frequency of the input into SYNC must be higher than the internal oscillator frequency set by RFREQ. Leave SYNC disconnected to disable the function and operate on the internal oscillator. The MAX8566 has a SYNCOUT output that generates a clock signal that is 180° out-of-phase with its internal oscillator, or the signal applied to SYNC. This allows for another regulator to be synchronized 180° out-of-phase to reduce the input ripple current. #### **Power-Good Output (PWRGD)** PWRGD is an open-drain output that goes high impedance once the soft-start ramp has concluded, provided VFB is above 0.54V. PWRGD pulls low when VFB is below 0.54V for at least 50µs. PWRGD is low during shutdown. #### Low-Side MOSFET Driver Supply (LSS) The MAX8566 provides an external input for the lowside MOSFET driver supply (LSS). This allows for higher gate-drive voltages to maximize converter efficiency at low input voltages. #### **Shutdown Mode** Drive EN to GND to shut down the IC and reduce quiescent current to $4\mu A$ . During shutdown, the output is high impedance. Drive EN high to enable the MAX8566. #### **Thermal Protection** Thermal-overload protection limits total power dissipation in the device. When the junction temperature exceeds $T_J = +165^{\circ}\text{C}$ a thermal sensor forces the device into shutdown, allowing the die to cool. The thermal sensor turns the device on again after the junction temperature cools by 20°C, causing a pulsed output during continuous overload conditions. The soft-start sequence begins after a thermal-shutdown condition. ## Applications Information #### **V<sub>DD</sub>** Decoupling To decrease the noise effects due to the high switching frequency and maximize the output accuracy of the MAX8566, decouple VDD with a 4.7µF capacitor from VDD to GND and a $2\Omega$ resistor from VDD to VIN. Place the capacitor as close to VDD as possible. #### **Inductor Design** Choose an inductor with the following equation: $$L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{f_{S} \times V_{IN} \times LIR \times I_{OUT(MAX)}}$$ where LIR is the ratio of the inductor ripple current to average continuous current at the minimum duty cycle. Choose the LIR between 20% to 40% for best performance and stability. Use a low-loss inductor with the lowest possible DC resistance that fits in the allotted dimensions. Powered iron ferrite core types are often the best choice for performance. With any core material the core must be large enough not to saturate at the peak inductor current (IPEAK). Calculate IPEAK as follows: $$I_{PEAK} = \left(1 + \frac{LIR}{2}\right) \times I_{OUT(MAX)}$$ #### **Output Capacitor Selection** The key selection parameters for the output capacitor are capacitance, ESR, ESL, and voltage rating requirements. These affect the overall stability, output ripple voltage, and transient response of the DC-DC converter. The output ripple occurs due to variations in the charge stored in the output capacitor, the voltage drop due to the capacitor's ESR, and the voltage drop due to the capacitor's ESL. Calculate the output voltage ripple due to the output capacitance, ESR, and ESL as: VRIPPLE = VRIPPLE(C) + VRIPPLE(ESR) + VRIPPLE(ESL) where the output ripple due to output capacitance, ESR, and ESL are: $$\begin{split} &V_{RIPPLE(C)} = \frac{I_{P-P}}{8 \times C_{OUT} \times f_s} \\ &V_{RIPPLE(ESR)} = I_{P-P} \times ESR \\ &V_{RIPPLE(ESL)} = \frac{I_{P-P}}{t_{ON}} \times ESL \end{split}$$ or $$V_{RIPPLE(ESL)} = \frac{I_{P-P}}{t_{OFF}} \times ESL$$ , whichever is greater. The peak inductor current (IP-P) is: $$I_{P-P} = \frac{V_{IN} - V_{OUT}}{f_{S} \times L} \times \frac{V_{OUT}}{V_{IN}}$$ Use these equations for initial capacitor selection. Determine final values by testing a prototype or an evaluation circuit. A smaller ripple current results in less output voltage ripple. Since the inductor ripple current is a factor of the inductor value, the output voltage ripple decreases with larger inductance. Use ceramic capacitors for low ESR and low ESL at the switching frequency of the converter. The low ESL of ceramic capacitors makes ripple voltages negligible. Load-transient response depends on the selected output capacitance. During a load transient, the output instantly changes by ESR x I<sub>LOAD</sub>. Before the controller can respond, the output deviates further, depending on the inductor and output capacitor values. After a short time (see the *Typical Operating Characteristics*), the controller responds by regulating the output voltage back to its predetermined value. The controller response time depends on the closed-loop bandwidth. A higher bandwidth yields a faster response time, preventing the output from deviating further from its regulating value. See the *Compensation Design* section for more details. #### **Input Capacitor Selection** The input capacitor reduces the current peaks drawn from the input power supply and reduces switching noise in the IC. The impedance of the input capacitor at the switching frequency should be less than that of the input source so high-frequency switching currents do not pass through the input source but are instead shunted through the input capacitor. High source impedance requires high input capacitance. The input capacitor must meet the ripple-current requirement imposed by the switching currents. The RMS input ripple current is given by: $$I_{RIPPLE} = I_{LOAD} \times \frac{\sqrt{V_{OUT} \times (V_{IN} - V_{OUT})}}{V_{IN}}$$ where IRIPPLE is the input RMS ripple current. #### **Compensation Design** The power transfer function consists of one double pole and one zero. The double pole is introduced by the output filtering inductor, L, and the output filtering capacitor, Co. The ESR of the output filtering capacitor determines the zero. The double pole and zero frequencies are given as follows: $$f_{P1\_LC} = f_{P2\_LC} = \frac{1}{2\pi \times \sqrt{L \times C_O \times \left(\frac{R_O + ESR}{R_O + R_L}\right)}}$$ $$f_{Z\_ESR} = \frac{1}{2\pi \times ESR \times C_O}$$ where R<sub>L</sub> is equal to the sum of the output inductor's DCR and the internal switch resistance, R<sub>DSON</sub>. A typical value for R<sub>DSON</sub> is $8m\Omega$ . R<sub>O</sub> is the output load resistance, which is equal to the rated output voltage divided by the rated output current. ESR is the total equivalent series resistance of the output filtering capacitor. If there is more than one output capacitor of the same type in parallel, the value of the ESR in the above equation is equal to that of the ESR of a single output capacitor divided by the total number of output capacitors. The high switching frequency range of the MAX8566 allows the use of ceramic output capacitors. Since the ESR of ceramic capacitors is typically very low, the frequency of the associated transfer-function zero is higher than the unity-gain crossover frequency, fc, and the zero cannot be used to compensate for the double pole created by the output filtering inductor and capacitor. The double pole produces a gain drop of 40dB and a phase shift of 90 degrees per decade. The error amplifier must compensate for this gain drop and phase shift to achieve a stable high-bandwidth closed-loop system. Therefore, use Type 3 compensation as shown in Figure 4. Type 3 compensation possesses three poles and two zeros with the first pole, fP1\_EA, located at 0 frequency (DC). Locations of other poles and zeros of the Type 3 compensation are given by: $$f_{Z1\_EA} = \frac{1}{2\pi \times R1 \times C1}$$ $$f_{Z2\_EA} = \frac{1}{2\pi \times R3 \times C3}$$ $$f_{P2\_EA} = \frac{1}{2\pi \times R1 \times C2}$$ $$f_{P3\_EA} = \frac{1}{2\pi \times R2 \times C3}$$ The above equations are based on the assumptions that C1>>C2, and R3>>R2, which are true in most applications. Placement of these poles and zeros is Figure 4. Type 3 Compensation Network determined by the frequencies of the double pole and ESR zero of the power transfer function. It is also a function of the desired closed-loop bandwidth. The following section outlines the step-by-step design procedure to calculate the required compensation components. Begin by setting the desired output voltage. The output voltage is set using a resistor-divider from the output to GND with FB at the center tap (R3 and R4 in Figure 4). Use $20k\Omega$ for R4 and calculate R3 as: $$R3 = R4 \times \left(\frac{V_{OUT}}{0.6V} - 1\right)$$ The zero-cross frequency of the closed-loop, fc, should be less than 20% of the switching frequency, fs. Higher zero-cross frequency results in faster transient response. It is recommended that the zero-cross frequency of the closed loop should be chosen between 10% and 20% of the switching frequency. Once fc is chosen, C1 is calculated from the following equation: $$C1 = \frac{20 \times V_{IN}}{f_C \times 2 \times \pi \times R3 \times \left(1 + \frac{R_L}{R_O}\right)}$$ Due to the underdamped nature of the output LC double pole, set the two zero frequencies of the Type 3 compensation less than the LC double-pole frequency to provide adequate phase boost. Set the two zero frequencies to 80% of the LC double-pole frequency. Hence: $$R1 = \frac{1}{0.8 \times C1} \times \sqrt{\frac{L \times C_O \times (R_O + ESR)}{R_L + R_O}}$$ $$C3 = \frac{1}{0.8 \times R3} \times \sqrt{\frac{L \times C_O \times (R_O + ESR)}{R_L + R_O}}$$ Set the second compensation pole, fp2\_EA, at fz\_ESR yields: $$C2 = \frac{C_O \times C1 \times ESR}{R1 \times C1 - C_O \times ESR}$$ Set the third compensation pole at 1/2 of the switching frequency to gain some phase margin. Calculate R2 as follows: $$R2 = \frac{1}{\pi \times C3 \times f_S}$$ The above equations provide accurate compensation when the zero-cross frequency is significantly higher than the double-pole frequency. When the zero-cross frequency is near the double-pole frequency, the actual zero-cross frequency is higher than the calculated frequency. In this case, lowering the value of R1 reduces the zero-cross frequency. Also, set the third pole of the Type 3 compensation close to the switching frequency if the zero-cross frequency is above 200kHz to boost the phase margin. Please note that the value of R4 can be altered to make the values of the compensation components practical. The recommended range for R4 is $10\text{k}\Omega$ to $50\text{k}\Omega$ . # PC Board Layout Considerations and Thermal Performance The MAX8566EVKIT provides an optimal layout and should be followed closely. For custom design, follow these guidelines: Place decoupling capacitors (V<sub>DD</sub> and SS) as close to the IC as possible. Keep the power ground plane (connected to PGND) and signal ground plane (connected to GND) separate. Figure 5. Transfer Function for Type 3 Compensation - 2) Connect input and output capacitors to the power ground plane; connect all other capacitors to the signal ground plane. - 3) Keep the high-current paths as short and wide as possible. Keep the path of switching current short and minimize the loop area formed by LX, the output capacitors, and the input capacitors. - 4) Connect IN, LX, and PGND separately to a large copper area to help cool the IC to further improve efficiency and long-term reliability. - 5) Ensure all feedback connections are short and direct. Place the feedback resistors and compensation components as close to the IC as possible. - 6) Route high-speed switching nodes away from sensitive analog areas (FB, COMP). ## Pin Configuration \_Chip Information PROCESS: BICMOS ### **Package Information** (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) 20 /N/XI/N ### Package Information (continued) (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.) | | COMMON DIMENSIONS | | | | | | | | | | | | | | | |--------|-------------------|--------|------|------|--------|------|-----------|---------|-----------|---------|-------|-----------|---------|-------|------| | PKG. | 10 | 6L 5x | 5 | 2 | 0L 5x | 5 | 2 | 28L 5x5 | | 32L 5x5 | | | 40L 5x5 | | | | SYMBOL | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | Α | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | | A1 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | | A3 | 0. | 20 RE | F. | 0. | 20 RE | F. | 0. | 20 RE | F. | 0. | 20 RE | F. | 0. | 20 RE | F. | | b | 0.25 | 0.30 | 0.35 | 0.25 | 0.30 | 0.35 | 0.20 | 0.25 | 0.30 | 0.20 | 0.25 | 0.30 | 0.15 | 0.20 | 0.25 | | D | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | | E | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | | е | 0 | .80 BS | SC. | 0 | .65 BS | SC. | 0.50 BSC. | | 0.50 BSC. | | | 0.40 BSC. | | | | | k | 0.25 | - | - | 0.25 | - | - | 0.25 | - | - | 0.25 | - | - | 0.25 | 0.35 | 0.45 | | L | 0.30 | 0.40 | 0.50 | 0.45 | 0.55 | 0.65 | 0.45 | 0.55 | 0.65 | 0.30 | 0.40 | 0.50 | 0.40 | 0.50 | 0.60 | | L1 | - | - | - | - | - | - | - | - | - | - | - | - | 0.30 | 0.40 | 0.50 | | N | | 16 | | | 20 | | | 28 | | | 32 | | 40 | | | | ND | | 4 | | | 5 | | | 7 | | | 8 | | | 10 | | | NE | | 4 | | | 5 | | | 7 | | 8 | | | 10 | | | | JEDEC | ١ | NHHE | 3 | 1 | WHHC | | ٧ | VHHD | -1 | ٧ | VHHD | -2 | | | | - 1. DIMENSIONING & TOLERANCING CONFORM TO ASME Y14.5M-1994. - 2. ALL DIMENSIONS ARE IN MILLIMETERS. ANGLES ARE IN DEGREES. - 3. N IS THE TOTAL NUMBER OF TERMINALS. 4 THE TERMINAL #1 IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO JESD 95-1 SPP-012. DETAILS OF TERMINAL #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE TERMINAL #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE. ⚠ DIMENSION b APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25 mm AND 0.30 mm FROM TERMINAL TIP. ND AND NE REFER TO THE NUMBER OF TERMINALS ON EACH D AND E SIDE RESPECTIVELY. 7. DEPOPULATION IS POSSIBLE IN A SYMMETRICAL FASHION. COPLANARITY APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS. DRAWING CONFORMS TO JEDEC MO220, EXCEPT EXPOSED PAD DIMENSION FOR T2855-1, T2855-3, AND T2855-6. WARPAGE SHALL NOT EXCEED 0.10 mm. 11. MARKING IS FOR PACKAGE ORIENTATION REFERENCE ONLY. NUMBER OF LEADS SHOWN ARE FOR REFERENCE ONLY. -DRAWING NOT TO SCALE- | EXPOSED PAD VARIATIONS | | | | | | | | | |------------------------|------|------|------|------|------|------|-------|------------------| | PKG.<br>CODES | D2 | | | E2 | | | L | DOWN | | | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | ±0.15 | BONDS<br>ALLOWED | | T1655-1 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | ** | NO | | T1655-2 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | ** | YES | | T1655N-1 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | ** | NO | | T2055-2 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | ** | NO | | T2055-3 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | ** | YES | | T2055-4 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | ** | NO | | T2055-5 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | 0.40 | YES | | T2855-1 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | ** | NO | | T2855-2 | 2.60 | 2.70 | 2.80 | 2.60 | 2.70 | 2.80 | ** | NO | | T2855-3 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | ** | YES | | T2855-4 | 2.60 | 2.70 | 2.80 | 2.60 | 2.70 | 2.80 | ** | YES | | T2855-5 | 2.60 | 2.70 | 2.80 | 2.60 | 2.70 | 2.80 | ** | NO | | T2855-6 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | ** | NO | | T2855-7 | 2.60 | 2.70 | 2.80 | 2.60 | 2.70 | 2.80 | ** | YES | | T2855-8 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | 0.40 | YES | | T2855N-1 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | ** | NO | | T3255-2 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | ** | NO | | T3255-3 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | ** | YES | | T3255-4 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | ** | NO | | T3255N-1 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | ** | NO | | T4055-1 | 3.20 | 3.30 | 3.40 | 3.20 | 3.30 | 3.40 | ** | YES | \*\* SEE COMMON DIMENSIONS TABLE PACKAGE OUTLINE, 16, 20, 28, 32, 40L THIN QFN, 5x5x0.8mm 21-0140 Н Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 © 2005 Maxim Integrated Products Printed USA is a registered trademark of Maxim Integrated Products, Inc.