## **General Description**

The MAX7367/MAX7368/MAX7369 bidirectional, fourchannel I<sup>2</sup>C switches/multiplexer expand the main I<sup>2</sup>C bus up to four extended buses. The MAX7369 1:4 multiplexer connects the main I<sup>2</sup>C bus to one channel at a time. The MAX7367/MAX7368 four-channel switches connect the main I<sup>2</sup>C bus to one or more channels at a time.

These devices isolate bus loading by extending the I<sup>2</sup>C bus onto different channels. The MAX7367/MAX7368/ MAX7369 allow more devices to be interconnected to a master controller and multiple devices with the same I<sup>2</sup>C address to communicate to a master. The channels are selected through the main I<sup>2</sup>C bus by writing to the internal control register of the device.

Any device connected to an I<sup>2</sup>C bus can transmit and receive signals. The MAX7367/MAX7368/MAX7369 are transparent to signals sent and received at each channel, allowing multiple masters. These devices are compatible with the I<sup>2</sup>C protocol of clock stretch, synchronization, and arbitration in case multiple masters address the bus at the same time.

All devices are set to the default state <u>during</u> initial power-up. The MAX7367/MAX7368 have a RESET input allowing external circuitry to set the MAX7367/MAX7368 to its default state anytime after the device has powered up. The MAX7367/MAX7369 have interrupt inputs, allowing devices on the extended bus to send an interrupt signal to the master on the main bus.

The MAX7367/MAX7369 are available in 20-pin TSSOP packages, and the MAX7368 is available in a 16-pin TSSOP package. All devices operate over the -40°C to +85°C extended temperature range.

|                        | Applications |
|------------------------|--------------|
| Servers                |              |
| RAID                   |              |
| Cellular Phones        |              |
| Base Stations          |              |
| PCs                    |              |
| Multimedia Electronics |              |
| SAN/NAS                |              |
|                        |              |
|                        |              |

### Features

'367/MAX7368/MAX7369

- Four-Channel, Bidirectional Bus Expansion
- Voltage-Level Translation
- Low 6µA (typ) Supply Current, 0.1µA (typ) Standby Current
- Low 16Ω (typ) On-Resistance
- Channel Selection Through I<sup>2</sup>C
- ♦ I<sup>2</sup>C-Compatible Normal or Fast Mode
- Device Address Selection Up to Four Addresses (MAX7367) Up to Eight Addresses (MAX7368/MAX7369)
- Bus-Loading Isolation
- Support Clock Stretch, Synchronization, and Arbitration
- Hot Insertion
- ♦ 2.3V to 5.5V Supply Voltage Range
- ♦ 5V-Tolerant Inputs
- Interrupt from Extended Buses (MAX7367/MAX7369)
- Hardware Reset (MAX7367/MAX7368)

### **\_Ordering Information**

| PART         | TEMP RANGE     | PIN-<br>PACKAGE | PKG<br>CODE |
|--------------|----------------|-----------------|-------------|
| MAX7367EUP+* | -40°C to +85°C | 20 TSSOP        | U20-3       |
| MAX7368EUE+* | -40°C to +85°C | 16 TSSOP        | U16-1       |
| MAX7369EUP+  | -40°C to +85°C | 20 TSSOP        | U20-3       |

+Denotes lead-free package.

\*Future product—contact factory for availability.

### \_Pin Configurations



### M X X M

Maxim Integrated Products 1

For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

### **ABSOLUTE MAXIMUM RATINGS**

| V <sub>DD</sub> to GND | 0.3V to +6.0V |
|------------------------|---------------|
| All Other Pins to GND  | 0.3V to +6.0V |
| Input Currents         |               |
| V <sub>DD</sub>        | 100mA         |
| GND                    |               |
| All Input Pins         | ±20mA         |
| Output Current         |               |
|                        |               |

| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ | )              |
|-----------------------------------------------------|----------------|
| 20-Pin TSSOP (derate 11.0mW/°C                      |                |
| above $T_A = +70^{\circ}C$ )                        | 879.1mW        |
| 16-Pin TSSOP (derate 9.4mW/°C                       |                |
| above $T_A = +70^{\circ}C$ )                        |                |
| Operating Temperature Range                         | 40°C to +85°C  |
| Junction Temperature                                | +150°C         |
| Storage Temperature Range                           | 65°C to +150°C |
| Lead Temperature (soldering, 10s)                   | +300°C         |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ELECTRICAL CHARACTERISTICS (3.3V SUPPLY)**

(V<sub>DD</sub> = 2.3V to 3.6V, T<sub>A</sub> = -40°C to +85°C, unless otherwise noted. Typical values are at V<sub>DD</sub> = 3.3V, T<sub>A</sub> = +25°C.) (Note 1)

| PARAMETER                       | SYMBOL                                     | CONDITIONS                                                                                                     | MIN                      | ТҮР | MAX                      | UNIT |  |  |
|---------------------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------------|-----|--------------------------|------|--|--|
| POWER SUPPLY                    |                                            |                                                                                                                |                          |     |                          |      |  |  |
| Supply Voltage                  | V <sub>DD</sub>                            |                                                                                                                | 2.3                      |     | 3.6                      | V    |  |  |
| Standby Current                 | I <sub>STB</sub>                           | No load, all inputs = $V_{DD}$ or GND, $V_{DD}$ = 3.6V, all channels disabled                                  |                          | 0.1 | 1                        | μA   |  |  |
| Supply Current                  | I <sub>DD</sub>                            | No load, all inputs = $V_{DD}$ or GND,<br>f <sub>SCL</sub> = 100kHz, $V_{DD}$ = 3.6V,<br>all channels disabled |                          | 6   | 30                       | μA   |  |  |
| Power-On-Reset (POR)<br>Voltage | V <sub>POR</sub>                           | V <sub>DD</sub> rising                                                                                         |                          | 1.4 | 2.1                      | V    |  |  |
| Power-On-Reset Hysteresis       | V <sub>HYST</sub>                          |                                                                                                                |                          | 0.4 |                          | V    |  |  |
| INPUT SCL, INPUT/OUTPU          | T SDA                                      | ·                                                                                                              |                          |     |                          |      |  |  |
| Low-Level Input Voltage         | VIL                                        |                                                                                                                | 0                        |     | 0.3 x<br>V <sub>DD</sub> | V    |  |  |
| High-Level Input Voltage        | VIH                                        |                                                                                                                | 0.7 x<br>V <sub>DD</sub> |     | 5.5                      | V    |  |  |
|                                 |                                            | $V_{OL} = 0.4V$                                                                                                | 3                        | 30  |                          |      |  |  |
| Low-Level Output Current        | IOL                                        | $V_{OL} = 0.6V$                                                                                                | 6                        | 50  |                          | mA   |  |  |
| Input Leakage Current           | ١L                                         |                                                                                                                | -1                       |     | +1                       | μΑ   |  |  |
| Input Capacitance               | CI                                         | All inputs = GND                                                                                               |                          | 15  |                          | pF   |  |  |
| SELECT INPUTS A2, A1, A         | SELECT INPUTS A2, A1, A0, INT0-INT3, RESET |                                                                                                                |                          |     |                          |      |  |  |
| Low-Level Input Voltage         | VIL                                        |                                                                                                                | 0                        |     | 0.3 x<br>V <sub>DD</sub> | V    |  |  |
| High-Level Input Voltage        | VIH                                        |                                                                                                                | 0.7 x<br>V <sub>DD</sub> |     | 5.5                      | V    |  |  |
| Input Leakage Current           | ١L                                         |                                                                                                                | -1                       |     | +1                       | μA   |  |  |
| Input Capacitance               | CI                                         | All inputs = GND                                                                                               |                          | 5   |                          | pF   |  |  |
|                                 | 1                                          | 1                                                                                                              | 1                        |     |                          |      |  |  |

### **ELECRTICAL CHARACTERISTICS (3.3V SUPPLY) (continued)**

 $(V_{DD} = 2.3V \text{ to } 3.6V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C, \text{ unless otherwise noted. Typical values are at } V_{DD} = 3.3V, T_A = +25^{\circ}C.)$  (Note 1)

| PARAMETER                 | SYMBOL            | CONDITIONS                                                            | MIN | ТҮР | MAX | UNIT |  |
|---------------------------|-------------------|-----------------------------------------------------------------------|-----|-----|-----|------|--|
| PASS GATE                 |                   |                                                                       |     |     |     |      |  |
| Switch On-Resistance      | Devi              | $V_{DD} = 3V$ to 3.6V, $I_O = 15$ mA, $V_O = 0.4V$                    | 5   | 16  | 30  | Ω    |  |
| Switch On-Resistance      | R <sub>ON</sub>   | $V_{DD}$ = 2.3V to 2.7V, I <sub>O</sub> = 10mA, V <sub>O</sub> = 0.4V | 7   | 23  | 55  | \$2  |  |
| Switch Output Voltage     |                   | $V_{I(SW)} = V_{DD} = 3.0V$ to 3.6V, $I_{O} = -100\mu A$              | 1.6 | 1.9 | 2.8 |      |  |
|                           | V <sub>PASS</sub> | $V_{I(SW)} = V_{DD} = 2.3V$ to 2.7V, $I_{O} = -100\mu A$              | 1.1 |     | 2.0 | V    |  |
|                           |                   | $V_{I(SW)} = V_{DD} = 2.5V, I_{O} = -100\mu A$                        |     | 1.5 |     |      |  |
| Leakage Current           | ١L                |                                                                       | -1  |     | +1  | μA   |  |
| Input/Output Capacitance  | CIO               | All inputs = GND                                                      |     | 6   |     | рF   |  |
| ÎNT OUTPUT                |                   |                                                                       |     |     |     |      |  |
| Low-Level Output Current  | IOL               | $V_{OL} = 0.4V$                                                       | 3   |     |     | mA   |  |
| High-Level Output Current | IOH               |                                                                       |     |     | 1   | μA   |  |

### **ELECRTICAL CHARACTERISTICS (5V SUPPLY)**

 $(V_{DD} = 4.5V \text{ to } 5.5V, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{DD} = 5V, T_A = +25^{\circ}\text{C}.)$  (Note 1)

| PARAMETER                                  | SYMBOL            | CONDITIONS                                                                                        | MIN                      | ТҮР | МАХ                      | UNIT |  |
|--------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------|--------------------------|-----|--------------------------|------|--|
| POWER SUPPLY                               |                   |                                                                                                   |                          |     |                          |      |  |
| Supply Voltage                             | V <sub>DD</sub>   |                                                                                                   | 4.5                      |     | 5.5                      | V    |  |
| Standby Current                            | I <sub>STB</sub>  | No load, all inputs = $V_{DD}$ or GND, $V_{DD}$ = 5.5V, all channels disabled                     |                          | 0.3 | 1                        | μA   |  |
| Supply Current                             | IDD               | No load, all inputs = $V_{DD}$ or GND, $f_{SCL}$ = 100kHz, $V_{DD}$ = 5.5V, all channels disabled |                          | 12  | 50                       | μA   |  |
| Power-On-Reset Voltage                     | VPOR              | V <sub>DD</sub> rising                                                                            |                          | 1.4 | 2.1                      | V    |  |
| POR Hysteresis                             | V <sub>HYST</sub> |                                                                                                   |                          | 0.4 |                          | V    |  |
| INPUT SCL, INPUT/OUTPU                     | T SDA             |                                                                                                   |                          |     |                          |      |  |
| Low-Level Input Voltage                    | VIL               |                                                                                                   | 0                        |     | 0.3 x<br>V <sub>DD</sub> | V    |  |
| High-Level Input Voltage                   | V <sub>IH</sub>   |                                                                                                   | 0.7 x<br>V <sub>DD</sub> |     | 5.5                      | V    |  |
|                                            | 1                 | $V_{OL} = 0.4V$                                                                                   | 3                        | 30  |                          | mA   |  |
| Low-Level Output Current                   | IOL               | $V_{OL} = 0.6V$                                                                                   | 6                        | 50  |                          |      |  |
| Input Leakage Current                      | ١L                |                                                                                                   | -1                       |     | +1                       | μΑ   |  |
| Input Capacitance                          | CI                | All inputs = GND                                                                                  |                          | 15  |                          | pF   |  |
| SELECT INPUTS A2, A1, A0, INT0-INT3, RESET |                   |                                                                                                   |                          |     |                          |      |  |
| Low-Level Input Voltage                    | VIL               |                                                                                                   | 0                        |     | 0.3 x<br>V <sub>DD</sub> | V    |  |
| High-Level Input Voltage                   | V <sub>IH</sub>   |                                                                                                   | 0.7 x<br>V <sub>DD</sub> |     | 5.5                      | V    |  |

### ELECRTICAL CHARACTERISTICS (5V SUPPLY) (continued)

 $(V_{DD} = 4.5V \text{ to } 5.5V, T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise noted}$ . Typical values are at  $V_{DD} = 5V, T_A = +25^{\circ}\text{C}$ .) (Note 1)

| PARAMETER                 | SYMBOL          | CONDITIONS                                                             | MIN | ТҮР | МАХ | UNIT |
|---------------------------|-----------------|------------------------------------------------------------------------|-----|-----|-----|------|
| Input Leakage Current     | ١L              |                                                                        | -1  |     | +1  | μΑ   |
| Input Capacitance         | CI              | All inputs = GND                                                       |     | 5   |     | pF   |
| PASS GATE                 |                 |                                                                        |     |     |     |      |
| Switch On-Resistance      | Ron             | $V_{DD}$ = 4.5V to 5.5V, I <sub>O</sub> = 15 mA, V <sub>O</sub> = 0.4V | 4   | 12  | 24  | Ω    |
| Switch Output Voltage     | VPASS           | $V_{I(SW)} = V_{DD}, I_O = -100\mu A$                                  | 2.6 | 3.6 | 4.5 | V    |
| Leakage Current           | ١L              |                                                                        | -1  |     | +1  | μΑ   |
| Input/Output Capacitance  | C <sub>IO</sub> | All inputs = GND                                                       |     | 6   |     | рF   |
| ÎNT OUTPUT                |                 | ·                                                                      |     |     |     |      |
| Low-Level Output Current  | IOL             | $V_{OL} = 0.4V$                                                        | 3   |     |     | mA   |
| High-Level Output Current | ЮН              |                                                                        |     |     | 1   | μA   |

### **TIMING CHARACTERISTICS (Figure 1)**

(V<sub>DD</sub> = 2.3V to 5.5V,  $T_A$  = -40°C to +85°C, unless otherwise noted.) (Note 1)

| PARAMETER                                                       | SYMBOL              | CONDITIONS                                               | MIN           | ТҮР | МАХ  | UNIT |
|-----------------------------------------------------------------|---------------------|----------------------------------------------------------|---------------|-----|------|------|
| Propagation Delay from SDA To<br>SD_ or SCL to SC_              | t <sub>pd</sub>     | (Note 2)                                                 |               |     | 0.3  | ns   |
| SCL Clock Frequency                                             | fscl                |                                                          | 0             |     | 400  | kHz  |
| Bus Free Time Between a STOP<br>and START Condition             | <sup>t</sup> BUF    | $f_{SCL} = 100 \text{kHz}$<br>$f_{SCL} = 400 \text{kHz}$ | 4.7           |     |      | μs   |
| Hold Time (Repeated) START<br>Condition (after this period, the | tup.cta             | f <sub>SCL</sub> = 100kHz                                | 4.0           |     |      | μs   |
| first clock pulse is generated)                                 | <sup>t</sup> HD;STA | f <sub>SCL</sub> = 400kHz                                | 0.6           |     |      | μο   |
| Low Period of the SCL Clock                                     | ti our              | f <sub>SCL</sub> = 100kHz                                | 4.7           |     |      |      |
| Low Feriod of the SCL Clock                                     | tlow                | $f_{SCL} = 400 kHz$                                      | 1.3           |     |      | μs   |
|                                                                 | thigh               | $f_{SCL} = 100 kHz$                                      | 4.0           |     |      | μs   |
| High Period of the SCL Clock                                    |                     | f <sub>SCL</sub> = 400kHz                                | 0.6           |     |      |      |
| Setup Time for a Repeated START                                 | tourort             | f <sub>SCL</sub> = 100kHz                                | 4.7           |     |      |      |
| Condition                                                       | tsu;sta             | f <sub>SCL</sub> = 400kHz                                | 0.6           |     |      | μs   |
| Catura Times for STOD Condition                                 |                     | f <sub>SCL</sub> = 100kHz                                | 4.0           |     |      |      |
| Setup Time for STOP Condition                                   | tsu;sto             | f <sub>SCL</sub> = 400kHz                                | 0.6           |     |      | μs   |
| Data Liald Time (Nata 2)                                        |                     | f <sub>SCL</sub> = 100kHz                                | 0             |     | 3.45 |      |
| Data Hold Time (Note 3)                                         | <sup>t</sup> hd;dat | f <sub>SCL</sub> = 400kHz                                | 0             |     | 0.9  | μs   |
|                                                                 |                     | f <sub>SCL</sub> = 100kHz                                | 250           |     |      |      |
| Data Setup Time                                                 | <sup>t</sup> SU;DAT | f <sub>SCL</sub> = 400kHz                                | 100           |     |      | ns   |
|                                                                 |                     | f <sub>SCL</sub> = 100kHz                                |               |     | 1000 |      |
| Rise Time of Both SDA and SCL<br>Signals                        | tr                  | f <sub>SCL</sub> = 400kHz (Note 4)                       | 20 +<br>0.1Cb |     | 300  | ns   |

### TIMING CHARACTERISTICS (Figure 1) (continued)

(V<sub>DD</sub> = 2.3V to 5.5V,  $T_A$  = -40°C to +85°C, unless otherwise noted.) (Note 1)

| PARAMETER                                        | SYMBOL           | CONDITIONS                         | MIN                       | ТҮР | МАХ | UNIT |
|--------------------------------------------------|------------------|------------------------------------|---------------------------|-----|-----|------|
|                                                  |                  | f <sub>SCL</sub> = 100kHz          |                           |     | 300 |      |
| Fall Time of Both SDA and SCL Signals            | tf               | f <sub>SCL</sub> = 400kHz (Note 4) | 20 +<br>0.1C <sub>b</sub> |     | 300 | ns   |
| Capacitive Load for Each Bus Line                | Cb               | (Note 5)                           |                           |     | 400 | pF   |
| Pulse Width of Spikes Suppressed                 | tsp              |                                    |                           |     | 50  | ns   |
| Data Valid Time from High to Low                 | tvd;datl         | (Note 6)                           |                           |     | 1   | μs   |
| Data Valid Time from Low to High                 | tvd;dath         | (Note 6)                           |                           |     | 0.6 | μs   |
| Data Valid Acknowledge                           | tvd;ack          |                                    |                           |     | 1   | μs   |
| ÎNT (Figure 2)                                   |                  |                                    |                           |     |     |      |
| INT_ to INT Active Valid Time                    | tıv              |                                    |                           |     | 4   | μs   |
| INT_ to INT Inactive Delay Time                  | t <sub>IR</sub>  |                                    |                           |     | 2   | μs   |
| Low-Level, Pulse-Width Rejection or INT_ Inputs  | tw(REJ)L         |                                    | 1                         |     |     | μs   |
| High-Level, Pulse-Width Rejection or INT_ Inputs | tw(REJ)H         |                                    | 0.5                       |     |     | μs   |
| RESET (Figure 3)                                 |                  |                                    |                           |     |     |      |
| Pulse-Width Low Reset                            | twL(RST)         |                                    |                           | 4   |     | ns   |
| Reset Time (SDA Clear)                           | t <sub>RST</sub> |                                    | 500                       |     |     | ns   |
| Recovery to Start                                | trec;sta         |                                    | 0                         |     |     | ns   |

Note 1. All parameters are production tested at  $T_A = +25^{\circ}C$  and guaranteed by design over the specified temperature range.

Note 2. Pass gate propagation delay is calculated from 20Ω (typ) RON and the 15pF load capacitance. Not production tested.

Note 3. A master device must provide a hold time of at least 300ns for the SDA signal (referred to the VIL of the SCL) in order to bridge the undefined region of SCL's falling edge.

**Note 4.**  $C_b$  = total capacitance of one bus line in pF.

Note 5. Guaranteed by design.

Note 6. Measurements taken with a  $1k\Omega$  pullup resistor and 50pF load.



Figure 1. 2-Wire Serial-Interface Timing Diagram



Figure 3. RESET Timing Diagram



### **Typical Operating Characteristics**





 $(V_{DD} = +5V, T_A = +25^{\circ}C, unless otherwise noted.)$ 

### **Pin Description**

| PIN     |         | PIN     |                 | FUNCTION                                                                                                                                                                                           |
|---------|---------|---------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MAX7367 | MAX7368 | MAX7369 | NAME            | FUNCTION                                                                                                                                                                                           |
| 1       | 1       | 1       | A0              | Device Address Bit 0 (LSB)                                                                                                                                                                         |
| 2       | 2       | 2       | A1              | Device Address Bit 1                                                                                                                                                                               |
| 3       | 3       | —       | RESET           | Active-Low Reset Input                                                                                                                                                                             |
| 4       | _       | 4       | <b>INTO</b>     | Channel 0 Active-Low Interrupt Input. A logic-low $\overline{\text{INT0}}$ asserts $\overline{\text{INT}}$ . If not used, pull up $\overline{\text{INT0}}$ through a resistor to V <sub>DD</sub> . |
| 5       | 4       | 5       | SD0             | Channel 0 Serial Data                                                                                                                                                                              |
| 6       | 5       | 6       | SC0             | Channel 0 Serial Clock                                                                                                                                                                             |
| 7       | _       | 7       | ĪNT1            | Channel 1 Active-Low Interrupt Input. A logic-low $\overline{INT1}$ asserts $\overline{INT}$ . If not used, pull up $\overline{INT1}$ through a resistor to V <sub>DD</sub> .                      |
| 8       | 6       | 8       | SD1             | Channel 1 Serial Data                                                                                                                                                                              |
| 9       | 7       | 9       | SC1             | Channel 1 Serial Clock                                                                                                                                                                             |
| 10      | 8       | 10      | GND             | Ground                                                                                                                                                                                             |
| 11      | _       | 11      | ĪNT2            | Channel 2 Active-Low Interrupt Input. A logic-low $\overline{INT2}$ asserts $\overline{INT}$ . If not used, pull up $\overline{INT2}$ through a resistor to V <sub>DD</sub> .                      |
| 12      | 9       | 12      | SD2             | Channel 2 Serial Data                                                                                                                                                                              |
| 13      | 10      | 13      | SC2             | Channel 2 Serial Clock                                                                                                                                                                             |
| 14      | _       | 14      | ĪNT3            | Channel 3 Active-Low Interrupt Input. A logic-low $\overline{INT3}$ asserts $\overline{INT}$ . If not used, pull up $\overline{INT3}$ through a resistor to V <sub>DD</sub> .                      |
| 15      | 11      | 15      | SD3             | Channel 3 Serial Data                                                                                                                                                                              |
| 16      | 12      | 16      | SC3             | Channel 3 Serial Clock                                                                                                                                                                             |
| _       | 13      | 3       | A2              | Device Address Bit 2                                                                                                                                                                               |
| 17      | _       | 17      | ĪNT             | Active-Low, Open-Drain Interrupt Output. Connect a pullup resistor to VDD.                                                                                                                         |
| 18      | 14      | 18      | SCL             | Main Serial Clock                                                                                                                                                                                  |
| 19      | 15      | 19      | SDA             | Main Serial Data                                                                                                                                                                                   |
| 20      | 16      | 20      | V <sub>DD</sub> | Power Supply. Bypass to GND with 0.1µF capacitor.                                                                                                                                                  |



### \_MAX7367 Functional Diagram

///XI//

MAX7367/MAX7368/MAX7369





### \_MAX7369 Functional Diagram

M/X/M

MAX7367/MAX7368/MAX7369

### **Detailed Description**

The MAX7367/MAX7368/MAX7369 bidirectional, fourchannel I<sup>2</sup>C switches/multiplexer expand the main I<sup>2</sup>C bus up to four extended buses. The MAX7369 is a 1:4 multiplexer that connects the main I<sup>2</sup>C bus to one channel at a time. The MAX7367/MAX7368 are four-channel switches that can connect the main I<sup>2</sup>C bus to one or more channels at a time. These devices isolate bus loading by separating available I<sup>2</sup>C devices into groups on the channels. The total loading capacitance of the main bus plus those of the connected channel must not exceed 400pF. The extended buses are connected or disconnected through the main I<sup>2</sup>C bus by writing to the control register of the MAX7367/MAX7368/MAX7369.

Any device connected to an I<sup>2</sup>C bus can transmit and receive signals. The MAX7367/MAX7368/MAX7369 are transparent to signals sent and received at each channel, allowing multiple masters on the buses. These devices are compatible with the I<sup>2</sup>C protocol of clock stretch, synchronization, and arbitration in case of multiple masters addressing the bus at the same time. The MAX7367/MAX7368 have a RESET input that allows external circuitry to set the MAX7367/MAX7368 to its default state anytime after the device has powered up. The MAX7367/MAX7369 have interrupt inputs, allowing devices on the extended bus to send an interrupt signal to the master on the main bus.

#### **Device Address**

The MAX7367/MAX7368/MAX7369 have selectable device addresses through external inputs. The MAX7367 slave address consists of 5 fixed bits (A6–A2, set to 11100), followed by 2 pin-programmable bits (A1 and A0), as shown in Figure 4. The MAX7368/MAX7369 slave address consists of 4 fixed bits (A6–A3, set to 1110), followed by 3 pin-programmable bits (A2, A1 and A0), as shown in Figure 5. The most significant address bit (A6) is transmitted first, followed by the remaining bits. The addresses A2 (for MAX7368/MAX7369), A1, and A0 can also be driven dynamically if required, but the values must be stable when they are expected in the address sequence.

#### **Control/Interrupt Register**

There is a control/interrupt register inside the MAX7367/ MAX7369 (Figures 6 and 8). There is a control (only) register inside the MAX7368 (Figure 7). Use the main I<sup>2</sup>C bus to write or read from this register. Following the successful acknowledgement of the slave address, the master bus sends a byte or the master bus receives a byte from/to the MAX7367/MAX7368/MAX7369. The last 3 bits (for the MAX7369) or 4 bits (for the MAX7367/MAX7368) of the byte are stored in the control/interrupt register (B0 to B2 or B0 to B3) for channel selection. If multiple bytes are received, only the last byte received is saved. The first four bits of the register represent the interrupt condition (for the MAX7367/MAX7367/MAX7369 only).



Figure 4. MAX7367 Slave Address



Figure 5. MAX7368/MAX7369 Slave Address



Figure 6. MAX7367 Control/Interrupt Register



Figure 7. MAX7368 Control Register



Figure 8. MAX7369 Control/Interrupt Register

#### **Channel Selection**

Each channel selected contains an SD\_ and SC\_ pair. Select a channel by writing a control byte after a successful acknowledge of the slave address. The last 4 bits of the control byte determine which channel(s) is selected for the MAX7367/MAX7368 as shown in Table 1. The last 3 bits of the control byte determine which channel is selected for the MAX7369 as shown in Table 2. The selected channels are activated after the stop condition. When a channel is selected, the respective SD\_/SC\_ pair is logic-high, ensuring no false conditions occur on the bus.

#### Interrupt Logic (MAX7367/MAX7369)

The MAX7367/MAX7369 have four interrupt inputs, one for each channel, and one INT output. The INT output is an open-drain output that requires a pullup resistor. The INT output is asserted by a low-logic signal on any of the INT\_ inputs, and it is deasserted only when all the INT\_ inputs are logic-high. Bits 4–7 of the MAX7367/MAX7369 control/interrupt register store the state of the INT\_ for each channel as shown in Table 3 and Figures 6 and 8. The logic level of INT\_ is not latched. Drive the respective INT\_ input high to remove the interrupt condition for the channel. An interrupt can occur on any channel, regardless of whether it is selected or not selected.



After a device generates an interrupt on one of the channels, the interrupt input is loaded into the control/interrupt register when a read is performed. To determine which device is generating the interrupt, read the contents of the control/interrupt register to determine which channel is issuing the interrupt, then write the appropriate command to the control/interrupt register to select the interrupted channel. Read from all devices on the interrupt.

# Table 1. MAX7367/MAX7368 Control Bitsfor Channel Selection

| CONTROL BIT | COMMAND                                                   |
|-------------|-----------------------------------------------------------|
| BO          | 0 = Channel 0 disabled (default)<br>1 = Channel 0 enabled |
| B1          | 0 = Channel 1 disabled (default)<br>1 = Channel 1 enabled |
| B2          | 0 = Channel 2 disabled (default)<br>1 = Channel 2 enabled |
| B3          | 0 = Channel 3 disabled (default)<br>1 = Channel 3 enabled |

# Table 2. MAX7369 Control Bits forChannel Selection

| B2 | B1 | B0 | COMMAND                       |
|----|----|----|-------------------------------|
| 0  | 0  | 0  | No channel selected (default) |
| 0  | Х  | Х  | No channel selected           |
| 1  | 0  | 0  | Channel 0 selected            |
| 1  | 0  | 1  | Channel 1 selected            |
| 1  | 1  | 0  | Channel 2 selected            |
| 1  | 1  | 1  | Channel 3 selected            |

# Table 3. MAX7367/MAX7369 InterruptIndicator Bits

| INTERRUPT BIT | STATE                                                           |
|---------------|-----------------------------------------------------------------|
| INTO          | 0 = No channel 0 interrupt (default)<br>1 = Channel 0 interrupt |
| INT1          | 0 = No channel 1 interrupt (default)<br>1 = Channel 1 interrupt |
| INT2          | 0 = No channel 2 interrupt (default)<br>1 = Channel 2 interrupt |
| INT3          | 0 = No channel 3 interrupt (default)<br>1 = Channel 3 interrupt |

#### RESET Input (MAX7367/MAX7368)

The MAX7367/MAX7368 feature an active-low RESET input. When RESET is driven low for more than 4ns, the MAX7367/MAX7368 reset the internal register and  $I^2C$  state machine to their default states, allowing a master to recover from a bus fault condition.

#### **Power-On Reset (POR)**

When power is applied to V<sub>DD</sub>, internal POR circuitry holds the MAX7367/MAX7368/MAX7369 in a reset state until V<sub>DD</sub> has reached the V<sub>POR</sub> threshold. At this point, the reset condition is released, and the MAX7367/MAX7368/MAX7369 register and I<sup>2</sup>C state machine are initialized to their default states (all zeroes), causing all the channels to be deselected.

#### **Voltage Translation**

The MAX7367/MAX7368/MAX7369 can be used as a voltage translator from the main bus to the extended buses. The output voltage (VPASS) is limited by the supply voltage (V<sub>DD</sub>) (see the *Typical Operation Characteristics*). For the MAX7367/MAX7368/MAX7369 to be used as a voltage translator, the VPASS voltage should be lower than or equal to the lowest bus voltage.

**I<sup>2</sup>C Interface** The MAX7367/MAX7368/MAX7369 feature an I<sup>2</sup>C-compatible, 2-wire serial interface consisting of a bidirectional serial-data line (SDA) and a serial-clock line (SCL). The master (typically a microcontroller) initiates data transfer on the bus and generates the SCL.

#### Bit Transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable while SCL is high (Figure 9).

#### Start and Stop Conditions

Both SCL and SDA remain high when the interface is not busy. A master signals the beginning of a transmission with a START (S) condition by transitioning SDA from high to low while SCL is high. When the master has finished communicating with the slave, it issues a STOP (P) condition by transitioning the SDA from low to high while SCL is high. The bus is then free for another transmission (Figure 10).

#### Acknowledge Bit

Successful data transfers are acknowledged with an acknowledge bit (A) or a not-acknowledge bit (NA). Both the master and the MAX7367/MAX7368/MAX7369 (slave) generate acknowledge bits. To generate an acknowledge, the receiving device must pull SDA low before the rising edge of the acknowledge-related clock pulse (ninth pulse) and keep it low during the

high period of the clock pulse (Figure 11). In the case of an unsuccessful data transfer, the receiver allows SDA to be pulled high before the rising edge of the acknowledge-related clock pulse and leaves it high during the high period of the clock pulse.

Monitoring the acknowledge bits allows for detection of unsuccessful data transfers. An unsuccessful data transfer happens if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the master should reattempt communication at a later time.



Figure 9. Bit Transfer



Figure 10. Start and Stop Conditions



Figure 11. Acknowledge

WWW.DataSneet40.com

#### Serial Addressing

A master initiates communication with a slave device by issuing a START condition followed by a slave address byte. The slave address byte consists of 7 address bits and a read/write bit ( $R/\overline{W}$ ). When idle, the MAX7367/MAX7368/MAX7369 continuously wait for a START condition followed by its slave address. After recognizing a start condition followed by the correct address, the MAX7367/MAX7368/MAX7369 are ready to accept or send data. The least significant bit (LSB) of the address byte (R/W) determines whether the master is writing to or reading from the MAX7367/MAX7368/ MAX7369 (R/ $\overline{W}$  = 0 selects a write command, R/ $\overline{W}$  = 1 selects a read command as shown in Figures 12 and 13). After receiving the proper address, the MAX7367/MAX7368/MAX7369 (slave) issue an ACK by pulling SDA low for one clock cycle.

### Applications Information

#### **Repeated Slave Addresses**

The MAX7367/MAX7368/MAX7369 allow systems to reuse slave addresses individually on each channel of the extended bus. To reuse slave addresses on the extended bus channels of the MAX7367/MAX7368, ensure no more than one channel with a reused address is selected at the same time.

#### **Power-Supply Considerations**

The MAX7367/MAX7368/MAX7369 operate from a +2.3V to +5.5V power-supply voltage. Good power-supply decoupling is needed to maintain the performance of these parts. Bypass V<sub>DD</sub> to GND with a 0.1 $\mu$ F surface-mount ceramic capacitor. Mount the bypass capacitor as close as possible to the device.



Figure 12. Read Command



Figure 13. Write Command

MAX7367/MAX7368/MAX7369

#### **Choosing Pullup Resistors**

I<sup>2</sup>C requires pullup resistors to provide a logic-high level to data and clock lines. There are tradeoffs between power dissipation and speed, and a compromise must be made in choosing pullup resistor values. Every device connected to the bus introduces some capacitance even when the device is not in operation. I<sup>2</sup>C specifies 300ns rise times to go from low to high (30% to 70%) for fast mode, which is defined for a data rate of 400kbps (refer to I<sup>2</sup>C specifications for details). In order to meet the rise time requirement, choose the pullup resistors such that the rise time (t<sub>R</sub> = 0.85R<sub>PULLUP</sub> x C<sub>BUS</sub>) is less than 300ns. For a bus capacitance of 400pF, choose a pullup resistor less than 880 $\Omega$ . Often I<sup>2</sup>C devices work when the maximum specified rise time is exceeded. However, if the rise times become too slow, the devices on the bus do not recognize the command signals. Optional resistors (24 $\Omega$ ) in series with SDA and SCL protect the device inputs from high-voltage spikes on the bus lines and also minimize crosstalk and undershoot of the bus signals.

Chip Information

PROCESS: BICMOS



### **Pin Configurations (continued)**



**Typical Operating Circuit** 

MAX7367/MAX7368/MAX7369

///XI//

### **Package Information**

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.)



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

18

© 2006 Maxim Integrated Products

Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600

MAXIM is a registered trademark of Maxim Integrated Products Incom