## ADC1005

## 10-Bit $\mu$ P Compatible A/D Converter

## General Description

The ADC1005 is a CMOS 10-bit successive approximation A/D converter. The 20-pin ADC1005 outputs 10-bit data in a two-byte format for interface with 8-bit microprocessors.
The ADC1005 has differential inputs to permit rejection of common-mode signals, allow the analog input range to be offset, and also to permit the conversion of signals not referred to ground. In addition, the reference voltage can be adjusted, allowing smaller voltage spans to be measured with 10 -bit resolution.

## Features

- Easy interface to all microprocessors
- Differential analog voltage inputs
- Operates ratiometrically or with $5 \mathrm{~V}_{\mathrm{DC}}$ voltage reference or analog span adjusted voltage reference
- 0 V to 5 V analog input voltage range with single 5 V supply
- On-chip clock generator
- TLL/MOS input/output compatible
- 0.3" standard width 20-pin DIP


## Key Specifications

```
- Resolution
- Linearity Error \(\pm 1 / 2\) LSB and \(\pm 1\) LSB
- Conversion Time

\section*{Connection Diagram}

ADC 1005 (for an 8-bit data bus) Dual-In-Line Package


\section*{Ordering Information}
\begin{tabular}{|l|c|c|c|}
\hline Part Number & \begin{tabular}{c} 
Package \\
Outline
\end{tabular} & \begin{tabular}{c} 
Temperature \\
Range
\end{tabular} & \begin{tabular}{c} 
Linearity \\
Error
\end{tabular} \\
\hline ADC1005BCJ- 1 & J 20 A & \(0^{\circ} \mathrm{C}\) to \(+70^{\circ} \mathrm{C}\) & \(\pm 1 / 2 \mathrm{LSB}\) \\
\hline ADC1005BCJ & J 20 A & \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) & \\
\hline ADC1005CCJ -1 & J 20 A & \(0^{\circ} \mathrm{C}\) to \(+70^{\circ} \mathrm{C}\) & \(\pm 1 \mathrm{LSB}\) \\
\hline ADC1005CCJ & J 20 A & \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) & \\
\hline
\end{tabular}

Absolute Maximum Ratings (Notes 1, 2)
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
\begin{tabular}{lr} 
Supply Voltage ( \(\mathrm{V}_{\mathrm{CC}}\) ) & 6.5 V \\
Logic Control Inputs & -0.3 V to +15 V \\
Voltage at Other Inputs and Outputs & -0.3 V to \(\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}\) \\
Input Current Per Pin & \(\pm 5 \mathrm{~mA}\) \\
Input Current Per Package & \(\pm 20 \mathrm{~mA}\) \\
Storage Temperature Range & \(-65^{\circ} \mathrm{C}\) to \(+150^{\circ} \mathrm{C}\) \\
Package Dissipation at \(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\) & 875 mW \\
Lead Temperature & \\
\(\quad\) (Soldering, 10 seconds) &
\end{tabular}

Dual-In-Line Package (Ceramic) \(300^{\circ} \mathrm{C}\)
Surface Mount Package
Vapor Phase ( 60 seconds) \(215^{\circ} \mathrm{C}\)
Infrared ( 15 seconds) \(220^{\circ} \mathrm{C}\)
ESD Susceptibility (Note 8) 800V
Operating Ratings (Notes 1, 2)
Supply Voltage ( \(\mathrm{V}_{\mathrm{CC}}\) )
Temperature Range
ADC1005BCJ, ADC1005CCJ
4.5 V to 6.0 V
\(\mathrm{T}_{\text {MN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}\)
\(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}\)
ADC1005BCJ-1, ADC1005CCJ-1

\section*{Electrical Characteristics}

The following specifications apply for \(\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{CLK}}=1.8 \mathrm{MHz}\) unless otherwise specified. Boldface limits apply from \(T_{\text {MIN }}\) to \(T_{\text {MAX }}\); All other limits \(T_{A}=T_{j}=25^{\circ} \mathrm{C}\).
\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline \multirow[t]{2}{*}{Parameter} & \multirow[t]{2}{*}{Conditions} & \multicolumn{3}{|c|}{\begin{tabular}{l}
ADC1005BCJ \\
ADC1005CCJ
\end{tabular}} & \multicolumn{3}{|c|}{ADC1005BCJ-1, ADC1005CCJ-1} & \multirow[t]{2}{*}{Limit Units} \\
\hline & &  & Tested Limit (Note 6) & Design Limit (Note 7) &  & Tested Limit (Note 6) & \begin{tabular}{l}
Design \\
Limit \\
(Note 7)
\end{tabular} & \\
\hline \multicolumn{9}{|l|}{Converter Characteristics} \\
\hline \begin{tabular}{l}
Linearity Error (Note 3) \\
ADC1005BCJ \\
ADC1005BCJ-1 \\
ADC1005CCJ \\
ADC1005CCJ-1, CCV
\end{tabular} & & & \[
\begin{gathered}
\pm 0.5 \\
\pm 1
\end{gathered}
\] & & & \[
\begin{aligned}
& \pm 0.5 \\
& \pm 1
\end{aligned}
\] & \[
\begin{aligned}
& \pm 0.5 \\
& \pm 1
\end{aligned}
\] & \[
\begin{aligned}
& \text { LSB } \\
& \text { LSB } \\
& \text { LSB } \\
& \text { LSB } \\
& \hline
\end{aligned}
\] \\
\hline \begin{tabular}{l}
Zero Error \\
ADC1005BCJ \\
ADC1005BCJ-1 \\
ADC1005CCJ \\
ADC1005CCJ-1, CCV
\end{tabular} & & & \[
\begin{gathered}
\pm 0.5 \\
\pm 1
\end{gathered}
\] & & & \[
\begin{gathered}
\pm 0.5 \\
\pm 1 \\
\hline
\end{gathered}
\] & \[
\begin{aligned}
& \pm 0.5 \\
& \pm 1 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& \text { LSB } \\
& \text { LSB } \\
& \text { LSB } \\
& \text { LSB }
\end{aligned}
\] \\
\hline \begin{tabular}{l}
Fullscale Error \\
ADC1005BCJ \\
ADC1005BCJ-1 \\
ADC1005CCJ \\
ADC1005CCJ-1, CCV
\end{tabular} & & & \[
\begin{gathered}
\pm 0.5 \\
\pm 1
\end{gathered}
\] & & & \[
\begin{gathered}
\pm 0.5 \\
\pm 1 \\
\hline
\end{gathered}
\] & \[
\begin{aligned}
& \pm 0.5 \\
& \pm 1 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& \text { LSB } \\
& \text { LSB } \\
& \text { LSB } \\
& \text { LSB }
\end{aligned}
\] \\
\hline \begin{tabular}{ll}
\hline Reference & MIN \\
Input & MAX \\
Resistance & \\
\hline
\end{tabular} & & \[
\begin{aligned}
& 4.8 \\
& 4.8
\end{aligned}
\] & \[
\begin{aligned}
& 2.2 \\
& 8.3
\end{aligned}
\] & & \[
\begin{aligned}
& 4.8 \\
& 4.8
\end{aligned}
\] & \[
\begin{aligned}
& 2.4 \\
& 7.6
\end{aligned}
\] & \[
\begin{aligned}
& 2.2 \\
& 8.3
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{k} \Omega \\
& \mathrm{k} \Omega
\end{aligned}
\] \\
\hline \begin{tabular}{ll}
\hline Common-Mode & MIN \\
Input (Note 4) & MAX
\end{tabular} & \(\mathrm{V}_{\text {IN }}(+)\) or \(\mathrm{V}_{\text {IN }}(-)\) & & \[
\begin{aligned}
& \mathrm{V}_{\mathrm{cc}}+0.05 \\
& \text { GND-0.05 }
\end{aligned}
\] & & & \[
\begin{aligned}
& \mathrm{V}_{\mathrm{CC}}+0.05 \\
& \text { GND-0.05 }
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{V}_{\mathrm{cc}+}+0.05 \\
& \text { GND-0.05 }
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{V} \\
& \mathrm{~V}
\end{aligned}
\] \\
\hline \begin{tabular}{l}
DC Common-Mode \\
Error
\end{tabular} & Over Common-Mode Input Range & \(\pm 1 / 8\) & \(\pm 1 / 4\) & & \(\pm 1 / 8\) & \(\pm 1 / 4\) & \(\pm 1 / 4\) & LSB \\
\hline Power Supply Sensitivity & \[
\begin{aligned}
& \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}_{\mathrm{DC}} \pm 5 \% \\
& \mathrm{~V}_{\mathrm{REF}}=4.75 \mathrm{~V}
\end{aligned}
\] & \(\pm 1 / 8\) & \(\pm 1 / 4\) & & \(\pm 1 / 8\) & \(\pm 1 / 4\) & \(\pm 1 / 4\) & LSB \\
\hline
\end{tabular}

Electrical Characteristics (Continued)

The following specifications apply for \(\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{CLK}}=1.8 \mathrm{MHz}\) unless otherwise specified. Boldface limits apply from \(T_{\text {MIN }}\) to \(T_{\text {MAX }}\); All other limits \(T_{A}=T_{j}=25^{\circ} \mathrm{C}\).
\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline \multirow[t]{2}{*}{Parameter} & \multirow[t]{2}{*}{Conditions} & \multicolumn{3}{|c|}{ADC1005BCJ ADC1005CCJ} & \multicolumn{3}{|c|}{ADC1005BCJ-1, ADC1005CCJ-1} & \multirow[t]{2}{*}{Limit Units} \\
\hline & & \[
\begin{gathered}
\text { Typ } \\
\text { (Note 5) }
\end{gathered}
\] & Tested Limit (Note 6) & Design Limit (Note 7) & \[
\begin{gathered}
\text { Typ } \\
\text { (Note 5) }
\end{gathered}
\] & \begin{tabular}{l}
Tested \\
Limit \\
(Note 6)
\end{tabular} & Design Limit (Note 7) & \\
\hline \multicolumn{9}{|l|}{DC Characteristics} \\
\hline \begin{tabular}{l}
\(\mathrm{V}_{\text {IN(1) }}\) Logical "1" Input \\
Voltage \\
MIN
\end{tabular} & \[
\begin{aligned}
& \mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V} \\
& \left(\text { except } \mathrm{CLK}_{\mathrm{IN}}\right. \text { ) }
\end{aligned}
\] & & 2.0 & & & 2.0 & 2.0 & V \\
\hline \begin{tabular}{l}
\(\mathrm{V}_{\text {IN(0) }}\), Logical "0" Input \\
Voltage \\
MAX
\end{tabular} & \[
\begin{aligned}
& \mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V} \\
& \left(\text { Except }^{\text {CLK }}\right. \text { IN }
\end{aligned}
\] & & 0.8 & & & 0.8 & 0.8 & V \\
\hline \[
\begin{array}{ll}
\hline \mathrm{I}_{\mathbb{N}}, \text { Logical "1" Input } & \\
\text { Current } & \text { MAX }
\end{array}
\] & \(\mathrm{V}_{\mathrm{IN}}=5.0 \mathrm{~V}\) & 0.005 & 1 & & 0.005 & 1 & 1 & \(\mu \mathrm{A}\) \\
\hline \begin{tabular}{ll} 
\\
\hline\(I_{\text {IN }}\), Logical "0" Input & \\
Current & MAX
\end{tabular} & \(\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}\) & -0.005 & -1 & & -0.005 & -1 & -1 & \(\mu \mathrm{A}\) \\
\hline \begin{tabular}{l}
\(\mathrm{V}_{\mathrm{T}+(\mathrm{MIN})}\), Minimum CLK \(_{\text {IN }}\) \\
Positive going Threshold \\
Voltage
\end{tabular} & & 3.1 & 2.7 & & 3.1 & 2.7 & 2.7 & V \\
\hline \begin{tabular}{l}
\(\mathrm{V}_{\mathrm{T}(\text { MAX })}\), Maximum \(\mathrm{CLK}_{\text {IN }}\) \\
Positive going Threshold Voltage
\end{tabular} & & 3.1 & 3.5 & & 3.1 & 3.5 & 3.5 & V \\
\hline \(\mathrm{V}_{\mathrm{T}-(\mathrm{MIN})}\), Minimum CLK \(_{\text {IN }}\) Negative going Threshold Voltage & & 1.8 & 1.5 & & 1.8 & 1.5 & 1.5 & V \\
\hline \begin{tabular}{l}
\[
\mathrm{V}_{\mathrm{T}-(\text { MAX })}, \text { Maximum } \mathrm{CLK}_{\mathrm{IN}}
\] \\
Negative going Threshold Voltage
\end{tabular} & & 1.8 & 2.1 & & 1.8 & 2.1 & 2.1 & V \\
\hline \(\mathrm{V}_{\mathrm{H}(\mathrm{MIN})}\), Minimum CLK \(_{\text {IN }}\) Hysteresis \(\left(\mathrm{V}_{\mathrm{T}_{+}}-\mathrm{V}_{\mathrm{T}_{-}}\right)\) & & 1.3 & 0.6 & & 1.3 & 0.6 & 0.6 & V \\
\hline \(\mathrm{V}_{\mathrm{H}(\mathrm{MAX})}\), Maximum \(\mathrm{CLK}_{\text {IN }}\) Hysteresis \(\left(\mathrm{V}_{\mathrm{T}_{+}-} \mathrm{V}_{\mathrm{T}_{-}}\right)\) & & 1.3 & 2.0 & & 1.3 & 2.0 & 2.0 & V \\
\hline \[
\begin{array}{ll}
\hline V_{\text {OUT (1) }} \text {, Logical " } 1 " & \\
\text { Output Voltage }
\end{array}
\] & \[
\begin{aligned}
& \mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V} \\
& \mathrm{I}_{\text {OUT }}=-360 \mu \mathrm{~A} \\
& \mathrm{l}_{\text {OUT }}=-10 \mu \mathrm{~A}
\end{aligned}
\] & & \[
\begin{aligned}
& 2.4 \\
& 4.5 \\
& \hline
\end{aligned}
\] & & & \[
\begin{aligned}
& 2.8 \\
& 4.6 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& 2.4 \\
& 4.5 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{V} \\
& \mathrm{~V}
\end{aligned}
\] \\
\hline \[
\begin{array}{ll}
\hline \text { V Out }(0) \text {, Logical "0" } & \\
\text { Output Voltage } & \text { MAX }
\end{array}
\] & \[
\begin{aligned}
& \mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V} \\
& \mathrm{I}_{\text {OUT }}=1.6 \mathrm{~mA}
\end{aligned}
\] & & 0.4 & & & 0.34 & 0.4 & V \\
\hline \begin{tabular}{ll}
\hline lout, TRI-STATE Output \\
Current & MAX
\end{tabular} & \[
\begin{aligned}
& \mathrm{V}_{\text {OUT }}=0 \mathrm{~V} \\
& \mathrm{~V}_{\text {OUT }}=5 \mathrm{~V}
\end{aligned}
\] & \[
\begin{gathered}
-0.01 \\
0.01
\end{gathered}
\] & \[
\begin{gathered}
-3 \\
3
\end{gathered}
\] & & \[
\begin{gathered}
-0.01 \\
0.01
\end{gathered}
\] & \[
\begin{gathered}
\hline-0.3 \\
0.3
\end{gathered}
\] & \[
\begin{gathered}
-3 \\
3
\end{gathered}
\] & \(\mu \mathrm{A}\) \(\mu \mathrm{A}\) \\
\hline \begin{tabular}{l}
I source, Output Source Current \\
MIN
\end{tabular} & \(\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}\) & -14 & -6.5 & & -14 & -7.5 & -6.5 & mA \\
\hline \begin{tabular}{l}
\(\mathrm{I}_{\text {SINK }}\), Output Sink Current \\
MIN
\end{tabular} & \(\mathrm{V}_{\text {OUT }}=5 \mathrm{~V}\) & 16 & 8.0 & & 16 & 9.0 & 8.0 & mA \\
\hline \(\mathrm{I}_{\mathrm{cc}}\), Supply Current MAX & \[
\begin{aligned}
& \mathrm{f}_{\mathrm{CLK}}=1.8 \mathrm{MHz} \\
& \overline{\mathrm{CS}}={ }^{\prime \prime} 1 "
\end{aligned}
\] & 1.5 & 3 & & 1.5 & 2.5 & 3 & mA \\
\hline
\end{tabular}

\section*{AC Electrical Characteristics}

The following specifications apply for \(\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=5 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=20 \mathrm{~ns}\) unless otherwise specified. Boldface limits apply from \(T_{\text {MIN }}\) to \(T_{\text {MAX }}\); All other limits \(T_{A}=T_{j}=25^{\circ} \mathrm{C}\).
\begin{tabular}{|c|c|c|c|c|c|}
\hline Parameter & Conditions & Typ (Note 5) &  &  & \begin{tabular}{l}
Limit \\
Units
\end{tabular} \\
\hline \(\mathrm{f}_{\text {CLK }}\), Clock Frequency MIN MAX & & & \[
\begin{aligned}
& 0.2 \\
& 2.6
\end{aligned}
\] & \[
\begin{aligned}
& 0.2 \\
& 2.6
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{MHz} \\
& \mathrm{MHz}
\end{aligned}
\] \\
\hline \begin{tabular}{ll}
\hline Clock Duty Cycle & MIN \\
& MAX \\
\hline
\end{tabular} & & & \[
\begin{aligned}
& 40 \\
& 60
\end{aligned}
\] & \[
\begin{aligned}
& 40 \\
& 60
\end{aligned}
\] & \[
\begin{aligned}
& \% \\
& \% \\
& \hline
\end{aligned}
\] \\
\hline \begin{tabular}{ll}
\hline \(\mathrm{t}_{\mathrm{c}}\), Conversion Time & MIN \\
& MAX \\
& MIN \\
& MAX
\end{tabular} & \[
\begin{aligned}
& \mathrm{f}_{\mathrm{CLK}}=1.8 \mathrm{MHz} \\
& \mathrm{f}_{\mathrm{CLK}}=1.8 \mathrm{MHz} \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& \hline 80 \\
& 90 \\
& 45 \\
& 50
\end{aligned}
\] & \[
\begin{aligned}
& \hline 80 \\
& 90 \\
& 45 \\
& 50
\end{aligned}
\] & \[
\begin{gathered}
1 / \mathrm{f}_{\mathrm{CLK}} \\
1 / \mathrm{f}_{\mathrm{CLK}} \\
\mu \mathrm{~s} \\
\mu \mathrm{~s} \\
\hline
\end{gathered}
\] \\
\hline \(\mathrm{t}_{\mathrm{W}(\overline{\mathrm{WR}}) \mathrm{L}}\), Minimum \(\overline{\mathrm{WR}}\) Pulse Width & \(\overline{\mathrm{CS}}=0\) & 100 & 150 & 150 & ns \\
\hline \(\mathrm{t}_{\mathrm{AcC}}\), Access Time (Delay from falling edge of \(\overline{R D}\) to Output Data Valid) & \[
\begin{aligned}
& \overline{\mathrm{CS}}=0 \\
& \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k}
\end{aligned}
\] & 170 & 300 & 300 & ns \\
\hline \(\mathrm{t}_{1 \mathrm{H}}, \mathrm{t}_{\mathrm{oH}}\), TRI-STATE Control (Delay from Rising Edge of \(\overline{\mathrm{RD}}\) to Hi-Z State) & \[
\begin{aligned}
& R_{L}=10 k, C_{L}=10 \mathrm{pF} \\
& R_{L}=2 k, C_{L}=100 \mathrm{pF}
\end{aligned}
\] & \[
\begin{aligned}
& 125 \\
& 145
\end{aligned}
\] & 230 & \[
\begin{aligned}
& 200 \\
& 230
\end{aligned}
\] & ns ns \\
\hline \(\mathrm{t}_{\mathrm{w}}, \mathrm{t}_{\mathrm{RI}}\), Delay from Falling Edge of \(\overline{\mathrm{WR}}\) or \(\overline{\mathrm{RD}}\) to Reset of INTR & & 300 & 450 & 450 & ns \\
\hline \(\mathrm{t}_{\mathrm{IRS}}\), INTR to 1st Read Set-up Time & & 400 & 550 & 550 & ns \\
\hline \(\mathrm{C}_{\text {IN }}\), Capacitance of Logic Inputs & & 5 & & 7.5 & pF \\
\hline Cout, \(^{\text {, Capacitance of Logic }}\) Outputs & & 5 & & 7.5 & pF \\
\hline
\end{tabular}

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not apply when operating the device beyond its specified operating conditions.
Note 2: All voltages are measured with respect to ground.
Note 3: Linearity error is defined as the deviation of the analog value, expressed in LSBs, from the straight line which passes through the end points of the transfer characteristic.
Note 4: For \(\mathrm{V}_{\operatorname{IN}(-)} \geq \mathrm{V}_{\operatorname{IN}(+)}\) the digital output code will be 0000000000 . Two on-chip diodes are tied to each analog input which will forward conduct for analog input voltages one diode drop below ground or one diode drop greater than \(\mathrm{V}_{\mathrm{CC}}\) supply. Be careful, during testing at low \(\mathrm{V}_{\mathrm{CC}}\) levels (4.5V), as high level analog inputs ( 5 V ) can cause this input diode to conduct, especially at elevated temperatures, and cause errors for analog inputs near full-scale. The spec allows 50 mV forward bias of either diode. This means that as long as the analog \(\mathrm{V}_{\mathrm{IN}}\) does not exceed the supply voltage by more than 50 mV , the output code will be correct. To achieve an absolute \(0 \mathrm{~V}_{D C}\) to \(5 \mathrm{~V}_{\mathrm{DC}}\) input voltage range will therefore require a minimum supply voltage of \(4.950 \mathrm{~V}_{\mathrm{DC}}\) over temperature variations, initial tolerance and loading.
Note 5: Typicals are at \(25^{\circ} \mathrm{C}\) and represent most likely parametric norm.
Note 6: Tested and guaranteed to National's AOQL (Average Outgoing Quality Level).
Note 7: Guaranteed, but not \(100 \%\) production tested. These limits are not used to calculate outgoing quality levels.
Note 8: Human body model, 100 pF discharged through a \(1.5 \mathrm{k} \Omega\) resistor.

Functional Diagram


\section*{Typical Performance Characteristics}

Logic Input Threshold
Voltage vs Supply Voltage


Delay from Falling Edge of RD to Output data Valid vs Load Capacitance


CLK IN Schmitt Trip Levels vs Supply Voltage


Output Current vs
Temperature


Typical Linearity Error vs Clock Frequency


DS005261-25

Timing Diagrams


Output Enable and Reset \(\overline{\text { INTR }}\)


Note: All timing is measured from the \(50 \%\) voltage points.
Byte Sequencing for ADC1005
\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline \multirow{2}{*}{\begin{tabular}{c} 
Byte \\
Order
\end{tabular}} & \multicolumn{9}{|c|}{ 8-Bit Data Bus Connection } \\
\cline { 2 - 9 } & DB7 & DB6 & DB5 & DB4 & DB3 & DB2 & DB1 & DB0 \\
\hline 1st & MSB & Bit 9 & Bit 8 & Bit 7 & Bit 6 & Bit 5 & Bit 4 & Bit 3 \\
Bit 2 \\
\hline & Bit 1 & LSB & Bit 0 & 0 & 0 & 0 & 0 & 0 \\
2nd & Byyyyyyy & 0 \\
\hline
\end{tabular}

\section*{Block Diagram}


Note 9: \(\overline{\mathrm{CS}}\) shown twice for clarity.
Note 10: SAR=Successive Approximation Register.
FIGURE 1.

\section*{Functional Description}

\subsection*{1.0 GENERAL OPERATION}

A block diagram of the A/D converter is shown in Figure 1. All of the inputs and outputs are shown and the major logic control paths are drawn in heavier weight lines.

\subsection*{1.1 Converter Operation}

The ADC1005 uses an advanced potentiometric resistive ladder network. The analog inputs, as well as the taps of this ladder network are switched into a weighted capacitor array. The output of this capacitor array is the input to a sampled data comparator. This comparator allows the successive approximation logic to match the analog input voltage \(\left[\mathrm{V}_{\mathrm{IN}}(+)\right.\) \(\left.-\mathrm{V}_{\mathbb{I N}}(-)\right]\) to taps on the \(R\) network. The most significant bit is tested first and after 10 comparisons ( 80 clock cycles) a digital 10-bit binary code (all " 1 "s = full-scale) is transferred to an output latch.

\subsection*{1.2 Starting a Conversion}

The conversion is initialized by taking \(\overline{\mathrm{CS}}\) and \(\overline{\mathrm{WR}}\) simultaneously low. This sets the start flip-flop (F/F) and the resulting " 1 " level resets the 10 -bit shift register, resets the interrupt (INTR) F/F and inputs a "1" to the D flop, F/F1, which is
at the input end of the 10-bit shift register. Internal clock signals then transfer this " 1 " to the Q ouput of F/F1. The AND gate, G1, combines this " 1 " output with a clock signal to provide a reset signal to the start \(F / F\). If the set signal is no longer present (either \(\overline{\mathrm{WR}}\) or \(\overline{\mathrm{CS}}\) is a " 1 ") the start \(\mathrm{F} / \mathrm{F}\) is reset and the 10 -bit shift register then can have the " 1 " clocked in, allowing the conversion process to continue. If the set signal were still present, this reset pulse would have no effect and the 10 -bit shift register would continue to be held in the reset mode. This logic therefore allows for wide \(\overline{\mathrm{CS}}\) and \(\overline{\mathrm{WR}}\) signals. The converter will start after at least one of these signals returns high and the internal clocks again provide a reset signal for the start F/F.

To summarize, on the high-to-low transition of the \(\overline{\mathrm{WR}}\) input the internal SAR latches and the shift register stages are reset. As long as the \(\overline{\mathrm{CS}}\) input and \(\overline{\mathrm{WR}}\) input remain low, the A/D will remain in a reset state. Conversion will start after at least one of these inputs makes a low-to-high transition.

\subsection*{1.3 Output Control}

After the " 1 " is clocked through the 10-bit shift register (which completes the SAR search) it causes the new digital word to transfer to the TRI-STATE output latches. When the XFER

\section*{Functional Description (Continued)}
signal makes a high-to-low transition the one shot fires, setting the INTR F/F. An inverting buffer then supplies the INTR output signal.
Note that this \(\overline{\text { SET }}\) control of the INTR F/F remains low for approximately 400 ns . If the data output is continuously enabled ( \(\overline{\mathrm{CS}}\) and \(\overline{\mathrm{RD}}\) both held low) the INTR output will still signal the end of the conversion (by a high-to-low transition). This is because the \(\overline{\text { SET }}\) input can control the \(Q\) output of the INTR F/F even though the RESET input is constantly at a "1" level. This INTR output will therefore stay low for the duration of the \(\overline{\mathrm{SET}}\) signal.
When data is to be read, the combination of both \(\overline{\mathrm{CS}}\) and \(\overline{\mathrm{RD}}\) being low will cause the INTR F/F to be reset and the TRI-STATE output latches will be enabled.

\subsection*{1.4 Free-Running and Self-Clocking Modes}

For operation in the free-running mode an initializing pulse should be used, following power-up, to ensure circuit operation. In this application, the \(\overline{\mathrm{CS}}\) input is grounded and the \(\overline{\mathrm{WR}}\) input is tied to the \(\overline{\text { INTR }}\) output. This \(\overline{W R}\) and INTR node should be momentarily forced to logic low following a power-up cycle to ensure start up.
The clock for the A/D can be derived from the CPU clock or an external RC can be added to provide self-clocking. The CLK IN makes use of a Schmitt trigger as shown in Figure 2.

\[
\mathrm{f}_{\mathrm{CLK}} \cong \frac{1}{1.1 \mathrm{RC}}
\]

FIGURE 2. Self-Clocking the A/D

\subsection*{2.0 REFERENCE VOLTAGE}

The voltage applied to the reference input of these converters defines the voltage span of the analog input (the difference between \(\mathrm{V}_{\text {IN(MAX) }}\) and \(\mathrm{V}_{\text {IN(MIN) }}\) ) over which the 1024 possible output codes apply. The devices can be used in either ratiometric applications or in systems requiring absolute accuracy. The reference pin must be connected to a voltage source capable of driving the reference input resistance of typically \(4.8 \mathrm{k} \Omega\). This pin is the top of a resistor divider string used for the successive approximation conversion.
In a ratiometric system (Figure 3) the analog input voltage is proportional to the voltage used for the A/D reference. This voltage is typically the system power supply, so the \(\mathrm{V}_{\text {REF }}\) pin can be tied to \(\mathrm{V}_{\mathrm{Cc}}\). This technique relaxes the stability requirements of the system references as the analog input and \(A / D\) reference move together maintaining the same output code for a given input condition.
For absolute accuracy (Figure 4), where the analog input varies between very specific voltage limits, the reference pin
can be biased with a time and temperature stable voltage source. The LM385 and LM336 reference diodes are good low current devices to use with these converters.
The maximum value of the reference is limited to the \(\mathrm{V}_{\mathrm{Cc}}\) supply voltage. The minimum value, however, can be small to allow direct conversions of transducer outputs providing less than a 5 V output span. Particular care must be taken with regard to noise pickup, circuit layout, and system error voltage sources when operating with a reduced span due to the increased sensitivity of the converter (1 LSB equals \(\mathrm{V}_{\text {REF }} / 1024\) ).


FIGURE 3. Ratiometric


FIGURE 4. Absolute with a Reduced Span

\subsection*{3.0 THE ANALOG INPUTS}

\subsection*{3.1 Analog Differential Voltage Inputs and Common-Mode Rejection}

The differential inputs of these converters reduce the effects of common-mode input noise, which is defined as noise common to both selected " + " and " - " inputs ( 60 Hz is most typical). The time interval between sampling the " + " input and the "-" input is half of an internal clock period. The

\section*{Functional Description (Continued)}
change in the common-mode voltage during this short time interval can cause conversion errors. For a sinusoidal common-mode signal, this error is:
\[
V_{\operatorname{ERROR}(\mathrm{MAX})}=\operatorname{V}_{\text {PEAK }}\left(2 \pi \mathrm{f}_{\mathrm{CM}}\right) \times \frac{4}{f_{\mathrm{CLK}}}
\]
where \(f_{C M}\) is the frequency of the common-mode signal, \(V_{\text {PEAK }}\) is its peak voltage value and \(f_{\text {CLK }}\) is the clock frequency at the CLK IN pin.
For a 60 Hz common-mode signal to generate a \(1 / 4 \mathrm{LSB}\) error \((1.2 \mathrm{mV})\) with the converter running at 1.8 MHz , its peak value would have to be 1.46 V . A common-mode signal this large is much greater than that generally found in data aquisition systems.

\subsection*{3.2 Input Current}

Due to the sampling nature of the analog inputs, short duration spikes of current enter the " + " input and exit the " - " input at the clock rising edges during the conversion. These currents decay rapidly and do not cause errors as the internal comparator is strobed at the end of a clock period.

\subsection*{3.3 Input Bypass Capacitors}

Bypass capacitors at the inputs will average the current spikes noted in 3.2 and cause a DC current to flow through the output resistances of the analog signal sources. This charge pumping action is worse for continuous conversions with the \(\mathrm{V}_{\mathrm{IN}}(+)\) input voltage at full scale. For continuous conversions with a 1.8 MHz clock frequency with the \(\mathrm{V}_{\mathrm{IN}}(+)\) input at 5 V , this DC current is at a maximum of approximately \(5 \mu \mathrm{~A}\). Therefore, bypass capacitors should not be used at the analog inputs or the \(V_{\text {REF }}\) pin for high resistance sources ( \(>1 \mathrm{k} \Omega\) ). If input bypass capacitors are necessary for noise filtering and high source resistance is desirable to minimize capacitor size, the detrimental effects of the voltage drop across this input resistance, which is due to the average value of the input current, can be eliminated with a full-scale adjustment while the given source resistor and input bypass capacitor are both in place. This is possible because the average value of the input current is a linear function of the differential input voltage.

\subsection*{3.4 Input Source Resistance}

Large values of source resistance where an input bypass capacitor is not used, will not cause errors if the input currents settle out prior to the comparison time. If a low pass filter is required in the system, use a low valued series resistor ( \(\leq 1 \mathrm{k} \Omega\) ) for a passive RC section or add an op amp RC active low pass filter. For low source resistance applications ( \(\leq 0.1 \mathrm{k} \Omega\) ) a 4700 pF bypass capacitor at the inputs will prevent pickup due to series lead induction of a long wire. A \(100 \Omega\) series resistor can be used to isolate this capacitor both the \(R\) and the \(C\) are placed outside the feedback loop from the output of an op amp, if used.

\subsection*{3.5 Noise}

The leads to the analog inputs (pins 6 and 7 ) should be kept as short as possible to minimize input noise coupling. Both noise and undesired digital clock coupling to these inputs can cause system errors. The source resistance for these inputs should, in general, be kept below \(1 \mathrm{k} \Omega\). Larger values of source resistance can cause undesired system noise
pickup. Input bypass capacitors, placed from the analog inputs to ground, can reduce system noise pickup but can create analog scale errors. See section 3.2, 3.3, and 3.4 if input filtering is to be used.

\subsection*{4.0 OFFSET AND REFERENCE ADJUSTMENT}

\subsection*{4.1 Zero Offset}

The zero error of the A/D converter relates to the location of the first riser of the transfer function and can be measured by grounding the \(\mathrm{V}(-)\) input and applying a small magnitude positive voltage to the \(\mathrm{V}(+)\) input. Zero error is the difference between the actual DC input voltage that is necessary to just cause an output digital code transition from 0000000000 to 0000000001 and the ideal \(1 / 2 \mathrm{LSB}\) value ( \(1 / 2 \mathrm{LSB}=2.45 \mathrm{mV}\) for \(\left.\mathrm{V}_{\mathrm{REF}}=5.0 \mathrm{~V}_{\mathrm{DC}}\right)\).
The zero of the A/D normally does not require adjustment. However, for cases where \(\mathrm{V}_{\left.\mathrm{IN}_{\mathrm{NI}} \mathrm{M}\right)}\) is not ground and in reduced span applications ( \(\mathrm{V}_{\text {REF }}<5 \mathrm{~V}\) ), an offset adjustment may be desired. The converter can be made to output an all zero digital code for an arbitrary input by biasing the A/D's \(\mathrm{V}_{\text {IN }}(-)\) input at that voltage. This utilizes the differential input operation of the \(A / D\).

\subsection*{4.2 Full Scale}

The full-scale adjustment can be made by applying a differential input voltage that is \(11 / 2\) LSB down from the desired analog full-scale voltage range and then adjusting the magnitude of the \(\mathrm{V}_{\text {REF }}\) input for a digital output code that is just changing from 1111111110 to 1111111111.

\subsection*{4.3 Adjusting for an Arbitrary Analog Input Voltage Range}

If the analog zero voltage of the \(A / D\) is shifted away from ground (for example, to accommodate an analog input signal that does not go to ground), this new zero reference should be properly adjusted first. \(\mathrm{A} \mathrm{V}_{\mathbb{I N}}(+)\) voltage that equals this desired zero reference plus \(1 / 2\) LSB (where the LSB is calculated for the desired analog span, \(1 \mathrm{LSB}=\) analog span/ 1024) is applied to selected " + " input and the zero reference voltage at the corresponding "-" input should then be adjusted to just obtain the \(000_{\text {HEX }} 001_{\text {HEX }}\) code transition.
The full-scale adjustment should be made [with the proper \(\mathrm{V}_{\mathrm{IN}}(-)\) voltage applied] by forcing a voltage to the \(\mathrm{V}_{\mathrm{IN}}(+)\) input given by:
\[
\mathrm{V}_{\mathrm{IN}}(+) \mathrm{FS} \text { adj }=\mathrm{V}_{\mathrm{MAX}}-1.5\left[\frac{\left(\mathrm{~V}_{\mathrm{MAX}}-\mathrm{V}_{\mathrm{MIN}}\right)}{1024}\right]
\]
where \(\mathrm{V}_{\text {MAX }}\) = the high end of the analog input range and \(\mathrm{V}_{\text {MIN }}=\) the low end (the offset zero) of the analog range. (Both are ground referenced).
The \(\mathrm{V}_{\text {REF }}\) (or \(\mathrm{V}_{\mathrm{CC}}\) ) voltage is then adjusted to provide a code change from \(3 \mathrm{FF}_{\text {HEX }}\) to 3 FE \(\mathrm{E}_{\text {HEX }}\). This completes the adjustment procedure.
For an example see the Zero-Shift and Span-Adjust circuit below.

\subsection*{5.0 POWER SUPPLIES}

Noise spikes on the \(\mathrm{V}_{\mathrm{CC}}\) supply line can cause conversion errors as the comparator will respond to this noise. A low inductance tantalum filter capacitor should be used close to the converter \(\mathrm{V}_{\mathrm{Cc}}\) pin and values of \(1 \mu \mathrm{~F}\) or greater are recommended. If an unregulated voltage is available in the

Functional Description (Continued)
system, a separate LM340LAZ-5.0, TO-92, 5V voltage regulator for the converter (and the other analog circuitry) will greatly reduce digital noise on the \(\mathrm{V}_{\mathrm{CC}}\) supply.
A single point analog ground that is separate from the logic ground points should be used. The power supply bypass
capacitor and the self-clocking capacitor (if used) should both be returned to the digital ground. Any \(\mathrm{V}_{\text {REF }}\) bypass capacitors, analog input filters capacitors, or input signal shielding should be returned to the analog ground point.


DS005261-16
FIGURE 5. Zero-Shift and Span-Adjust ( \(2 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq 5 \mathrm{~V}\) )

\section*{Typical Applications}


Typical Applications (Continued)


TRI-STATE Test Circuits and Waveforms

\(\mathrm{t}_{\mathrm{r}}=20 \mathrm{~ns}\)

\(\mathrm{t}_{\mathrm{r}}=20 \mathrm{~ns}\)



Physical Dimensions inches (millimeters) unless otherwise noted


Hermetic Dual-In-Line Package (J)
Order Number ADC1005BCJ, ADC1005BCJ-1,
ADC1005CCJ or ADC1005CCJ-1
NS Package Number J20A

\section*{LIFE SUPPORT POLICY}

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:
1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

National Semiconductor
Corporation
Americas
Email: support@nsc.com
www.national.com

National Semiconductor Europe

Fax: +49 (0) 180-530 8586 Email: europe.support@nsc.com
Deutsch Tel: +49 (0) 6995086208
English Tel: +44 (0) 8702402171
Français Tel: +33 (0) 141918790

National Semiconductor

\section*{Asia Pacific Customer}

Response Group
National Semiconductor

Tel: 65-2544466
Email: ap.support@nsc.com

Tel: 81-3-5639-7560

\section*{Japan Ltd.}

Fax: 81-3-5639-7507

\footnotetext{
National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.
}```

