### **General Description**

The MAX6443–MAX6452 low-current microprocessor reset circuits feature single or dual manual reset inputs with an extended 6.72s setup period. Because of the extended setup period, short switch closures (nuisance resets) are ignored.

On all devices, the reset output asserts when any of the monitored supply voltages drops below its specified threshold. The reset output remains asserted for the reset timeout period (210ms typ) after all monitored supplies exceed their reset thresholds. The reset output is one-shot pulse asserted for the reset timeout period (140ms min) when selected manual reset input(s) are held low for an extended setup timeout period of 6.72s. These devices ignore manual reset transitions of less than 6.72s (typ).

The MAX6443–MAX6448 are single fixed-voltage µP supervisors. The MAX6443/MAX6444 have a single extended manual reset input. The MAX6445/MAX6446 have two extended manual reset inputs. The MAX6447/ MAX6448 have one extended and one immediate manual reset input.

The MAX6449–MAX6452 have one fixed-threshold  $\mu P$  supervisor and one adjustable-threshold  $\mu P$  supervisor. The MAX6449/MAX6450 have two delayed manual reset inputs. The MAX6451/MAX6452 have one delayed and one immediate manual reset input.

The MAX6443–MAX6452 have an active-low RESET with push-pull or open-drain output logic options. These devices, offered in small SOT packages, are fully guaranteed over the extended temperature range (-40°C to +85°C).

**Applications** 

Consumer Electronics DVD Players Modems MP3 Players Industrial Equipment Automotive Medical Devices

Set-Top Boxes

### Features

MAX6443-MAX6452

- Single- or Dual-Supply Voltage Monitors
- Precision Factory-Set Reset Thresholds from 1.6V to 4.6V
- Adjustable Threshold to Monitor Voltages Down to 0.63V (MAX6449–MAX6452)
- Single or Dual Manual Reset Inputs with Extended 6.72s Setup Period
- Optional Short Setup Time Manual Reset Input (MAX6447/MAX6448 and MAX6451/MAX6452)
- Immune to Short Voltage Transients
- Low 6µA Supply Current
- Guaranteed Valid Reset Down to V<sub>CC</sub> = 1.0V
- Active-Low RESET (Push-Pull or Open-Drain) Outputs
- ♦ 140ms (min) Reset Timeout Period
- Small SOT143 and SOT23 Packages

### Ordering Information

| PART           | TEMP RANGE     | PIN-PACKAGE |
|----------------|----------------|-------------|
| MAX6443 USL -T | -40°C to +85°C | 4 SOT143-4  |
| MAX6444 USL -T | -40°C to +85°C | 4 SOT143-4  |

**Note:** The "\_\_\_" is a placeholder for the threshold voltage level of the devices. A desired threshold level is set by the two-number suffix found in Table 1. All devices are available in tapeand-reel only. There is a 2500-piece minimum order increment for standard versions (Table 2). Sample stock is typically held on standard versions only. Nonstandard versions require a minimum order increment of 10,000 pieces. Contact factory for availability.

# **Pin Configurations**



### 

\_ Maxim Integrated Products 1

For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

### **ABSOLUTE MAXIMUM RATINGS**

All Voltages Referenced to GND

| V <sub>CC</sub>         | 0.3V to +6V                      |
|-------------------------|----------------------------------|
| Open-Drain RESET        | 0.3V to +6V                      |
| Push-Pull RESET         | 0.3V to (V <sub>CC</sub> + 0.3V) |
| MR1, MR2, MR2, RSTIN    | 0.3V to +6V                      |
| Input Current, All Pins | ±20mA                            |

| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) |              |
|-------------------------------------------------------|--------------|
| 4-Pin SOT143-4 (derate 4.0mW/°C above +70°C           | C)320mW      |
| 5-Pin SOT23-5 (derate 7.1mW/°C above +70°C)           | 571mW        |
| 6-Pin SOT23-6 (derate 8.7mW/°C above +70°C)           | 696mW        |
| Operating Temperature Range40                         | 0°C to +85°C |
| Junction Temperature                                  | +150°C       |
| Storage Temperature Range65°                          | °C to +150°C |
| Lead Temperature (soldering, 10s)                     | +300°C       |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **ELECTRICAL CHARACTERISTICS**

 $(V_{CC} = 1.0V \text{ to } 5.5V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C, \text{ unless otherwise specified. Typical values are at T_A = +25^{\circ}C.)$  (Note 1)

| PARAMETER                                     | SYMBOL            | CONDITIONS                                               |                                               | MIN   | TYP               | MAX   | UNITS  |
|-----------------------------------------------|-------------------|----------------------------------------------------------|-----------------------------------------------|-------|-------------------|-------|--------|
| Operating Voltage Range                       | V <sub>CC</sub>   |                                                          |                                               | 1.0   |                   | 5.5   | V      |
|                                               |                   | $V_{CC} = 5.5V$ , no load                                |                                               |       | 7                 | 20    |        |
| VCC Supply Current                            | ICC               | $V_{CC} = 3.6V$ , no load                                |                                               |       | 6                 | 16    | μΑ     |
|                                               |                   | 46                                                       |                                               | 4.50  | 4.63              | 4.75  |        |
|                                               |                   | 44                                                       |                                               | 4.25  | 4.38              | 4.50  |        |
|                                               |                   | 31                                                       |                                               | 3.00  | 3.08              | 3.15  |        |
|                                               |                   | 29                                                       |                                               | 2.85  | 2.93              | 3.00  |        |
| V <sub>CC</sub> Reset Threshold               | VTH               | 26                                                       |                                               | 2.55  | 2.63              | 2.70  | V      |
|                                               |                   | 23                                                       |                                               | 2.25  | 2.32              | 2.38  |        |
|                                               |                   | 22                                                       |                                               | 2.12  | 2.19              | 2.25  |        |
| .DataSheet4U.com                              |                   | 17                                                       |                                               | 1.62  | 1.67              | 1.71  |        |
|                                               |                   | 16                                                       |                                               | 1.52  | 1.58              | 1.62  |        |
| Reset Threshold Tempco                        |                   |                                                          |                                               |       | 60                |       | ppm/°C |
| Reset Threshold Hysteresis                    |                   |                                                          |                                               |       | $2 \times V_{TH}$ |       | mV     |
| RSTIN Throshold                               |                   | MAYEAAQ MAYEAE2                                          | $T_A = 0^{\circ}C$ to $+85^{\circ}C$          | 0.615 | 0.630             | 0.645 | V      |
|                                               | VIH-RSTIN         | 10127/0449-10127/0492                                    | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | 0.610 |                   | 0.650 | v      |
| RSTIN Threshold Hysteresis                    | V <sub>HYST</sub> | MAX6449-MAX6452                                          |                                               |       | 2.5               |       | mV     |
| RSTIN Input Current                           | IRSTIN            | MAX6449-MAX6452                                          |                                               | -25   |                   | +25   | nA     |
| RSTIN to Reset Output Delay                   |                   | MAX6449–MAX6452, V <sub>RSTIN</sub> falling at<br>1mV/µs |                                               |       | 15                |       | μs     |
| Reset Timeout Period                          | t <sub>RP</sub>   |                                                          |                                               | 140   | 210               | 280   | ms     |
| V <sub>CC</sub> to RESET Output Delay         | t <sub>RD</sub>   | V <sub>CC</sub> falling at 1mV/µs                        |                                               |       | 20                |       | μs     |
| MR1 Minimum Setup Period<br>Pulse Width       | t <sub>MR</sub>   |                                                          |                                               | 4.48  | 6.72              | 8.96  | S      |
| MR1 + MR2 Minimum Setup<br>Period Pulse Width |                   | MAX6445/MAX6446/N                                        | /AX6449/MAX6450                               | 4.48  | 6.72              | 8.96  | S      |

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{CC} = 1.0V \text{ to } 5.5V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C, \text{ unless otherwise specified. Typical values are at T_A = +25^{\circ}C.)$  (Note 1)

| PARAMETER                                            | SYMBOL          | CONDITIONS                                                                   | MIN                 | ТҮР | MAX                 | UNITS |
|------------------------------------------------------|-----------------|------------------------------------------------------------------------------|---------------------|-----|---------------------|-------|
| MR2 Minimum Setup Period<br>Pulse Width              |                 | MAX6447/MAX6448/MAX6451/MAX6452                                              | 1                   |     |                     | μs    |
| MR2 Glitch Rejection                                 |                 | MAX6447/MAX6448/MAX6451/MAX6452                                              |                     | 100 |                     | ns    |
| MR2 to RESET Delay                                   |                 | MAX6447/MAX6448/MAX6451/MAX6452                                              |                     | 200 |                     | ns    |
| Manual Reset Timeout Period                          | tMRP            |                                                                              | 140                 | 210 | 280                 | ms    |
| $\overline{\text{MR1}}$ to $V_{CC}$ Pullup Impedance |                 |                                                                              | 25                  | 50  | 75                  | kΩ    |
| $\overline{\text{MR2}}$ to $V_{CC}$ Pullup Impedance |                 | MAX6445/MAX6446/MAX6449/MAX6450                                              | 25                  | 50  | 75                  | kΩ    |
|                                                      |                 | $V_{CC} \ge 1.00V$ , $I_{SINK} = 50\mu A$ , $\overline{RESET}$ asserted      |                     |     | 0.3                 |       |
| RESET Output Low                                     |                 | $V_{CC} \ge 1.20V$ , $I_{SINK} = 100\mu A$ , $\overline{RESET}$ asserted     |                     |     | 0.3                 |       |
| (Open Drain or Push-Pull)                            | VOL             | $V_{CC} \ge 2.55V$ , $I_{SINK} = 1.2mA$ , $\overline{RESET}$ asserted        |                     |     | 0.3                 | V     |
|                                                      |                 | $V_{CC} \ge 4.25V$ , $I_{SINK} = 3.2mA$ , $\overline{RESET}$ asserted        |                     |     | 0.4                 |       |
|                                                      |                 | $V_{CC} \ge 1.80V$ , $I_{SOURCE} = 200\mu A$ , $\overline{RESET}$ deasserted | $0.8 \times V_{CC}$ |     |                     |       |
| RESET Output High<br>(Push-Pull)                     | V <sub>OH</sub> | $V_{CC} \ge 3.15V$ , $I_{SOURCE} = 500\mu A$ , RESET deasserted              | $0.8 \times V_{CC}$ |     |                     | V     |
|                                                      |                 | $V_{CC} \ge 4.75V$ , $I_{SOURCE} = 800\mu A$ , RESET deasserted              | $0.8 \times V_{CC}$ |     |                     |       |
| RESET Open-Drain Leakage                             | Ilkg            | RESET deasserted                                                             |                     |     | 1                   | μA    |
| MR1, MR2, MR2<br>Input Low Voltage                   | VIL             |                                                                              |                     | 0.3 | 3 × V <sub>CC</sub> | V     |
| MR1, MR2, MR2<br>Input High Voltage                  | VIH             |                                                                              | $0.7 \times V_{CC}$ |     |                     | V     |

Note 1: Devices production tested at +25°C. Overtemperature limits are guaranteed by design.



**Typical Operating Characteristics** 

# Pin Description

|                    |                    | PIN                |                    |                    |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------------|--------------------|--------------------|--------------------|--------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MAX6443<br>MAX6444 | MAX6445<br>MAX6446 | MAX6447<br>MAX6448 | MAX6449<br>MAX6450 | MAX6451<br>MAX6452 | NAME  | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1                  | 2                  | 2                  | 2                  | 2                  | GND   | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 2                  | 1                  | 1                  | 1                  | 1                  | RESET | Active-Low Push-Pull or Open-Drain Output. $\overline{\text{RESET}}$ changes from high to low when $V_{CC}$ or RSTIN drops below its selected reset threshold and remains low for the 210ms reset timeout period after all monitored power-supply inputs exceed their selected reset thresholds. $\overline{\text{RESET}}$ is one-shot pulsed low for the reset timeout period (140ms min) after selected manual reset inputs are asserted longer than the specified setup period. For the open-drain output, use a minimum 20k $\Omega$ pullup resistor to $V_{CC}$ . |
| 3                  | _                  | 3                  | _                  | 3                  | MR1   | Manual Reset Input, Active Low. Internal $50k\Omega$ pullup to $V_{CC}$ . Pull $\overline{MR1}$ low for the typical input pulse width (6.72s) to one-shot pulse $\overline{RESET}$ for the reset timeout period.                                                                                                                                                                                                                                                                                                                                                       |
| _                  | 3                  | _                  | 3                  | _                  |       | Manual Reset Input, Active Low. Pull both $\overline{\text{MR1}}$ and $\overline{\text{MR2}}$ low for the typical input pulse width (6.72s) to one-shot pulse $\overline{\text{RESET}}$ for the reset timeout period.                                                                                                                                                                                                                                                                                                                                                  |
| 4                  | 4                  | 4                  | 4                  | 4                  | Vcc   | V <sub>CC</sub> Voltage Input. Power supply and input for the primary microprocessor voltage reset monitor.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| <br>)ataSheet4U    | 5<br>com           | _                  | 6                  | _                  | MR2   | Manual Reset Input, Active Low. Internal $50k\Omega$ pullup to V <sub>CC</sub> . Pull both $\overline{MR1}$ and $\overline{MR2}$ low for the typical input pulse width (6.72s) to one-shot pulse RESET for the reset timeout period.                                                                                                                                                                                                                                                                                                                                   |
| _                  |                    | 5                  | _                  | 6                  | MR2   | Manual Reset Input. Pull the MR2 high to immediately one-shot pulse RESET for the reset timeout period.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                    | _                  |                    | 5                  | 5                  | RSTIN | Reset Input. High-impedance input to the adjustable reset comparator. Connect RSTIN to the center point of an external resistor-divider to set the threshold of the externally monitored voltage.                                                                                                                                                                                                                                                                                                                                                                      |

# **Detailed Description**

#### Reset Output

The reset output is typically connected to the reset input of a microprocessor ( $\mu$ P). A  $\mu$ P's reset input starts or restarts the  $\mu$ P in a known state. The MAX6443– MAX6452  $\mu$ P supervisory circuits provide the reset logic to prevent code-execution errors during powerup, power-down and brownout conditions (see the *Typical Operating Circuit*).

RESET changes from high to low whenever the monitored voltages (RSTIN or V<sub>CC</sub>) drop below the reset threshold voltages. Once V<sub>RSTIN</sub> and V<sub>CC</sub> exceed their respective reset threshold voltages, RESET remains low for the reset timeout period and then goes high. RESET is one-shot pulsed whenever selected manual reset inputs are asserted. RESET stays asserted for the normal reset timeout period (140ms min).

**RESET** is guaranteed to be in the proper output logic state for V<sub>CC</sub> inputs  $\ge$  1V. For applications requiring valid reset logic when V<sub>CC</sub> is less than 1V, see the *Ensuring a Valid RESET Output Down to V<sub>CC</sub> = 0V* section.



#### Manual Reset Input Options

Unlike typical manual reset functions associated with supervisors, each device in the MAX6443-MAX6452 family includes at least one manual reset input, which must be held logic-low for an extended setup period (6.72s typ) before the RESET output asserts. When valid manual reset input conditions/setup periods are met, the RESET output is one-shot pulse asserted low for a fixed reset timeout period (140ms min). Existing front-panel pushbutton switches (i.e., power on/off, channel up/down, or mode select) can be used to drive the manual reset inputs. The extended manual reset setup period prevents nuisance system resets during normal front-panel usage or resulting from inadvertent short-term pushbutton closure.

The MAX6443/MAX6444, MAX6447/MAX6448, and MAX6451/MAX6452 include a single manual reset input with extended setup period (MR1). The MAX6445/ MAX6446 and MAX6449/MAX6450 include two manual reset inputs (MR1 and MR2) with extended setup periods. For dual MR1, MR2 devices, both inputs must be held low simultaneously for the extended setup period (6.72s typ) before the reset output is pulse asserted. The dual extended setup provides greater protection from nuisance resets. (For example, the user or service technician is informed to simultaneously push both the on/off button and the channel-select button for 6.72s to reset the system.)

The MAX6443-MAX6452 RESET output is pulse asserted once for the reset timeout period after each valid manual reset input condition. At least one manual reset input www.Dmustbetteleased (go high) and then be driven low for the extended setup period before RESET asserts again. Internal timing circuitry debounces low-to-high manual reset logic transitions, so no external circuitry is required. Figure 1 illustrates the single manual reset function of the MAX6443/MAX6444 single-voltage monitors, and Figure 2 represents the dual manual reset function of the MAX6445/MAX6446 and MAX6449/MAX6450.

The MAX6447/MAX6448 and MAX6451/MAX6452 include both an extended setup period and immediate setup period manual reset inputs. A low-to-high MR2 rising edge transition immediately pulse asserts the RESET output for the reset timeout period (140ms min). If the MAX6447/MAX6448 and MAX6451/MAX6452 MR2 input senses another rising edge before the end of the 140ms timeout period (Figure 3), the internal timer clears and begins counting again. If no rising edges are detected within the 210ms timeout period, RESET deasserts. The high-to-low transition on MR2 input is internally debounced for 210ms to ensure that



Figure 1. MAX6443/MAX6444 Manual Reset Timing Diagram



Figure 2. MAX6445/MAX6446/MAX6449/MAX64450 Manual Reset Timing Diagram

there are no false RESET assertions when MR2 is driven from high to low (Figure 4). The MR2 input can be used for system test purposes or smart-card-detect applications (see the Applications Information section).

#### Adjustable Input Voltage (RSTIN)

The MAX6449-MAX6452 monitor the voltage on RSTIN using an adjustable reset threshold set with an external resistor voltage-divider (Figure 5). Use the following formula to calculate the externally monitored voltage (VMON-TH):

 $V_{MON-TH} = V_{TH-RSTIN} \times (R1 + R2) / R2$ 

where V<sub>MON-TH</sub> is the desired reset threshold voltage and V<sub>TH-RSTIN</sub> is the reset input threshold (0.63V). Resistors R1 and R2 can have very high values to minimize current consumption because of low leakage currents. Set R2 to some conveniently high value (250k $\Omega$ , for example), and calculate R1 based on the desired reset threshold voltage, using the following formula:

 $R1 = R2 \times (V_{MON-TH} / V_{TH-RSTIN} - 1) \Omega$ 

M/IXI/M

MAX6443-MAX6452



Figure 3. MAX6447/MAX6448/MAX6451/MAX6452 MR2 Assertion DebouncingTiming Diagram



Figure 5. Calculating the Monitored Threshold Voltages

# **Applications Information**

#### Interrupt Before Reset

To minimize data loss and speed system recovery, many applications interrupt the processor or reset only portions of the system before a processor hard reset is asserted. The extended setup time of the MAX6443– MAX6452 manual reset inputs allows the same pushbutton (connected to both the processor interrupt and the extended MR1 input, as shown in Figure 6) to control both the interrupt and hard reset functions. If the pushbutton is closed for less than 6.72s, the processor is only interrupted. If the system still does not respond properly, the pushbutton (or two buttons for the dual manual reset) can be closed for the full extended setup period to hard reset the processor. If desired, connect an LED to the RESET output to blink off (or on) for the reset timeout period to signify when the pushbutton is









Figure 6. Interrupt Before Reset Application Circuit

closed long enough for a hard reset (the same LED might be used as the front-panel power-on display).

#### Smart Card Insertion/Removal

The MAX6447/MAX6448/MAX6451/MAX6452 dual manual resets are useful in applications in which both an extended and immediate setup periods are needed. Figure 7 illustrates the insertion and removal of a smart card. MR1 monitors a front-panel pushbutton. When closed for 6.72s, RESET one-shot pulses low for 140ms min. Because MR1 is internally pulled to V<sub>CC</sub> through a 50k $\Omega$  resistor, the front-panel switch can be connected to



Figure 7. MAX6451/MAX6452 Application Circuit

a microprocessor for general-purpose I/O control. MR2 monitors a switch to detect when a smart card is inserted. When the switch is closed high (card inserted), RESET www.Done:shot/putses low for 140ms. MR2 is internally debounced for 210ms to prevent false resets when the smart card is removed.

#### Interfacing to Other Voltages for Logic Compatibility

The open-drain  $\overrightarrow{\text{RESET}}$  output can be used to interface to a  $\mu$ P with other logic levels. As shown in Figure 8, the open-drain output can be connected to voltages from 0 to 6V.

Generally, the pullup resistor connected to the RESET connects to the supply voltage that is being monitored at the IC's V<sub>CC</sub> pin. However, some systems may use the open-drain output to level-shift from the monitored supply to reset circuitry powered by some other supply (Figure 8). Keep in mind that as the supervisor's V<sub>CC</sub> decreases toward 1V, so does the IC's ability to sink current at RESET. RESET is pulled high as V<sub>CC</sub> decays toward 0. The voltage where this occurs depends on the pullup resistor value and the voltage to which it is connected.



Figure 8. Interfacing to Other Voltage Levels

#### Ensuring a Valid RESET Down to VCC = 0V (Push-Pull RESET)

When V<sub>CC</sub> falls below 1V, RESET current-sinking capabilities decline drastically. The high-impedance CMOS-logic inputs connected to RESET can drift to undetermined voltages. This presents no problems in most applications, because most  $\mu$ Ps and other circuitry do not operate with V<sub>CC</sub> below 1V.

In applications in which RESET must be valid down to 0V, add a pulldown resistor between RESET and GND for the push-pull outputs. The resistor sinks any stray leakage currents, holding RESET low (Figure 9). The value of the pulldown resistor is not critical;  $100k\Omega$  is large enough not to load RESET and small enough to pull RESET to ground. The external pulldown cannot be used with the open-drain reset outputs.

#### **Transient Immunity**

In addition to issuing a reset to the  $\mu$ P during power-up, power-down, and brownout conditions, these supervisors are relatively immune to short-duration falling transients (glitches). The graph Maximum Transient Duration vs. Reset Threshold Overdrive in the *Typical Operating Characteristics* section shows this relationship.



MAX6443-MAX6452



Figure 9. Ensuring  $\overline{RESET}$  Valid to  $V_{CC} = 0$ 

The area below the curves of the graph is the region in which these devices typically do not generate a reset pulse. This graph was generated using a falling pulse applied to V<sub>CC</sub>, starting above the actual reset threshold (V<sub>TH</sub>) and ending below it by the magnitude indicated (reset threshold overdrive). As the magnitude of the transient increases (V<sub>CC</sub> goes further below the reset threshold), the maximum allowable pulse width decreases. Typically, a V<sub>CC</sub> transient that goes 100mV below the reset threshold and lasts 20µs or less does not cause a reset pulse to be asserted.

www.DataSheet4U.com

Chip Information

TRANSISTOR COUNT: 1384 PROCESS: BICMOS

#### Table 1. Reset Voltage Threshold

| PART NO. SUFFIX<br>() | V <sub>CC</sub> NOMINAL<br>VOLTAGE<br>THRESHOLD (V) |
|-----------------------|-----------------------------------------------------|
| 46                    | 4.625                                               |
| 44                    | 4.375                                               |
| 31                    | 3.075                                               |
| 29                    | 2.925                                               |
| 26                    | 2.625                                               |
| 23                    | 2.313                                               |
| 22                    | 2.188                                               |
| 17                    | 1.665                                               |
| 16                    | 1.575                                               |

### Table 2. Standard Versions Table

| PART         | TOP<br>MARK | PART         | TOP<br>MARK |
|--------------|-------------|--------------|-------------|
| MAX6443US16L | KAFW        | MAX6448UK16L | AEER        |
| MAX6443US23L | KAFX        | MAX6448UK23L | AEES        |
| MAX6443US26L | KAFY        | MAX6448UK26L | AEET        |
| MAX6443US29L | KAFK        | MAX6448UK29L | AEEU        |
| MAX6443US46L | KAFZ        | MAX6448UK46L | AEEV        |
| MAX6444US16L | KAGA        | MAX6449UT16L | ABEL        |
| MAX6444US23L | KAGB        | MAX6449UT23L | ABNP        |
| MAX6444US26L | KAGC        | MAX6449UT26L | ABNQ        |
| MAX6444US29L | KAGD        | MAX6449UT29L | ABNR        |
| MAX6444US46L | KAFL        | MAX6449UT46L | ABNS        |
| MAX6445UK16L | AEEF        | MAX6450UT16L | ABEM        |
| MAX6445UK23L | AEEG        | MAX6450UT23L | ABNX        |
| MAX6445UK26L | AEEH        | MAX6450UT26L | ABNY        |
| MAX6445UK29L | AEEI        | MAX6450UT29L | ABNZ        |
| MAX6445UK46L | AEAO        | MAX6450UT46L | ABOA        |
| MAX6446UK16L | AEEN        | MAX6451UT16L | ABNT        |
| MAX6446UK23L | AEEO        | MAX6451UT23L | ABEN        |
| MAX6446UK26L | AEEP        | MAX6451UT26L | ABNU        |
| MAX6446UK29L | AEAP        | MAX6451UT29L | ABNV        |
| MAX6446UK46L | AEEQ        | MAX6451UT46L | ABNW        |
| MAX6447UK16L | AEEJ        | MAX6452UT16L | ABOB        |
| MAX6447UK23L | AEEK        | MAX6452UT23L | ABOC        |
| MAX6447UK26L | AEAQ        | MAX6452UT26L | ABOD        |
| MAX6447UK29L | AEEL        | MAX6452UT29L | ABOE        |
| MAX6447UK46L | AEEM        | MAX6452UT46L | ABOF        |



### **Ordering Information (continued)**

|            | PART           | TEMP RANGE     | PIN-PACKAGE |
|------------|----------------|----------------|-------------|
| νασασαζ Γ  | MAX6445 UKL -T | -40°C to +85°C | 5 SOT23-5   |
| VV VV VV.L | MAX6446 UKL -T | -40°C to +85°C | 5 SOT23-5   |
|            | MAX6447 UKL -T | -40°C to +85°C | 5 SOT23-5   |
|            | MAX6448 UKL -T | -40°C to +85°C | 5 SOT23-5   |
|            | MAX6449 UTL -T | -40°C to +85°C | 6 SOT23-6   |
|            | MAX6450 UTL -T | -40°C to +85°C | 6 SOT23-6   |
|            | MAX6451 UTL -T | -40°C to +85°C | 6 SOT23-6   |
|            | MAX6452 UTL -T | -40°C to +85°C | 6 SOT23-6   |

**Note:** The "\_\_\_" is a placeholder for the threshold voltage level of the devices. A desired threshold level is set by the two-number suffix found in Table 1. All devices are available in tapeand-reel only. There is a 2500-piece minimum order increment for standard versions (Table 2). Sample stock is typically held on standard versions only. Nonstandard versions require a minimum order increment of 10,000 pieces. Contact factory for availability.

**Typical Operating Circuit** 



### \_Selector Guide

| PART    | MR1<br>SETUP | MR2<br>(NO SETUP) | MR2<br>SETUP | RSTIN | PUSH-PULL RESET | OPEN-DRAIN RESET      |
|---------|--------------|-------------------|--------------|-------|-----------------|-----------------------|
| MAX6443 | 6.72s        | —                 | _            | _     | ~               | —                     |
| MAX6444 | 6.72s        | —                 |              | _     | —               | ~                     |
| MAX6445 | 6.72s        | —                 | 6.72s        | _     | ~               | —                     |
| MAX6446 | 6.72s        | —                 | 6.72s        | _     | —               | ~                     |
| MAX6447 | 6.72s        | ~                 |              | _     | ~               | —                     |
| MAX6448 | 6.72s        | ~                 |              |       | —               | <ul> <li>✓</li> </ul> |
| MAX6449 | 6.72s        | _                 | 6.72s        | ~     | ~               | —                     |
| MAX6450 | 6.72s        | —                 | 6.72s        | ~     | —               | ~                     |
| MAX6451 | 6.72s        | ~                 |              | ~     | ~               | _                     |
| MAX6452 | 6.72s        | ~                 |              | ~     |                 | ~                     |

\*Other timing options may be available. Contact factory for availability.



# Functional Diagram

### **Package Information**

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.)



MAX6443-MAX6452

# μP Reset Circuits with Long Manual Reset Setup Period

### **Package Information (continued)**

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to **www.maxim-ic.com/packages**.)



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600

© 2003 Maxim Integrated Products

Printed USA

**MAXIM** is a registered trademark of Maxim Integrated Products.

\_ 13