
#### Abstract

General Description The MAX5893 programmable interpolating, modulating, 500Msps, dual digital-to-analog converter (DAC) offers superior dynamic performance and is optimized for highperformance wideband, single-carrier transmit applications. The device integrates a selectable $2 x / 4 x / 8 x$ interpolating filter, a digital quadrature modulator, and dual 12-bit high-speed DACs on a single integrated circuit. At 30 MHz output frequency and 500 Msps update rate, the in-band SFDR is 84 dBc while consuming 1.1 W . The device also delivers 72dB ACLR for single-carrier WCDMA at a 61.44 MHz output frequency. The selectable interpolating filters allow lower input data rates while taking advantage of the high DAC update rates. These linear-phase interpolation filters ease reconstruction filter requirements and enhance the passband dynamic performance. Individual offset and gain programmability allow the user to calibrate out local oscillator (LO) feedthrough and sideband suppression errors generated by analog quadrature modulators. The MAX5893 features a fIM/4 digital image-reject modulator. This modulator generates a quadrature-modulated IF signal that can be presented to an analog I/Q modulator to complete the upconversion process. A second digital modulation mode allows the signal to be frequency-translated with image pairs at $\mathrm{fIm} / 2$ or $\mathrm{fIm} / 4$. The MAX5893 features a standard 1.8V CMOS, 3.3V tolerant data input bus for easy interface. A 3.3V SPITM port is provided for mode configuration. The programmable modes include the selection of $2 x / 4 x / 8 x$ interpolating filters, $\mathrm{f} / \mathrm{M} / 2, \mathrm{fI} \mathrm{M} / 4$ or no digital quadrature modulation with image rejection, channel gain and offset adjustment, and offset binary or two's complement data interface. Pin-compatible 14- and 16-bit devices are also available. Refer to the MAX5894 data sheet for the 14-bit version and the MAX5895 data sheet for the 16-bit version.


## Applications

Base Stations: 3G UMTS, CDMA, and GSM
Broadband Wireless Transmitters
Broadband Cable Infrastructure
Instrumentation and Automatic Test Equipment (ATE)
Analog Quadrature Modulation Architectures

Pin Configuration appears at end of data sheet.

SPI is a trademark of Motorola, Inc.
cdma2000 is a registered trademark of Telecommunications Industry Association.

Features

- 72 dB ACLR at fout $=61.44 \mathrm{MHz}$ (Single-Carrier WCDMA)
- Meets 3G UMTS, cdma2000®, GSM Spectral Masks (fout $=122 \mathrm{MHz}$ )
- Noise Spectral Density =-151dBFS/Hz at fout $=16 \mathrm{MHz}$
- 90 dBc SFDR at Low-IF Frequency (10MHz)
- 86dBc SFDR at High-IF Frequency (50MHz)
- Low Power: 511mW (fcLK = 100MHz)
- User Programmable

Selectable $2 x$, $4 x$, or $8 x$ Interpolating Filters $<0.01 \mathrm{~dB}$ Passband Ripple $>99 \mathrm{~dB}$ Stopband Rejection
Selectable Real or Complex Modulator Operation Selectable Modulator LO Frequency: OFF, $\mathrm{fIM}^{\prime} / 2$, or fim/4
Selectable Output Filter: Lowpass or Highpass Channel Gain and Offset Adjustment

- EV Kit Available (Order the MAX5893EVKIT)

Ordering Information

| PART | TEMP RANGE | PIN-PACKAGE |
| :--- | :--- | :--- |
| MAX5893EGK-D | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 68 QFN-EP* |
| MAX5893EGK+D | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 68 QFN-EP* |

$D=$ Dry pack.
*EP = Exposed pad
+Denotes a lead-free/RoHS-compliant package
Selector Guide

| PART | RESOLUTION <br> (BITS) | DAC UPDATE <br> RATE (Msps) | INPUT <br> LOGIC |
| :---: | :---: | :---: | :---: |
| MAX5893 | 12 | 500 | CMOS |
| MAX5894 | 14 | 500 | CMOS |
| MAX5895 | 16 | 500 | CMOS |
| MAX5898 | 16 | 500 | LVDS |

Simplified Diagram


# 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs 

## ABSOLUTE MAXIMUM RATINGS

DVDD1.8, AVDD1.8 to GND, DACREF . ..-0.3 V to +2.16 V AV DD3.3, $A V_{\text {CLK }}$, DV ${ }_{\text {DD3.3 }}$ to GND, DACREF........-0.3V to +3.9 V DATACLK, A0-A11, B0-B9,
SELIQ/B11, DATACLK/B10, $\overline{\mathrm{CS}}, \overline{R E S E T}$, SCLK,
SDI and SDO to GND, DACREF......-0.3V to (DV ${ }_{\text {DD3 } 3}+0.3 \mathrm{~V}$ )
CLKP, CLKN to GND, DACREF..............-0.3V to (AVCLK + 0.3V)
REFIO, FSADJ to GND, DACREF ........-0.3V to (AVDD3. $3+0.3 \mathrm{~V}$ )
OUTIP, OUTIN, OUTQP,
OUTQN to GND, DACREF ...................-1V to (AVDD3.3 + 0.3V)
Note 1: Thermal resistance based on a multilayer board with $4 \times 4$ via array in exposed pad area.
Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

$\left(\operatorname{DVD1.8}=A V_{D D 1.8}=1.8 \mathrm{~V}, A V_{C L K}=A V_{D D 3.3}=\mathrm{DV}_{\text {DD3 }} 3=3.3 \mathrm{~V}\right.$, modulator off, $2 x$ interpolation, DATACLK input mode, dual-port mode, $50 \Omega$ double-terminated outputs, external reference at $1.25 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.) (Note 2)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STATIC PERFORMANCE |  |  |  |  |  |  |  |
| Resolution |  |  |  |  | 12 |  | Bits |
| Differential Nonlinearity | DNL |  |  |  | $\pm 0.5$ |  | LSB |
| Integral Nonlinearity | INL |  |  |  | $\pm 1$ |  | LSB |
| Offset Error | OS |  |  | -0.025 | $\pm 0.003$ | +0.025 | \%FS |
| Offset Drift |  |  |  |  | $\pm 0.03$ |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Full-Scale Gain Error | GEFS |  |  | -4 | $\pm 0.6$ | +4 | \%FS |
| Gain-Error Drift |  |  |  |  | $\pm 110$ |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Full-Scale Output Current | IOUTFS |  |  | 2 |  | 20 | mA |
| Output Compliance |  |  |  | -0.5 |  | +1.1 | V |
| Output Resistance | Rout |  |  |  | 1 |  | $\mathrm{M} \Omega$ |
| Output Capacitance | Cout |  |  |  | 5 |  | pF |
| DYNAMIC PERFORMANCE |  |  |  |  |  |  |  |
| Maximum Clock Frequency | fCLK |  |  | 500 |  |  | MHz |
| Minimum Clock Frequency | fCLK |  |  |  |  | 1 | MHz |
| Maximum DAC Update Rate | fDAC | $\mathrm{f}_{\mathrm{DAC}}=\mathrm{f}_{\text {CLK }}$ or f f AC $=\mathrm{f} C L K / 2$ |  | 500 |  |  | Msps |
| Minimum DAC Update Rate | fDAC | $\mathrm{f}_{\mathrm{DAC}}=\mathrm{f}_{\text {CLK }}$ or f $\mathrm{f} A \mathrm{C}=\mathrm{f}$ CLK/2 |  |  |  | 1 | Msps |
| Maximum Input Data Rate | fDATA |  |  | 125 |  |  | MWps |
| Noise Spectral Density |  | $\begin{aligned} & \text { fDATACLK = 125MHz, } \\ & \text { fOUT = 16MHz, foFFSET } \\ & =10 \mathrm{MHz},-12 \mathrm{dBFS} \end{aligned}$ | No interpolation |  | -151 |  | $\begin{gathered} \text { dBFS/ } \\ \mathrm{Hz} \end{gathered}$ |
|  |  |  | 2x interpolation |  | -147 |  |  |
|  |  |  | 4 x interpolation |  | -148 |  |  |
|  |  | fDATACLK $=125 \mathrm{MHz}$, fout $=16 \mathrm{MHz}$, foFFSET = 10MHz, OdBFS | 4x interpolation |  | -145 |  |  |

# 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs 

## ELECTRICAL CHARACTERISTICS (continued)

 mode, $50 \Omega$ double-terminated outputs, external reference at $1.25 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.) (Note 2)


## 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs

## ELECTRICAL CHARACTERISTICS (continued)

 mode, $50 \Omega$ double-terminated outputs, external reference at $1.25 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.) (Note 2)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Propagation Delay | tpD | 1x interpolation (Note 4) |  | 2.9 |  | ns |
| Output Rise Time | trise | 10\% to 90\% (Note 5) |  | 0.75 |  | ns |
| Output Fall Time | tFALL | 10\% to 90\% (Note 5) |  | 1 |  | ns |
| Output Settling Time |  | To 0.5\% (Note 5) |  | 11 |  | ns |
| Output Bandwidth |  | -1dB bandwidth (Note 6) |  | 240 |  | MHz |
| Passband Width |  | Ripple $<-0.01 \mathrm{~dB}$ |  | $\begin{gathered} 0.4 \times \\ \text { fDATA } \end{gathered}$ |  |  |
| Stopband Rejection |  | $0.604 \times$ fDATA, 2 x interpolation |  | 100 |  | dB |
|  |  | $0.604 \times$ fDATA, 4 x interpolation |  | 100 |  |  |
|  |  | $0.604 \times$ fDATA, $8 \times$ interpolation |  | 100 |  |  |
| Data Latency |  | 1 x interpolation |  | 22 |  | Clock Cycles |
|  |  | 2 x interpolation |  | 70 |  |  |
|  |  | 4 x interpolation |  | 146 |  |  |
|  |  | 8x interpolation |  | 311 |  |  |
| DAC INTERCHANNEL MATCHING |  |  |  |  |  |  |
| Gain Match | $\Delta$ Gain | fout = DC - 80MHz, loutrs = 20mA |  | $\pm 0.1$ |  | dB |
| Gain-Match Tempco | $\Delta$ Gain/ ${ }^{\circ} \mathrm{C}$ | IOUTFS $=20 \mathrm{~mA}$ |  | $\pm 0.02$ |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Phase Match | $\Delta$ Phase | fout $=60 \mathrm{MHz}$, loutfs $=20 \mathrm{~mA}$ |  | $\pm 0.13$ |  | Deg |
| Phase-Match Tempco | $\Delta$ Phase $/{ }^{\circ} \mathrm{C}$ | fout $=60 \mathrm{MHz}$, loutfs $=20 \mathrm{~mA}$ |  | $\pm 0.006$ |  | Deg/ ${ }^{\circ} \mathrm{C}$ |
| DC Gain Match |  | IOUTFS $=20 \mathrm{~mA}$ | -0.2 | $\pm 0.04$ | +0.2 | dB |
| Channel-to-Channel Crosstalk |  | fout $=50 \mathrm{MHz}, \mathrm{fDAC}=250 \mathrm{MHz}, 0 \mathrm{dBFS}$ |  | -90 |  | dB |

## REFERENCE

| Reference Input Range |  |  | 0.125 | 1.250 | V |  |
| :--- | :---: | :--- | :---: | :---: | :---: | :---: |
| Reference Output Voltage | V REFIO $^{\prime}$ | Internal reference | 1.14 | 1.20 | 1.27 | V |
| Reference Input Resistance | RREFIO |  |  | 10 | $\mathrm{k} \Omega$ |  |
| Reference Voltage Drift |  |  |  | $\pm 50$ | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |  |

CMOS LOGIC INPUT/OUTPUT (A11-A0, SELIQ/B11, DATACLK/B10, B9-B0, DATACLK)


## 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs

## ELECTRICAL CHARACTERISTICS (continued)

 mode, $50 \Omega$ double-terminated outputs, external reference at $1.25 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.) (Note 2)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output High Voltage | VOH | 2004A load | $0.8 \times$ <br> DVDD3. 3 |  |  | V |
| Output Low Voltage | Vol | 2004A load |  |  | $0.2 \times$ <br> DVDD3.3 | V |
| Output Leakage Current |  | Three-state |  | 1 |  | $\mu \mathrm{A}$ |
| Rise/Fall Time |  | CLOAD $=10 \mathrm{pF}, 20 \%$ to 80\% |  | 1.6 |  | ns |
| CLOCK INPUT (CLKP, CLKN) |  |  |  |  |  |  |
| Differential Input Voltage Swing | $V_{\text {DIFF }}$ | Sine-wave input |  | > 1.5 |  | VP-P |
|  |  | Square-wave input |  | > 0.5 |  |  |
| Differential Input Slew Rate |  |  |  | > 100 |  | V/us |
| Common-Mode Voltage | $\mathrm{V}_{\text {COM }}$ | AC-coupled |  | AVCLK/2 |  | V |
| Input Resistance | RCLK |  |  | 5 |  | k $\Omega$ |
| Input Capacitance | CCLK |  |  | 3 |  | pF |
| Minimum Clock Duty Cycle |  |  |  | 45 |  | \% |
| Maximum Clock Duty Cycle |  |  |  | 55 |  | \% |
| CLKP/CLKN, DATACLK TIMING (Figure 4) (Notes 7, 8) |  |  |  |  |  |  |
| CLK to DATACLK Delay | tD | DATACLK output mode, CLOAD $=10 \mathrm{pF}$ |  | 6.2 |  | ns |
| Data Hold Time, DATACLK Input/Output (Pin 14) | tDH | Capturing rising edge | 1.0 |  |  | ns |
|  |  | Capturing falling edge | 2.1 |  |  |  |
| Data Setup Time, DATACLK Input/Output (Pin 14) | tDS | Capturing rising edge | 0.4 |  |  | ns |
|  |  | Capturing falling edge | -0.7 |  |  |  |
| Data Hold Time, DATACLK/B10 Input/Output (Pin 27) | tDH | Capturing rising edge | 1.0 |  |  | ns |
|  |  | Capturing falling edge | 2.3 |  |  |  |
| Data Setup Time, DATACLK/B10 Input/Output (Pin 27) | tDS | Capturing rising edge | 0.2 |  |  | ns |
|  |  | Capturing falling edge | -0.4 |  |  |  |

SERIAL PORT INTERFACE TIMING (Figure 3) (Note 7)

| SCLK Frequency | fSCLK |  |  | 10 |
| :--- | :---: | :--- | :--- | :---: |
| $\overline{\text { CS Setup Time }}$ | tSS |  | 2.5 | ns |
| Input Hold Time | tSDH |  | 0 | ns |
| Input Setup Time | tSDS |  | 4.5 | ns |
| Data Valid Duration | tSDV |  | 6.5 | 16.5 |

## 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs

ELECTRICAL CHARACTERISTICS (continued)
 mode, $50 \Omega$ double-terminated outputs, external reference at $1.25 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.) (Note 2)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER SUPPLIES |  |  |  |  |  |  |  |
| Digital Supply Voltage | DVDD1.8 |  |  | 1.71 | 1.8 | 1.89 | V |
| Digital I/O Supply Voltage | DVDD3.3 |  |  | 3.0 | 3.3 | 3.6 | V |
| Clock Supply Voltage | AVCLK |  |  | 3.135 | 3.3 | 3.465 | V |
| Analog Supply Voltage | AV ${ }_{\text {DD3. }}$ |  |  | 3.135 | 3.3 | 3.465 | V |
|  | AV的1.8 |  |  | 1.71 | 1.8 | 1.89 |  |
| Analog Supply Current | IAVDD3.3 | fcLK $=250 \mathrm{MHz}, 2 x$ interpolation, OdBFS, <br> fout $=10 \mathrm{MHz}$, DATACLK output mode |  |  | 110 | 130 | mA |
|  | IAVDD1.8 | $\mathrm{f}_{\mathrm{CLK}}=250 \mathrm{MHz}, 2 x$ interpolation, 0 dBFS , <br> fout $=10 \mathrm{MHz}$, DATACLK output mode |  |  | 27 | 32 |  |
| Digital Supply Current | IDVDD1.8 | $\mathrm{f}_{\mathrm{CLK}}=250 \mathrm{MHz}, 2 \mathrm{x}$ interpolation, 0 dBFS , <br> fout $=10 \mathrm{MHz}$, DATACLK output mode |  |  | 205 | 250 | mA |
| Digital I/O Supply Current | IDVDD3.3 | $\mathrm{f}_{\mathrm{CLK}}=250 \mathrm{MHz}, 2 x$ interpolation, 0 dBFS , <br> fout $=10 \mathrm{MHz}$, DATACLK output mode |  |  | 21 | 32 | mA |
| Clock Supply Current | IAVCLK | f CLK $=250 \mathrm{MHz}, 2 x$ interpolation, 0 dBFS , <br> fout $=10 \mathrm{MHz}$, DATACLK output mode |  |  | 3 | 5 | mA |
| Total Power Dissipation | Ptotal |  |  |  | 511 |  | mW |
| Power-Down Current |  | All I/O are static high or low, bit 2 to bit 4 of address 00h are set high | AV ${ }_{\text {DD3 } 3}$ |  | 450 |  | $\mu \mathrm{A}$ |
|  |  |  | AV ${ }_{\text {DD1. }}$ |  | 1 |  |  |
|  |  |  | DVDD1.8 |  | 10 |  |  |
|  |  |  | DVDD3.3 |  | 100 |  |  |
|  |  |  | AVCLK |  | 1 |  |  |
| AVDD3.3 Power-Supply Rejection Ratio | PSRRA | (Note 9) |  | 0.05 |  |  | \%FS/V |

Note 2: All specifications are $100 \%$ tested at $\mathrm{T}_{\mathrm{A}} \geq+25^{\circ} \mathrm{C}$. Specifications at $\mathrm{T}_{\mathrm{A}}<+25^{\circ} \mathrm{C}$ are guaranteed by design and characterization data.
Note 3: 3.84 MHz bandwidth, single carrier.
Note 4: Excludes data latency.
Note 5: Measured single-ended into a $50 \Omega$ load.
Note 6: Excludes $\sin (x) / x$ rolloff.
Note 7: Guaranteed by design and characterization.
Note 8: Setup and hold time specifications characterized with 3.3V CMOS logic levels.
Note 9: Parameter defined as the change in midscale output caused by a $\pm 5 \%$ variation in the nominal supply voltage.
$\qquad$

# 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs 

## Typical Operating Characteristics

$\left(\mathrm{DV}_{\mathrm{DD} 1.8}=\mathrm{AV}_{\mathrm{DD1} 1.8}=1.8 \mathrm{~V}, \mathrm{AV}_{\mathrm{CLK}}=\mathrm{AV}\right.$ DD3.3 $=\mathrm{DV}_{\mathrm{DD} 3.3}=3.3 \mathrm{~V}$, modulator off, 2 x interpolation, output is transformer-coupled to $50 \Omega$ load, $T_{A}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)



N-BAND SFDR vs. OUTPUT FREQUENCY fDATA $=125 \mathrm{MWps}, 4 \mathrm{x}$ INTERPOLATION



OUT-OF-BAND SFDR vs. OUTPUT FREQUENCY fDATA = 125MWps, 4x INTERPOLATION


TWO-TONE IMD vs. OUTPUT FREQUENCY fDATA $=125 \mathrm{MWps}, 2 x$ INTERPOLATION


IN-BAND SFDR vs. OUTPUT FREQUENCY fDATA $=125 \mathrm{MWps}, 2 \mathrm{x}$ INTERPOLATION


OUTPUT FREQUENCY (MHz)
IN-BAND SFDR vs. OUTPUT FREQUENCY fDATA $=125 \mathrm{MWps}$, 4x INTERPOLATION


TWO-TONE IMD vs. OUTPUT FREQUENCY fDATA $=125 \mathrm{Msps}, 4 \mathrm{x}$ INTERPOLATION


## 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs

## Typical Operating Characteristics (continued)

(DVDD1.8 = AVDD1.8 = 1.8V, AVCLK $=$ AVDD3.3 $=$ DVDD3.3 $=3.3 \mathrm{~V}$, modulator off, $2 x$ interpolation, output is transformer-coupled to $50 \Omega$ load, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)




SUPPLY CURRENTS vs. DAC UPDATE RATE 4x INTERPOLATION, foUt $=5 \mathrm{MHz}$


INTEGRAL NONLINEARITY


SUPPLY CURRENTS vs. DAC UPDATE RATE 8x INTERPOLATION, foUT = 5MHz


# 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs 

## Typical Operating Characteristics (continued)

$($ DVDD1.8 $=$ AV DD1.8 $=1.8 \mathrm{~V}, \mathrm{AV}$ CLK $=\mathrm{AV}$ DD3.3 $=\operatorname{DV}$ DD3.3 $=3.3 \mathrm{~V}$, modulator off, 2 x interpolation, output is transformer-coupled to $50 \Omega$ load, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


## 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs

Pin Description

| PIN | NAME | FUNCTION |
| :---: | :---: | :---: |
| 1 | CLKP | Noninverting Differential Clock Input |
| 2 | CLKN | Inverting Differential Clock Input |
| $\begin{gathered} 3,4,5,22-25 \\ 40-43 \end{gathered}$ | N.C. | Internally Connected. Do not connect. |
| 6, 21, 30, 37 | DVDD1.8 | Digital Power Supply. Accepts a 1.71 V to 1.89 V supply range. Bypass each pin to ground with a $0.1 \mu \mathrm{~F}$ capacitor as close to the pin as possible. |
| 7-12, 15-20 | A11-A0 | A-Port Data Inputs. <br> Dual-port mode: <br> I-channel data input. Data is latched on the rising/falling edge (programmable) of the DATACLK. <br> Single-port mode: <br> I-channel and Q-channel data input, with SELIQ. |
| 13, 44 | DV ${ }_{\text {DD3. }}$ | CMOS I/O Power Supply. Accepts a 3.0 V to 3.6 V supply range. Bypass each pin to ground with a $0.1 \mu \mathrm{~F}$ capacitor as close to the pin as possible. |
| 14 | DATACLK | Programmable Data Clock Input/Output. See the DATACLK Modes section for details. |
| 26 | SELIQ/B11 | Select I/Q-Channel Input or B-Port MSB Input. <br> Single-port mode: <br> If SELIQ = LOW, data is latched into Q-channel on the rising/falling edge (programmable) of the DATACLK. <br> If SELIQ = HIGH, data is latched into l-channel on the rising/falling edge (programmable) of the DATACLK. <br> Dual-port mode: <br> Q-channel MSB input. |
| 27 | DATACLK/B10 | Alternate DATACLK Input/Output or B-Port Bit 10 Input. <br> Single-port mode: <br> See the DATACLK Modes section for details. <br> Dual-port mode: <br> Q-channel bit 10 input. <br> If unused connect to GND. |
| $\begin{gathered} 28,29,31-36 \\ 38,39 \end{gathered}$ | B9-B0 | B-Port Data Bits 9-0. <br> Dual-port mode: Q-channel inputs. Data is latched on the rising/falling (programmable) edge of the DATACLK. Single-port mode: Connect to GND. |
| 45 | SDO | Serial-Port Data Output |
| 46 | SDI | Serial-Port Data Input |
| 47 | SCLK | Serial-Port Clock Input. Data on SDI is latched on the rising edge of SCLK. |
| 48 | $\overline{\mathrm{CS}}$ | Serial-Port Interface Select. Drive $\overline{\mathrm{CS}}$ low to enable serial-port interface. |
| 49 | $\overline{\text { RESET }}$ | Reset Input. Set $\overline{\mathrm{RESET}}$ low during power-up. |
| 50 | REFIO | Reference Input/Output. Bypass to ground with a $1 \mu \mathrm{~F}$ capacitor as close to the pin as possible. |
| 51 | DACREF | Current-Set Resistor Return Path. For a 20 mA full-scale output current, connect a $2 \mathrm{k} \Omega$ resistor between FSADJ and DACREF. Internally connected to GND. Do not use as an external ground connection. |
| 52 | FSADJ | Full-Scale Adjust Input. This input sets the full-scale output current of the DAC. For a 20 mA fullscale output current, connect a $2 \mathrm{k} \Omega$ resistor between FSADJ and DACREF. |

# 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs 

Pin Description (continued)

| PIN | NAME | FUNCTION |
| :---: | :---: | :---: |
| 53, 67 | $\mathrm{AV}_{\text {DD1 } 1.8}$ | Low Analog Power Supply. Accepts a 1.71 V to 1.89 V supply range. Bypass each pin to GND with a $0.1 \mu \mathrm{~F}$ capacitor as close to the pin as possible. |
| $\begin{gathered} 54,56,59,61, \\ 64,66 \end{gathered}$ | GND | Ground |
| 55, 60, 65 | AV ${ }_{\text {DD3. }}$ | Analog Power Supply. Accepts a 3.135 V to 3.465 V supply range. Bypass each pin to GND with a $0.1 \mu \mathrm{~F}$ capacitor as close to the pin as possible. |
| 57 | OUTQN | Inverting Differential DAC Current Output for Q-Channel |
| 58 | OUTQP | Noninverting Differential DAC Current Output for Q-Channel |
| 62 | OUTIN | Inverting Differential DAC Current Output for I-Channel |
| 63 | OUTIP | Noninverting Differential DAC Current Output for I-Channel |
| 68 | AVCLK | Clock Power Supply. Accepts a 3.135 V to 3.465 V supply range. Bypass to ground with a $0.1 \mu \mathrm{~F}$ capacitor as close to the pin as possible. |
| - | EP | Exposed Pad. Must be connected to GND through a low-impedance path. |



# 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs 

## Detailed Description

The MAX5893 dual, 500Msps, high-speed, 12-bit, cur-rent-output DAC provides superior performance in communication systems requiring low-distortion ana-log-signal reconstruction. The MAX5893 combines two DAC cores with $8 x / 4 x / 2 x / 1 x$ programmable digital interpolation filters, a digital quadrature modulator, an SPIcompatible serial interface for programming the device, and an on-chip 1.20 V reference. The full-scale output current range is programmable from 2 mA to 20 mA to optimize power dissipation and gain control.
Each channel contains three selectable interpolating filters making the MAX5893 capable of $1 x, 2 x, 4 x$, or $8 x$ interpolation, which allows for low-input and high-output data rates. When operating in $8 x$ interpolation mode, the interpolator increases the DAC conversion rate by a factor of eight, providing an eight-fold increase in separation between the reconstructed waveform spectrum and its first image. The MAX5893 accepts either two's complement or offset binary input data format and can operate from either a single- or dual-port input bus.
The MAX5893 includes modulation modes at $\mathrm{fI} / \mathrm{M} / 2$ and $\mathrm{f}_{\mathrm{I}} \mathrm{M} / 4$, where $\mathrm{f}_{\mathrm{I}}$ is the data rate at the input of the modulator. If $2 x$ interpolation is used, this data rate is $2 x$ the input data rate. If $4 x$ or $8 x$ interpolation is used, this data rate is $4 x$ the input data rate. Table 1 summarizes the modulator operating data rates for dual-port mode.

The power-down modes can be used to turn off each DAC's output current or the entire digital section. Programming both DACs into power-down simultaneously will automatically power down the digital interpolator filters. Note the SPI section is always active.
The analog and digital sections of the MAX5893 have separate power-supply inputs (AVDD3.3, AVDD1.8, AVCLK, DVDD3.3, and DVDD1.8), which minimize noise coupling from one supply to the other. AVDD1.8 and DVDD1.8 operate from a typical 1.8 V supply, and all other supply inputs operate from a typical 3.3 V supply.

## Serial Interface

The SPI-compatible serial interface programs the MAX5893 registers. The serial interface consists of the $\overline{\mathrm{CS}}$, SDI, SCLK, and SDO. Data is shifted into SDI on the rising edge of the SCLK when $\overline{\mathrm{CS}}$ is low. When $\overline{\mathrm{CS}}$ is high, data presented at SDI is ignored and SDO is in high-impedance mode. Note: $\overline{\mathbf{C S}}$ must transition high after each read/write operation. SDO is the serial data output for reading registers to facilitate easy debugging during development. SDI and SDO can be connected together to form a 3-wire serial interface bus or remain separate and form a 4-wire SPI bus.
The serial interface supports two-byte transfer in a communication cycle. The first byte is a control byte written to the MAX5893 only. The second byte is a data byte and can be written to or read from the MAX5893.

Table 1. Quadrature Modulator Operating Data Rates ( $f_{I M}$ is the Data Rate at the Input of the Modulator) for Dual-Port Mode

| INTERPOLATION RATE | MODULATION MODE (fLo) | MODULATION FREQUENCY RELATIVE TO fDAC | MODULATION FREQUENCY RELATIVE TO fDATA |
| :---: | :---: | :---: | :---: |
| 1x | fim/2 | $f_{\text {DAC/2 }}$ | $f$ DATA/2 |
|  | fim/4 | $\mathrm{f}_{\mathrm{DAC}} / 4$ | fDATA/4 |
| 2 x | fim/2 | $\mathrm{f}_{\mathrm{DAC}} / 2$ | $f$ fata |
|  | fim/4 | $\mathrm{f}_{\mathrm{DAC}} / 4$ | fDATA/2 |
| 4 x | fim/2 | $f_{\text {DAC/2 }}$ | $2 \times$ fDATA |
|  | fim/4 | $\mathrm{f}_{\mathrm{DAC}} / 4$ | $f$ DATA |
| $8 \times$ | fim/2 | $\mathrm{f}_{\mathrm{DAC}} / 4$ | $2 \times \mathrm{fDATA}$ |
|  | fim/4 | $\mathrm{f}_{\mathrm{DAC}} / 8$ | fDATA |

# 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs 

When writing to the MAX5893, data is shifted into SDI; data is shifted out of SDO in a read operation. Bits 0 to 3 of the control byte are the address bits. These bits set the address of the register to be written to or read from. Bits 4 to 6 of the control byte must always be set to 0 . Bit 7 is a read/write bit: 0 for write operation and 1 for read operation. The most significant bit (MSB) is shifted
in first in default mode. If the serial port is set to LSBfirst mode, both the control byte and data byte are shifted LSB in first. Figures 1 and 2 show the SPI serial interface operation in the default write and read mode, respectively. Figure 3 is a timing diagram for the SPI serial interface.

Figure 1. SPI Serial Interface Write Cycle, MSB-First Mode


Figure 2. SPI Serial Interface Read Cycle, MSB-First Mode

## 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs



Figure 3. SPI Serial-Interface Timing Diagram

# 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs 

## Programming Registers

Programming its registers with the SPI serial interface sets the MAX5893 operation modes. Table 2 shows all
of the registers. The following are descriptions of each register.

Table 2. MAX5893 Programmable Registers

| ADD | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 00h | Unused | $\begin{aligned} & \mathbf{0}=\mathbf{M S B} \text { first } \\ & 1=L S B \text { first } \end{aligned}$ | Software Reset <br> 0 = Normal <br> 1 = Reset all registers | Interpolator <br> Power-Down <br> $0=$ Normal <br> 1 = Power-down | IDAC Power- <br> Down <br> $0=$ Normal <br> 1 = Power-down | QDAC Power- <br> Down <br> $0=$ Normal <br> 1 = Power-down | Unused |  |
| 01h | Interpolation Ra (Bit 7, Bit 6) $00=$ No interpol $01=2 x$ interpol $10=4 x$ interpol $11=8 x$ interpo | ation | Third Interpolation Filter Configuration 0 = Lowpass <br> 1 = Highpass | Modulation Mode (Bit 4, Bit 3) $\begin{aligned} & 00=\text { Modulation o } \\ & 01=\mathrm{fIM}_{\mathrm{I}} / 2 \\ & \mathbf{1 0}=\mathrm{fIM} / 4 \\ & 11=\mathrm{fIM}_{\mathrm{I}} / 4 \end{aligned}$ |  | Mixer Modulation <br> Mode <br> 0 = Complex <br> 1 = Real | Modulation Sign $\begin{aligned} & \mathbf{0}=\mathbf{e}^{-\mathrm{j} \omega} \\ & 1=\mathrm{e}^{+j \omega} \end{aligned}$ | Unused |
| 02h | 0 = Two's complement input data 1 = Offset binary input data | $\begin{aligned} & \mathbf{0}=\text { Single } \\ & \text { port }(\mathbf{A}), \\ & \text { interleaved } \\ & \text { I/Q } \\ & 1=\text { Dual port } \\ & \text { I/Q input } \end{aligned}$ | 0 = Clock output on DATACLK <br> 1 = Clock output on DATACLK/B10 | 0 = Input data latched on rising clock edge 1 = Input data latched on falling clock edge | 0 = Data clock input enabled 1 = Data clock output enabled | Data <br> Synchronizer <br> 0 = Enabled <br> 1 = Disabled | Unused |  |
| 03h | Unused |  |  |  |  |  |  |  |
| 04h | 8-Bit IDAC Fine-Gain Adjustment (see the Gain Adjustment section). Bit 7 is MSB and bit 0 is LSB. Default: 00h |  |  |  |  |  |  |  |
| 05h | Unused |  |  |  | 4-Bit IDAC Coarse-Gain Adjustment (see the Gain Adjustment section). Bit 3 is MSB and bit 0 is LSB. Default: Fh |  |  |  |
| 06h | 10-Bit IDAC Offset Adjustment (see the Offset Adjustment section). Bits 7 to 0 of the 06 h register are the MSB bits. Bit 1 and bit 0 are the LSB bits in 07h register. Default: 000h |  |  |  |  |  |  |  |
| 07h | IDAC IOFFSET Direction <br> $0=$ Current on OUTIN <br> 1 = Current on OUTIP | Unused |  |  |  |  | IDAC Offset <br> Adjustment <br> Bit 1 <br> (see 06h <br> register) | IDAC Offset <br> Adjustment <br> Bit 0 <br> (see 06h <br> register) |
| 08h | 8-Bit QDAC Fine-Gain Adjustment (see the Gain Adjustment section). Bit 7 is MSB and bit 0 is LSB. Default: 00h |  |  |  |  |  |  |  |
| 09h | Unused |  |  |  | 4-Bit QDAC Coarse-Gain Adjustment (see the Gain Adjustment section). Bit 3 is MSB and bit 0 is LSB. Default: Fh |  |  |  |
| OAh | 10-Bit QDAC Offset Adjustment (see the Offset Adjustment section). Bits 7 to 0 of the OAh register are the MSB bits. Bit 1 and bit 0 are the LSB bits in OBh register. Default: 000h |  |  |  |  |  |  |  |
| OBh | QDAC <br> IOFFSET <br> Direction <br> $0=$ Current on OUTQN <br> 1 = Current on OUTQP | Unused |  |  |  |  | QDAC Offset <br> Adjustment <br> Bit 1 <br> (see 0Ah <br> register) | QDAC Offset <br> Adjustment <br> Bit 0 <br> (see 0Ah <br> register) |
| OCh | Reserved, do not write to these bits. |  |  |  |  |  |  |  |
| ODh | Reserved, do not write to these bits. |  |  |  |  |  |  |  |
| OEh | Reserved, do not write to these bits. |  |  |  |  |  |  |  |

Conditions in bold are default states after reset.

# 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs 

## Address 00h

Bit $6 \quad$ Logic 0 (default) causes the serial port to use MSB first address/data format. When set to a logic 1, the serial port will use LSB first address/data format.
Bit 5 When set to a logic 1, all registers reset to their default state (this bit included).
Bit 4 Logic 1 stops the clock to the digital interpolators. DAC outputs hold last value prior to interpolator power-down.
Bit 3 IDAC power-down mode. A logic 1 to this bit powers down the IDAC.
Bit 2 QDAC power-down mode. A logic 1 to this bit powers down the QDAC.
Note: If both bit 2 and bit 3 are 1, the MAX5893 is in full-power-down mode, leaving only the serial interface active.

## Address 01h

Bits 7, 6 Configure the interpolation filters according to the following table:
00 1x (no interpolation)
$012 x$
$104 x$
118 x (default)
Bit $5 \quad$ Logic 0 configures FIR3 as a lowpass digital filter (default). A logic 1 configures FIR3 as a highpass digital filter.
Bits 4, 3 Configure the modulation frequency according to the following table:
00 No modulation
$01 \mathrm{fIM} / 2$ modulation
$10 \mathrm{fIM} / 4$ modulation (default)
$11 \mathrm{fim} / 4$ modulation
where $f / m$ is the data rate at the input of the modulator.
Bit 2 Configures the modulation mode for either real or complex (image reject) modulation. Logic 1 sets the modulator to the real mode (default). Complex modulation is only available for $\mathrm{f} \mathrm{Im} / 4$ modulation.
Bit 1 Quadrature modulator sign inversion. With Ichannel data leading Q-channel data by $90^{\circ}$, logic 0 sets the complex modulation to be $e^{- \text {-jw }}$ (default), cancelling the upper image when used with an external quadrature mod-
ulator. A logic 1 sets the complex modulation to be $\mathrm{e}^{+j w}$, cancelling the lower image when used with an external quadrature modulator.

## Address 02h

Bit $7 \quad$ Logic 0 (default) configures the data port for two's complement. A logic 1 configures the data ports for offset binary.
Bit $6 \quad$ Logic 0 (default) configures the data bus for single-port, interleaved I/Q data. I and Q data enter through one 12-bit bus. Logic 1 configures the data bus for dual-port I/Q data. I and Q data enter on separate buses.
Bit 5 Logic 0 (default) configures the data clock for pin 14. A logic 1 configures the data clock for pin 27 (DATACLK/B10).
Bit 4 Logic 0 (default) sets the internal latches to latch the data on the rising edge of DATACLK. A logic 1 sets the internal latches to latch the data on the falling edge of DATACLK.
Bit 3 Logic 0 (default) configures the DATACLK pin (pin 14 or pin 27) to be an input. A logic 1 configures the DATACLK pin to be an output.
Bit 2 Logic 0 (default) enables the data synchronizer circuitry. A logic 1 disables the data synchronizer circuitry.

## Address 03h

Bits 7-0 Unused.

## Address 04h

Bits 7-0 These 8 bits define the binary number for fine-gain adjustment of the IDAC full-scale current (see the Gain Adjustment section). Bit 7 is the MSB. Default is all zeros.

## Address 05h

Bits 3-0 These four bits define the binary number for the coarse-gain adjustment of the IDAC fullscale current (see the Gain Adjustment section). Bit 3 is the MSB. Default is all ones.
Address 06h, Bits 7 to 0; Address 07h, Bit 1 and Bit 0 These 10 bits represent a binary number that defines the magnitude of the offset added to the IDAC output (see the Offset Adjustment section). Default is all zeros.

# 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs 

## Address 07h

Bit $7 \quad$ Logic 0 (default) adds the 10 bits offset current to OUTIN. A logic 1 adds the 10 bits offset current to OUTIP.

## Address 08h

Bits 7-0 These 8 bits define the binary number for fine-gain adjustment of the QDAC full-scale current (see the Gain Adjustment section). Bit 7 is the MSB. Default is all zeros.

## Address 09h

Bits 3-0 These 4 bits define the binary number for the coarse-gain adjustment of the QDAC fullscale current (see the Gain Adjustment section). Bit 3 is the MSB. Default is all ones.
Address 0Ah, Bits 7 to 0; Address 0Bh, Bit 1 and Bit 0 These 10 bits represent a binary number that defines the magnitude of the offset added to the QDAC output (see the Offset Adjustment section). Default is all zeros.

## Address 0Bh

Bit $7 \quad$ Logic 0 (default) adds the 10 bits offset to OUTQN. A logic 1 adds the 10 bits offset to OUTQP.

## Offset Adjustment

Offset adjustment is achieved by adding a digital code to the DAC inputs. The code OFFSET (see equation below), as stored in the relevant control registers, has a range from 0 to 1023 and a sign bit. The applied DAC offset is 4 times the code stored in the register, providing an offset adjustment range of $\pm 255$ LSB codes. The resolution is 1 LSB .

$$
\mathrm{I}_{\mathrm{OFFSET}}=\frac{4 \times \text { OFFSET }}{2^{16}} \times \mathrm{I}_{\text {OUTFS }}
$$

## Gain Trim

Gain trimming is done by varying the full-scale current according to the following formula:

$$
\text { loutrs }=\left[\left(\frac{3 \times I_{\text {REF }}}{4}\right)\left(\frac{\text { COARSE }+1}{16}\right)-\left(\frac{3 \times I_{\text {REF }}}{32}\right)\left(\frac{\text { FINE }}{256}\right)\right]\left(\frac{1024}{24}\right)
$$

where IREF is the reference current (see the Internal Reference section). COARSE is the register content of registers 05h and 09h for the I- and Q-channel, respectively. FINE is the register content of register 04h and

08h for the I - and Q-channel, respectively. The range of coarse is from 0 to 11, with 11 being the default. The range for FINE is from 0 to 255 with 0 being the default. Given this, the gain can be adjusted in steps of approximately 0.01 dB .

## Single-Port/Dual-Port Data Input Modes

The MAX5893 is capable of capturing data in singleport and dual-port modes (selected through bit 6, address 02h). In single-port mode, the data for both channels is input through the A port (A11-A0). The channel for the input data is determined through the state of the SELIQ/B11 (pin 26) bit. When SELIQ is set to logic-high, the input data is presented to the l-channel, when set to logic-low, the input data is presented to the Q-channel. The unused B-port inputs (DATACLK/B10, B9-B0) should be grounded when running in single-port mode.
Dual-port mode, as the name implies, requires that each channel receives its data from a separate data bus. SELIQ/B11 and DATACLK/B10 revert to data bit inputs for the Q-channel in dual-port mode.
The MAX5893 control registers can be programmed to allow either signed or unsigned binary format (bit 7, address 02h) data in either single-port or dual-port mode. Table 3 shows the corresponding DAC output levels when using signed or unsigned data modes.

## Table 3. DAC Output Code Table

| DIGITAL INPUT CODE |  |  |  |
| :---: | :---: | :---: | :---: |
| OFFSET <br> BINARY <br> (UNSIGNED) | TWO'S <br> COMPLEMENT <br> (SIGNED) | OUT_P | OUT_N |
| 000000000000 | 100000000000 |  | IOUTFS |
| 011111111111 | 000000000000 | IOUTFS/2 | IOUTFS/2 |
| 111111111111 | 011111111111 | IOUTFS | 0 |

Data Synchronization Modes
Data synchronization circuitry is provided to allow operation with an input data clock. The data clock must be frequency locked to the DAC clock (fDAC), but can have arbitrary phase with respect to the DAC clock. The synchronization circuitry allows for phase jitter on the input data clock of up to $\pm 1$ data clock cycles. Synchronization is initially established when the reset pin is asynchronously deasserted and the input data clock has been running for at least 4 clock cycles. Subsequently, the MAX5893 monitors the phase rela-

# 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs 

tionship and detects if the phase drifts more than $\pm 1$ data clock cycle. If this occurs, the synchronizer automatically reestablishes synchronization. However, during the resynchronization phase, up to 8 data words may be lost or repeated.
Bit 2 of register 02h disables or enables (default) the automatic data clock phase detection. Disabling the data synchronization circuitry requires the data clock and the DAC clock phase to be locked.

## DATACLK Modes

The MAX5893 has a main DATACLK available at pin 14. An alternate DATACLK is available at pin 27 (DATACLK/B10) when configured in single-port data input mode (bit 5, address 02h). The DATACLK can be configured to accept an input clock signal for latching the input data, or to source a clock signal that can drive up to 10 pF load while latching the input data (bit 3, address $02 h$ ). If DATACLK is configured as an output, it is frequency divided from the CLKP/CLKN input, depending on the operating mode, see Table 4.

Table 4. Clock Frequency Ratios in Various Modes

| INPUT MODE | INTERPOLATION RATE | fDATA:fclk | fDAC:fclk |
| :---: | :---: | :---: | :---: |
| Single Port | 1x | 1:1 | 1:2 |
|  | 2 x | 1:1 | 1:1 |
|  | 4 x | 1:2 | 1:1 |
|  | 8 x | 1:4 | 1:1 |
| Dual Port | 1x | 1:1 | 1:1 |
|  | 2 x | 1:2 | 1:1 |
|  | 4 x | 1:4 | 1:1 |
|  | 8 x | 1:8 | 1:1 |

The MAX5893 can be configured to latch the input data on either the rising edge or falling edge of the DATACLK signal (bit 4, address 02h). Figure 4 shows the timing requirements between the DATACLK signal and the input data bus with latching on the rising edge.


Figure 4. Data Input Timing Diagram

# 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs 

## Interpolating Filter

The MAX5893 features three cascaded FIR half-band filters. The interpolating filters are enabled or disabled in combinations to support 1 x (no interpolation), $2 \mathrm{x}, 4 \mathrm{x}$, or $8 x$ interpolation. Bits 7 and 6 of register 01h set the interpolation rate (see Table 2). The last interpolation fil-


Figure 5. Interpolation Filter Frequency Response, 2x Interpolation Mode


Figure 7. Interpolation Filter Frequency Response, 8x Interpolation Mode (FIR3 Lowpass Mode)
ter is located after the modulator. In the 8x interpolation mode, the last filter (FIR3) can be configured as lowpass or highpass (bit 5, address 01h) to select the lower or upper sideband from the modulation output. The frequency responses of these three filters are plotted in Figures 5-8.


ع68SXVW

Figure 6. Interpolation Filter Frequency Response, 4x Interpolation Mode


Figure 8. Interpolation Filter Frequency Response, 8x Interpolation Mode (FIR3 Highpass Mode)

## 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs

The programmable interpolation filters multiply the MAX5893 input data rate by a factor of $2 x, 4 x$, or $8 x$ to separate the reconstructed waveform spectrum and the DAC image. The original spectral images, appearing at around multiples of the input data rate, are attenuated by the internal digital filters. This feature provides three benefits:

1) Image separation reduces complexity of analog reconstruction filters.
2) Lower input data rates eliminate board-level highspeed data transmission.
3) $\operatorname{Sin}(x) / x$ rolloff is reduced over the effective bandwidth.

Figure 9 illustrates a practical example of the benefits when using the MAX5893 in $2 x, 4 x$, and $8 x$ interpolation modes with the third filter configured as a lowpass filter. With no interpolation filter, the first image signal appears in the second Nyquist zone between fs/2 and fs. The first interpolating filter removes this image. In fact, all of the


Figure 9. Spectral Representation of Interpolating Filter Responses (Output Frequencies are Relative to the Data Input Frequency, fs)

## 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs

images at odd numbers of fs are filtered. At the output of the first filter, the images are at 2fs, 4fs, etc. This signal is then passed to the second interpolating filter, which is similar to the first filter and removes the images at 2fs, 6fs, 10fs, etc. Finally, the third filter removes images at 4fs,

12fs, 20fs, etc. Figures 10, 11, and 12 similarly illustrate the spectral responses when using the interpolating filters combined with the digital modulator.


Figure 10. Spectral Representation of $4 x$ Interpolation Filter with $f_{I M} / 4$ Modulation (Output Frequencies are Relative to the Data Input Frequency, fs)

## 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs


Figure 11. Spectral Representation of $8 x$ Interpolation Filter with $f_{I M} / 4$ Modulation and Lowpass Mode Enabled (Output Frequencies are Relative to the Data Input Frequency, fs)

## 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs



ع689XVW

Figure 12. Spectral Representation of 8x Interpolation Filter with fim/4 Modulation and Highpass Mode Enabled (Output Frequencies are Relative to the Data Input Frequency, fs)

# 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs 

Digital Modulator
The MAX5893 features digital modulation at frequencies of $\mathrm{fIm}_{\mathrm{I}} / 2$ and $\mathrm{fIM} / 4$, where fIM is the data rate at the input to the modulator. fim equals fDAC in $1 \times, 2 x$, and $4 x$ interpolation modes. In $8 x$ interpolation mode, fIM equals fDAC/2. The output rate of the modulator is always the same as the input data rate to the modulator, fim.
In complex modulation mode, data from the second interpolation filter is frequency mixed with the on-chip in-phase and quadrature (I/Q) local oscillator (LO). Complex modulation provides the benefit of image sideband rejection when combined with an external quadrature modulator commonly found in wireless communication systems.
In the $\mathrm{fLO}=\mathrm{fim} / 4$ mode, real or complex modulation can be used. The modulator multiplies successive input data samples by the sequence $[1,0,-1,0]$ for $\cos (\omega t)$. The modulator modulates the input signal up to $\mathrm{fim} / 4$, creating upper and lower images around fim $/ 4$. The quadrature LO $\sin (\omega \mathrm{t})$ is realized by delaying the $\cos (\omega \mathrm{t})$ sequence by one clock cycle. Using complex modulation, complex IF is generated. The complex IF combined with an external quadrature modulator provides image rejection. The sign of the LO can be changed to allow the user to select whether the upper or the lower image should be rejected (bit 1 of register 01h).
When $\mathrm{fim} / 2$ is chosen as the LO frequency, the input signal is multiplied by $[-1,1]$ on both channels. This produces images around fim $/ 2$. The complex image-reject modulation mode is not available for this LO frequency.

The outputs of the modulator can be expressed as:

$$
\begin{aligned}
& I(t)=A(t) \times \cos (\omega t)-B(t) \times \sin (\omega t) \\
& Q(t)=A(t) \times \sin (\omega t)+B(t) \times \cos (\omega t)
\end{aligned}
$$

in complex modulation, $\mathrm{e}^{+\mathrm{iwt}}$

$$
\begin{aligned}
& I(t)=A(t) \times \cos (\omega t)+B(t) \times \sin (\omega t) \\
& Q(t)=A(t) \times \sin (\omega t)+B(t) \times \cos (\omega t)
\end{aligned}
$$

in complex modulation, e-jwt
where $\omega=2 \times \pi \times$ flo.
For real modulation, the outputs of the modulator can be expressed as:

$$
\begin{aligned}
& I(t)=A(t) \times \cos (\omega t) \\
& Q(t)=A(t) \times \cos (\omega t)
\end{aligned}
$$

If more than one MAX5893 is used, their LO phases can be synchronized by simultaneously releasing RESET. This sets the MAX5893 to its predefined initial phase.

## Device Reset

The MAX5893 can be reset by holding the RESET pin low for 10 ns . This will program the control registers to their default values in Table 2. During power-on, RESET must be held low until all power supplies have stabilized. Alternatively, programming bit 5 of address 00h to a logic-high also resets the MAX5893 after power-up.


Figure 13. (a) Modulator in Complex Modulation Mode; (b) Modulator in Real Modulation Mode

# 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs 


#### Abstract

Power-Down Mode The MAX5893 features three power-saving modes. Each DAC can be individually powered down through bits 2 and 3 of address 00h. The interpolation filters can also be powered down through bit 4 of address 00h, preserving the output level of each DAC (the DACs remain powered). Powering down both DACs will automatically put the MAX5893 into full power-down, including the interpolation filters.


## Applications Information

## Frequency Planning

System designers need to take the DAC into account during frequency planning for high-performance applications. Proper frequency planning can ensure that optimal system performance is achieved. The MAX5893 is designed to deliver excellent dynamic performance across wide bandwidths, as required for communication systems. As with all DACs, some combinations of output frequency and update rate produce better performance than others.
Harmonics are often folded down into the band of interest. Specifically, if the DAC outputs a frequency close to $\mathrm{fs} / \mathrm{N}$, the Mth harmonic of the output signal will be aliased down to:

$$
f=f_{S}-M \times f_{\text {OUT }}=f_{S}\left[\frac{N-M}{N}\right]
$$

Thus, if $N \approx(M+1)$, the $M$ hth harmonic will be close to the output frequency. SFDR performance of a currentsteering DAC is often dominated by third-order harmonic distortion. If this is a concern, placing the output signal at a different frequency other than fs/4 should be considered.
Common to interpolating DACs are images near the divided clocks. In a DAC configured for $4 x$ interpolation this applies to images around $\mathrm{fS} / 4$ and $\mathrm{fS} / 2$. In a DAC configured for $8 x$ interpolation this applies to images around $\mathrm{f}_{\mathrm{S}} / 8, \mathrm{f}_{\mathrm{S}} / 4$, and $\mathrm{f}_{\mathrm{S}} / 2$. Most of these images are not part of the in-band (0 to fDATA/2) SFDR specification, though they are a consideration for out-of-band (fDATA/2 - fDAC/2) SFDR and may depend on the relationship of the DATACLK to DAC update clock (see the Data Clock section). When specifying the output reconstruction filter for other than baseband signals, these images should not be ignored.

## Data Clock

The MAX5893 features synchronizers that allow for arbitrary phase alignment between DATACLK and CLKP/CLKN. The DATACLK causes internal switching in the MAX5893 and the phase between DATACLK (input mode) to CLKP/CLKN will influence the images at DATACLK. Optimum image rejection is achieved when DATACLK transitions are aligned with the falling edge of CLKP. Figure 14 shows the image level near DATACLK as a function of the DATACLK (input mode) to CLKP/CLKN phase at 500Msps, $4 x$ interpolation for a $10 \mathrm{MHz},-6 \mathrm{dBFS}$ output signal.

## Clock Interface

The MAX5893 features a flexible differential clock input (CLKP, CLKN) with a separate supply (AVCLK) to achieve optimum jitter performance. It uses an ultra-low jitter clock to achieve the required noise density. Clock jitter must be less than 0.5 psRMS to meet the specified noise density. For that reason, the CLKP/CLKN input source must be designed carefully. The differential clock (CLKN and CLKP) input can be driven from a sin-gle-ended or a differential clock source. Differential clock drive is required to achieve the best dynamic performance from the DAC. For single-ended operation, drive CLKP with a low noise source and bypass CLKN to GND with a $0.1 \mu \mathrm{~F}$ capacitor.
The CLKP and CLKN pins are internally biased to AVCLK/2. This allows the user to AC-couple clock


Figure 14. Effect of CLKP/CLKN to DATACLK Phase on fs/4 Images

## 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs

sources directly to the device without external resistors to define the DC level. The input resistance of CLKP and CLKN is $5 \mathrm{k} \Omega$.
A convenient way to apply a differential signal is with a balun transformer as shown in Figure 15. Alternatively,


Figure 15. Single-Ended-to-Differential Clock Conversion Using a Balun Transformer
these inputs may be driven from a CMOS-compatible clock source, however it is recommended to use sine-wave or AC-coupled differential ECL/PECL drive for best dynamic performance.

Output Interface (OUTI, OUTQ)
The MAX5893 outputs complementary currents (OUTIP, OUTIN) and (OUTQP, OUTQN), that can be utilized in a differential configuration. Load resistors convert these two output currents into a differential output voltage.
The differential output between OUTIP (OUTQP) and OUTIN (OUTQN) can be converted to a single-ended output using a transformer or a differential amplifier. Figure 16 shows a typical transformer-based application circuit for generation of IF output signals. In this configuration, the MAX5893 operates in differential mode, which reduces even-order harmonics, and increases the available output power. Pay close attention to the transformer core saturation characteristics when selecting a transformer. Transformer core saturation can introduce strong second harmonic distortion, especially at low output frequencies and high signal


Figure 16. Differential-to-Single-Ended Conversion Using Wideband RF Transformers

## 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs

amplitudes. It is recommended to connect the transformer center tap to ground.
If a transformer is not used, the outputs must have a resistive termination to ground. Figure 17 shows the MAX5893 output configured for differential DC-coupled mode. The DC-coupled configuration can be used to eliminate waveform distortion due to highpass filter effects. Applications include communication systems employing analog quadrature upconverters and requiring a high-speed DAC for baseband I/Q synthesis.
If a single-ended DC-coupled unipolar output is desirable, OUTIP (OUTQP) should be selected as the output, and connect OUTIN (OUTQN) to ground. Using the MAX5893 output single-ended is not recommended because it introduces additional noise and distortion.
The distortion performance of the DAC also depends on the load impedance. The MAX5893 is optimized for a $50 \Omega$ double termination. It can be used with a transformer output as shown in Figure 16 or just one $25 \Omega$ resistor from each output to ground and one $50 \Omega$ resistor between the outputs (Figure 17). Higher output termination resistors may be used, as long as each output voltage does not exceed +1 V with respect to GND, but at the cost of degraded distortion performance and increased output noise voltage.

## Reference Input/Output

The MAX5893 supports operation with the on-chip 1.2V bandgap reference or an external reference voltage source. REFIO serves as the input for an external, lowimpedance reference source, and as the output if the DAC is operating with the internal reference.


Figure 17. The DC-Coupled Differential Output Configuration

# 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs 

For stable operation with the internal reference, REFIO should be decoupled to GND with a $1 \mu \mathrm{~F}$ capacitor. REFIO must be buffered with an external amplifier, if heavy loading is required, due to its $10 \mathrm{k} \Omega$ output resistance.
Alternatively, apply a temperature-stable external reference to REFIO (Figure 18). The internal reference is overdriven by the external reference. For improved accuracy and drift performance, choose a fixed output voltage reference such as the MAX6520 bandgap reference.
The MAX5893's reference circuit (Figure 19) employs a control amplifier, designed to regulate the full-scale


Figure 18. Typical External Reference Circuit
current IOUT for the differential current outputs of the DAC. The output current can be calculated as:

$$
\begin{gathered}
\text { IOUTFS }=32 \times \text { IREFIO }-1 \text { LSB } \\
\text { IOUTFS }=32 \times \text { IREFIO }-\left(\text { IOUT/2 }{ }^{12}\right)
\end{gathered}
$$

where IREFIO is the reference output current (IREFIO = Vrefio/RSET) and Iout is the full-scale output current of the DAC. Located between FSADJ and DACREF, RSET is the reference resistor, which determines the amplifier's output current for the DAC. Use Table 5 for a matrix of different IOUTFS and RSET selections.


Figure 19. MAX5893 Internal Reference Architecture

Table 5. Ioutfs and RSET Selection Matrix Based on a Typical 1.20V Reference Voltage

| FULL-SCALE CURRENT | REFERENCE CURRENT | Rset ( $\Omega$ ) |  | OUTPUT VOLTAGE |
| :---: | :---: | :---: | :---: | :---: |
| IOUTFS (mA) | IREF ( $\mu \mathrm{A}$ ) | CALCULATED | 1\% EIA STD | $\mathrm{V}_{\text {IOUTP/ }}{ }^{*}$ (mVP-P) |
| 2 | 62.50 | 19.2k | 19.1k | 100 |
| 5 | 156.26 | 7.68k | 7.5k | 250 |
| 10 | 312.50 | 3.84k | 3.83k | 500 |
| 15 | 468.75 | 2.56k | 2.55k | 750 |
| 20 | 625.00 | 1.92k | 1.91k | 1000 |

[^0]
# 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs 

## Power Supplies, Bypassing, Decoupling, and Layout

 Grounding and power-supply decoupling strongly influence the MAX5893 performance. Unwanted digital crosstalk can couple through the input, reference, power-supply, and ground connections, which can affect dynamic specifications like signal-to-noise ratio or spurious-free dynamic range. In addition, electromagnetic interference (EMI) can either couple into or be generated by the MAX5893. Observe the grounding and power-supply decoupling guidelines for highspeed, high-frequency applications. Follow the powersupply and filter configuration guidelines to achieve optimum dynamic performance.Using a multilayer PCB with separate ground and power-supply planes, run high-speed signals on lines directly above the ground plane. Since the MAX5893 has separate analog and digital sections, the PCB should include separate analog and digital ground sections with only one point connecting the three planes at the exposed pad under the MAX5893. Run digital signals above the digital ground plane and analog/clock signals above the analog/clock ground plane. Keep digital signals as far away from sensitive analog inputs, reference lines, and clock inputs as practical. Use a symmetric design of clock input and the analog output lines to minimize 2nd-order harmonic distortion components, thus optimizing the dynamic performance of the DAC. Keep digital signal paths short and run lengths matched to avoid propagation delay and data skew mismatches.
The MAX5893 requires five separate power-supply inputs for the analog (AVDD1.8 and AVDD3.3), digital (DVDD1.8 and DVDD3.3), and clock (AVclk) circuitry. Decouple each voltage supply pin with a separate $0.1 \mu \mathrm{~F}$ capacitor as close to the device as possible and with the shortest possible connection to the appropriate ground plane. Minimize the analog and digital load capacitances for optimized operation. Decouple all power-supply voltages at the point they enter the PCB with tantalum or electrolytic capacitors. Ferrite beads with additional decoupling capacitors forming a pi-network could also improve performance.
The exposed pad (EP) MUST be soldered to the ground. Use multiple vias, an array of at least $4 \times 4$ vias, directly under the EP to provide a low thermal and electrical impedance path for the IC.

Static Performance Parameter Definitions

Integral Nonlinearity (INL)

Integral nonlinearity is the deviation of the values on an actual transfer function from either a best straight-line fit (closest approximation to the actual transfer curve) or a line drawn between the end points of the transfer function, once offset and gain errors have been nullified. For a DAC, the deviations are measured at every individual step.

## Differential Nonlinearity (DNL)

Differential nonlinearity is the difference between an actual step height and the ideal value of 1 LSB. A DNL error specification of less than 1 LSB guarantees no missing codes and a monotonic transfer function.

Offset Error
The offset error is the difference between the ideal and the actual offset current. For a DAC, the offset point is the average value at the output for the two midscale digital input codes with respect to the full-scale of the DAC. This error affects all codes by the same amount.

Gain Error
A gain error is the difference between the ideal and the actual full-scale output voltage on the transfer curve, after nullifying the offset error. This error alters the slope of the transfer function and corresponds to the same percentage error in each step.

## Dynamic Performance Parameter Definitions

## Settling Time

The settling time is the amount of time required from the start of a transition until the DAC output settles its new output value to within the specified accuracy.

## Noise Spectral Density

The DAC output noise is the sum of the quantization noise and thermal noise. Noise spectral density is the noise power in 1 Hz bandwidth, specified in dBFS/Hz.

## Signal-to-Noise Ratio (SNR)

For a waveform perfectly reconstructed from digital samples, the theoretical maximum SNR is the ratio of the full-scale analog output (RMS value) to the RMS quantization error (residual error). The ideal, theoretical maximum SNR can be derived from the DAC's resolution ( N bits):

$$
\mathrm{SNR} \mathrm{~dB}^{2}=6.02 \mathrm{~dB} \times \mathrm{N}+1.76 \mathrm{~dB}
$$

# 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs 

However, noise sources such as thermal noise, reference noise, clock jitter, etc. affect the ideal reading. Therefore, SNR is computed by taking the ratio of the RMS signal to the RMS noise, which includes all spectral components minus the fundamental, the first four harmonics, and the DC offset.

Spurious-Free Dynamic Range (SFDR)
SFDR is the ratio of the RMS amplitude of the carrier frequency (maximum signal components) to the RMS value of their next largest distortion component. SFDR is usually measured in dBc and with respect to the carrier frequency amplitude or in dBFS with respect to the DAC's full-scale range. Depending on its test condition, SFDR is observed within a predefined window or to Nyquist.

## Two-/Four-Tone Intermodulation Distortion (IMD)

The two-tone IMD is the ratio expressed in dBc (or dBFS) of the worst 3rd-order (or higher) IMD products to either output tone.

## Adjacent Channel Leakage <br> Power Ratio (ACLR)

Commonly used in combination with WCDMA (wideband code-division multiple-access), ACLR reflects the leakage power ratio in dB between the measured powers within a channel relative to its adjacent channel. ACLR provides a quantifiable method of determining out-of-band spectral energy and its influence on an adjacent channel when a bandwidth-limited RF signal passes through a nonlinear device.

## 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs

Pin Configuration


For the latest package outline information and land patterns, go to www.maxim-ic.com/packages.

| PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO. |
| :---: | :---: | :---: |
| 68 QFN-EP | G6800-4 | $\underline{\mathbf{2 1 - 0 1 2 2}}$ |

## 12-Bit, 500Msps Interpolating and Modulating Dual DAC with CMOS Inputs

| REVISION <br> NUMBER | REVISION <br> DATE | DESCRIPTION | PAGES <br> CHANGED |
| :---: | :---: | :--- | :---: |
| 0 | - | Initial release | - |
| 1 | $4 / 07$ | - | - |
| 2 | $10 / 08$ | Add note to setup and hold specifications. | 5,6 |


[^0]:    *Terminated into a $50 \Omega$ load.

