# WM8143-12 12-bit/4MSPS CCD Signal Processor Production Data Nov. 1999 Rev 4 # **Description** The WM8143-12 integrates the analogue signal conditioning required by CCD sensors with a 12-bit ADC. The WM8143-12 requires minimal external circuitry and provides a cost-effective sensor to digital domain system solution. Each of the three analogue conditioning channels includes reset level clamp, CDS, fine offset level shifting and programmable gain amplification. The three channels are multiplexed into the ADC. The output from the ADC is fed to the output bus pins OP[11:0] via a 12/8 bit multiplexer, enabled by the OEB signal. The flexible output architecture allows twelve-bit data to be accessed either on a twelve-bit bus or via a time-multiplexed eight-bit bus. The WM8143-12 can be configured for pixel-by-pixel or line-by-line multiplexing operation. Reset level clamp and/or CDS features can be optionally bypassed. The device configuration is programmed either via a simple serial interface or via an eight-bit parallel interface. The serial/parallel interfaces of the WM8143-12 are control compatible with those of the WM8144-10 and WM8144-12. ### **Features** - · Reset level clamp - Correlated double sampling (CDS) - · Fine offset level shifting - Programmable gain amplification - 12-bit ADC with maximum 4 MSPS - Simple clocking scheme - Control by serial or parallel interface - Time multiplexed eight-bit data output mode - 32 pin TQFP package - Interface compatible with WM8144-10 and WM8144-12 # **Applications** - · Flatbed scanners - Sheet feed scanners - Film scanners - CCD sensor interfaces - Contact image sensor (CIS) interfaces # **Block Diagram** Production Data datasheets contain final specifications current on publication date. Supply of products conforms to Wolfson Microelectronics' terms and conditions. ## **Wolfson Microelectronics** ©1999 Wolfson Microelectronics Ltd. Lutton Court, Bernard Terrace, Edinburgh, EH8 9NX, UK Tel: +44 (0) 131 667 9386 Fax +44 (0) 131 667 5176 email: sales@wolfson.co.uk www: http://www.wolfson.co.uk # **Pin Configuration** # **Ordering Information** | DEVICE | TEMP. RANGE | PACKAGE | |----------------|-------------|-------------| | WM8143-12CFT/V | 0 - 70°C | 32 Pin TQFP | # **Absolute Maximum Ratings** | Analogue Supply Voltage | AGND - 0.3V, AGND +7V | Operating Temperature Range, T <sub>A</sub> 0°C to +70°C | |-------------------------|--------------------------|----------------------------------------------------------| | Digital Supply Voltage | DGND - 0.3V, DGND +7V | Storage Temperature50°C to +150°C | | Digital Inputs | DGND - 0.3V, DVDD +0.3V | Lead Temperature (10 second soldering) +260°C | | Digital Outputs | DGND - 0.3V, DVDD +0.3V | | | Reference Inputs | AGND - 0.3V, AVDD +0.3V | | | RINP, GINP, BINP | AGND - 0.3 V, AVDD +0.3V | | Absolute Maximum Ratings are stress ratings only. Permanent damage to the device may be caused by continuously operating at or beyond these limits. Device functional operating limits and guaranteed performance specifications are given under Electrical Characteristics at the test conditions specified ESD Sensitive Device. This device is manufactured on a CMOS process. It is therefore generically susceptible to damage from excessive static voltages. Proper ESD precautions must be taken during handling and storage of this device. As per JEDEC specifications A112-A and A113-B, this product requires specific storage conditions prior to surface mount assembly. It has been classified as having a Moisture Sensitivity Level of 2 and as such will be supplied in vacuum-sealed moisture barrier bags. # **Recommended Operating Conditions** | PARAMETER | SYMBOL | TEST<br>CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|------------|--------------------|------|-----|------|------| | Supply Voltage | AVDD, DVDD | | 4.75 | | 5.25 | V | | Operating Temperature Range | TA | | 0 | | 70 | °C | | Input Common Mode Range | VCMR | | 0.5 | | 4.5 | V | # **Electrical Characteristics** ### **Test Characteristics** $AVDD = DVDD = 4.75V \ to \ 5.25V, \ AGND = DGND = 0V \ \dots \ T_A = 0^{\circ}C \ to \ +70^{\circ}C, \ MCLK = 8MHz, \ unless \ otherwise \ stated$ | PARAMETER | SYMBOL | TEST<br>CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------------------------------------|-----------------|--------------------------------|-----------|----------------|-----------|------| | Supply Current - Active | | | | 25 | 40 | mA | | Supply Current - Standby | | | | 4 | 10 | mA | | Digital Inputs | | | | | | | | High Level Input Voltage | V <sub>IH</sub> | | 0.8*DVDD | | | V | | Low Level Input Voltage | $V_{IL}$ | | | | 0.2*DVDD | V | | High Level Input Current | I <sub>IH</sub> | | | | 1 | μA | | Low Level Input Current | I <sub>IL</sub> | | | | 1 | μA | | Input Capacitance | | | | 5 | | pF | | Digital Outputs | | | | | | | | High Level Output Voltage | V <sub>OH</sub> | I <sub>OH</sub> = 1mA | DVDD-0.75 | | | V | | Low Level Output Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 1mA | | | DGND+0.75 | V | | High Impedance Output Current | I <sub>OZ</sub> | | | | 1 | μΑ | | Input Multiplexer | | | | | | | | CDS Mode Full Scale Input<br>Range (V <sub>VS</sub> -V <sub>RS</sub> ) | | x denotes the channel selected | | $\frac{2}{Gx}$ | | Vp-p | | Channel to Channel Gain<br>Matching | | | | 1 | | % | | Input Video Set-up Time | tVSU | | 10 | | | ns | | Input Video Hold Time | tVH | | 15 | | | ns | | Reset Video Set-up Time | tRSU | CDS Mode only | 10 | | | ns | | Reset Video Hold Time | tRH | CDS Mode only | 15 | | | ns | | Reference String | | | | | | | | Reference Voltage - Top | VRT | VRU = 5V | 3.47 | 3.5 | 3.53 | V | | Reference Voltage - Bottom | VRB | VRU = 5V | 1.47 | 1.5 | 1.53 | V | | DAC Reference Voltage | VMID | VRU = 5V | 2.47 | 2.5 | 2.53 | V | | R.L.C. Switching Impedance | | | | 500 | | Ω | | Reset Level Clamp Options | VRLC | VRU = 5V | 1.46 | 1.5 | 1.54 | V | | | | Voltage set | 2.46 | 2.5 | 2.54 | V | | | | by register configuration | 3.46 | 3.5 | 3.54 | V | | Impedance VRT to VRB | | | 250 | 500 | 750 | Ω | | Impedance VRU to AGND | | | 1000 | 1500 | 2000 | Ω | | 8-Bit DACs | | | | | | | | Resolution | | | 8 | | | Bits | | Zero Code Voltage | | | VMID -20 | | VMID +20 | mV | **Wolfson Microelectronics** PD. Rev 4 Nov. 99 # **Test Characteristics** $AVDD = DVDD = 4.75V \ to \ 5.25V, \ AGND = DGND = 0V \ \dots \ T_A = 0^{\circ}C \ to \ +70^{\circ}C, \ MCLK = 8MHz, \ unless \ otherwise \ stated$ | PARAMETER | SYMBOL | TEST<br>CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------------------|--------|----------------------------------------------------------------------|------|------|------|-------| | Full Scale Voltage Error | | | 0 | | 20 | mV | | Differential Non Linearity | DNL | | | 0.1 | 0.5 | LSB | | Integral Non Linearity | INL | | | 0.25 | 1 | LSB | | 12-bit ADC performance incl NO MISSING CODES GUARA | _ | A and Offset Functions | | | | | | Resolution | | AVDD = DVDD = 5V | 12 | | | Bits | | Maximum Sampling Rate | | AVDD = DVDD = 5V | 4 | | | MSPS | | Zero Scale Transition Error<br>Voltage at VINP | | DAC Code = 000H,<br>AVDD = DVDD = 5V,<br>measured relative to<br>VRB | | ± 25 | ±100 | mV | | Full Scale Transition Error<br>Voltage at VINP | | DAC Code = 000H,<br>AVDD = DVDD = 5V,<br>measured relative to<br>VRT | | ± 25 | ±100 | mV | | Differential Non Linearity | DNL | AVDD = DVDD = 5V | | | +1.5 | LSB | | PGA Gain<br>Monotonicity Guaranteed | | | | 1 | | | | Red Channel Max Gain | Gr | Mode 1<br>AVDD = DVDD = 5V | 7.5 | 8 | | Times | | Green Channel Max Gain | Gg | | 7.5 | 8 | | Times | | Blue Channel Max Gain | Gb | | 7.5 | 8 | | Times | | Switching Characteristics | | | | | | | | MCLK Period | tPER | | 125 | | | ns | | MCLK High | tCKH | | 37.5 | | | ns | | MCLK Low | tCKL | | 37.5 | | | ns | | Data Set-up Time | tDSU | | 10 | | | ns | | Data Hold Time | tDH | | 10 | | | ns | | Output Propagation Delay | tPD | $I_{OH} = 1mA$ , $I_{OL} = 1mA$ | | | 75 | ns | | Output Enable Time | tPZE | | | | 50 | ns | | Output Disable Time | tPEZ | | | | 25 | ns | | Serial Interface | | | | | | | | SCK Period | tSPER | | 125 | | | ns | | SCK High | tSCKH | | 37.5 | | | ns | | SCK Low | tSCKL | | 37.5 | | | ns | | SDI Set up Time | tSSU | | 10 | | | ns | | SDI Hold Time | tSH | | 10 | | | ns | | Set up Time - SCK to SEN | tSCE | | 20 | | | ns | # **Test Characteristics** $AVDD = DVDD = 4.75V \ to \ 5.25V, \ AGND = DGND = 0V \ \dots \ T_A = 0^{\circ}C \ to \ +70^{\circ}C, \ MCLK = 8MHz, \ unless \ otherwise \ stated$ | PARAMETER | SYMBOL | TEST<br>CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------|--------|--------------------|-----|-----|-----|------| | Set up Time - SEN to SCK | tSEC | | 20 | | | ns | | SEN Pulse Width | tSEW | | 50 | | | ns | | Parallel Interface | | | | | | | | RNW Low to OP[11:4] Tri-<br>state | tOPZ | | | | 20 | ns | | Address Setup Time to STB<br>Low | tASU | | 0 | | | ns | | DNA Low Setup Time to STB<br>Low | tADLS | | 10 | | | ns | | Strobe Low Time | tSTB | | 50 | | | ns | | Address Hold Time from STB<br>High | tAH | | 10 | | | ns | | DNA Low Hold Time from<br>STB High | tADLH | | 10 | | | ns | | Data Setup Time to STB Low | tDSU | | 0 | | | ns | | DNA High Setup Time to STB<br>Low | tADHS | | 10 | | | ns | | Data Hold Time from STB<br>High | tDH | | 10 | | | ns | | Data High Hold Time from STB High | tADHH | | 10 | | | ns | | RNW High to OP[11:4]<br>Output | tOPD | | 0 | | | ns | # **Pin Description** | PIN | NAME | TYPE | DESCRIPTION | | | | |-----|---------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--|--| | 1 | OP[2] | Digital OP | Tri-state digital 12-bit bi-direct | tional bus. There are four modes: | | | | 2 | OP[3] | Digital OP | Tri-state: | when OEB = 1 | | | | 3 | OP[4] | Digital IO | Output twelve-bit: | twelve bit data is output from bus | | | | 4 | OP[5] | Digital IO | Output 8-bit multiplexed: | data output on OP[11:4] at 2 * ADC | | | | 5 | OP[6] | Digital IO | | conversion Rate | | | | 6 | OP[7] | Digital IO | Input 8-bit: | control data is input on bits OP[11:4] in | | | | 7 | OP[8] | Digital IO | | parallel mode when SCK/RNW = 0. | | | | 8 | OP[9] | Digital IO | MSB of the output word is OF | D[111] SR in OD[0] | | | | 9 | OP[10] | Digital IO | Wish of the output word is Or | -[11], LOD 18 OF[0] | | | | 10 | OP[11] | Digital IO | | | | | | 11 | NRESET | Digital IP | Reset input, active low. This signal forces a reset of all internal registers and selects whether the serial control bus or parallel control bus is used (see SEN/STB) | | | | | 12 | AVDD | Analogue supply | Positive analogue supply (5V) | | | | | 13 | AGND | Analogue supply | Analogue ground (0V) | | | | | 14 | VRU | Analogue IP | ADC reference voltages. The ADC reference range is applied between VRT (full | | | | | 15 | VRB | Analogue OP | | VRU can be used to derive optimal reference voltages | | | | 16 | VRT | Analogue OP | from an external 5V reference | | | | | 17 | VMID | Analogue OP | Buffered mid-point of ADC reference string | | | | | 18 | VRLC | Analogue OP | Selectable analogue output v | oltage for RLC | | | | 19 | BINP | Analogue IP | Blue channel input video | | | | | 20 | GINP | Analogue IP | Green channel input video | | | | | 21 | RINP | Analogue IP | Red channel input video | | | | | 22 | OEB | Digital IP | Output tri-state control: | all outputs enabled when OEB = 0 | | | | 23 | SEN/STB | Digital IP | Serial interface: | enable, active high | | | | | | | Parallel interface: | strobe, active low | | | | | | | Latched on NRESET rising e high then device control is by | dge: If low then device control is by serial interface, if parallel interface | | | | 24 | SDI/DNA | Digital IP | Serial interface: | serial interface input data signal | | | | | | | Parallel interface: | high = data, low = address | | | | 25 | SCK/RNW | Digital IP | Serial interface: | serial interface clock signal | | | | | | | Parallel interface: | high = $OP[11:4]$ is output bus | | | | | | | low = OP[11:4] is input bus | | | | | 26 | RLC | Digital IP | Selects whether reset level clamp is applied on a pixel-by-pixel basis. If RLC is required on each pixel then this pin can be tied high | | | | | 27 | VSMP | Digital IP | Video sample synchronisation pulse. This signal is applied synchronously with MLCK to specify the point in time that the input is sampled. The timing of internal multiplexing between the R, G and B channels is derived from this signal. | | | | | PIN | NAME | TYPE | DESCRIPTION | |-----|-------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 28 | MCLK | Digital IP | Master clock. This clock is applied at eight, six, three or two times the input pixel rate depending on the operational mode. MCLK is divided internally to define the ADC sample rate and to provide the clock source for digital logic | | 29 | DGND | Digital supply | Digital ground (0V) | | 30 | OP[0] | Digital OP | See description for pins 1-10 | | 31 | OP[1] | Digital OP | See description for pins 1-10 | | 32 | DVDD | Digital supply | Positive digital supply (5V) | # **Typical Performance** $AVDD = DVDD = 5V, T_{A=} 25^{\circ}C$ ### WM8143-12 DNL # PGA Gain Code vs Actual Gain 8.25 8.775 7.25 7.25 6.75 6.25 6.25 6.25 90 4.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.75 90 3.7 # **System Description** Figure 1 System Diagram The WM8143-12 signal processing IC interfaces typically via buffering and AC coupling to the output of CCD image sensors. The WM8143-12 also interfaces to CIS image sensors via DC coupling. Analogue output signals from the image sensor are sampled, amplified and offset-corrected by the IC before being converted into digital form by an on-board high-speed 12-bit resolution analogue to digital converter. Figure 1 illustrates a typical system implementation where the three colour outputs from the CCD image sensor are buffered and AC coupled to the analogue inputs of the WM8143-12. The digital interface to the WM8143-12 can be divided into three distinct sections: - - Parallel Data I/O - Digital Control/Serial Timing - Analogue Interface Timing These sections are constructed for ease of use by the system designer and are described in detail on the following pages of this datasheet. # **Device Description** The WM8143-12 is configured to output 12-bit data by writing to Set-up Register 4: Bit4 (Mode12). By default the device is configured to output 10 bit data. ### S/H, Offset DACs and PGA Each analogue input (RINP, GINP, BINP) of the WM8143-12 consists of a sample and hold, a programmable gain amplifier, and a DC offset correction block. The operation of the red input stage is summarised in Figure 2. Figure 2 Operation of Red Input Stage The sample/hold block can operate in two modes of operation, CDS (Correlated Double Sampling) or Single Ended. In CDS operation the video signal processed is the difference between the voltage applied at the RINP input when RS occurs, and the voltage at the RINP input when VS occurs. This is summarised in Figure 3. Figure 3 Video Signal Processed in CDS Mode When using CDS the actual DC value of the input signal is not important, as long as the signal extremes are maintained within 0.5 volts of the chip power supplies. This is because the signal processed is the difference between the two sample voltages, with the common DC voltage being rejected. In Single Ended operation, the VS and RS control signals occur simultaneously, and the voltage applied to the reset switch is fixed at VMID. This means that the voltage processed is the difference between the voltage applied to RINP when VS/RS occurs, and VMID. When using Single Ended operation the DC content of the video signal is not rejected. The Programmable Gain Amplifier block multiplies the resulting input voltage by a value between 0.5 and 8.25 which can be programmed independently for each of the three input channels via the serial (or parallel) interface. Table 1 illustrates the PGA Gains Register codes required for typical gains (see Typical Performance Graphs). The typical gain may also be calculated using the following equation: Typical Gain = 0.5+(Code \* 0.25). | CODE | TYPICAL | |-------|---------| | | GAIN | | 00000 | 0.5 | | 00001 | 0.75 | | 00010 | 1 | | 00011 | 1.25 | | 00100 | 1.5 | | 00101 | 1.75 | | 00110 | 2.0 | | 00111 | 2.25 | | 01000 | 2.5 | | 01001 | 2.75 | | 01010 | 3.0 | | 01011 | 3.25 | | 01100 | 3.5 | | 01101 | 3.75 | | 01110 | 4.0 | | 01111 | 4.25 | | TYPICAL | |---------| | GAIN | | 4.5 | | 4.75 | | 5.0 | | 5.25 | | 5.5 | | 5.75 | | 6.0 | | 6.25 | | 6.5 | | 6.75 | | 7.0 | | 7.25 | | 7.5 | | 7.25 | | 8.0 | | 8.25 | | | Table 1 Typical Gain The DC value of the gained signal can then be trimmed by the 8 bit plus sign DAC. The voltage output by this DAC is shown as $V_{\text{OFFSET}}$ in Figure 2. The range of the DAC is (VMID/2) or 1.5\*(VMID/2) if the DAC\_RANGE bit in Setup Register 4 is set. The output from the offset DAC stage is referenced to the VMID voltage. This allows the input to the ADC to maximise the dynamic range, and is shown diagrammatically in Figure 2 by the final VMID addition. For the input stage, the final analogue voltage applied to the ADC can be expressed as: $$V_{ADC} = G*(V_{VS} - V_{RS}) + \left[ (1 - 2*DSIGN) * \frac{DAC\_CODE}{255} * \frac{V_{MID}}{2} \right] + V_{MID}$$ Where $V_{ADC}$ is the voltage applied, to the ADC G is the programmed gain $V_{\text{VS}}$ is the voltage of the video sample. V<sub>RS</sub> is the voltage of the reset sample, DSIGN is the Offset DAC sign bit DAC\_CODE is the offset DAC value. $V_{\text{MID}}$ is the WM8143-12 generated $V_{\text{MID}}$ voltage. The ADC has a lower reference of VRB (typically 1.5 V) and an upper reference of VRT (typically 3.5 V). When an ADC input voltage is applied to the ADC equal to VRB the resulting code is 000(hex). When an ADC input voltage is applied to the ADC equal to VRT the resulting code is FFF(hex). ### **Reset Level Clamp** Both CDS and Single Ended operation can be used with Reset Level Clamping. A typical input configuration is shown in Figure 4. Figure 4 Typical Input Configuration Using Reset Level Clamping The position of the clamp relative to the video sample is shown diagramatically in Figure 6 and is programmable by CDSREF1-0 (see Table 6). By default, the reset sample occurs on the fourth MCLK rising edge after VSMP. The relative timing between the reset sample (and CL) and video sample can be altered as shown in Figure 5. When the clamp pulse is active the voltage on the WM8143-12 side of Cin, i.e. RINP, will be forced to be equal to the VRLC clamp voltage. The VRLC clamp voltage is programmable to three different levels via the serial interface. The voltage to which the clamp voltage should be programmed is dependent on the type of sampling selected and the polarity of the input video signal. Figure 5 Reset Sample and Clamp Timing For CDS operation it is important to match the clamp voltage to the amplitude and polarity of the video signal. This will allow the best use of the wide input common-mode range offered by the WM8143-12. If the input video is positive going it is advisable to clamp to VCL (Lower clamp voltage). If the video is negative going it is advisable to clamp to VCU (Upper clamp voltage). Regardless of where the video is clamped the offset DAC is programmed to move the ADC output corresponding to the reset level to an appropriate value to maximise the ADC dynamic range. For Single Ended operation it is recommended that the clamp voltage is set to VCM (middle clamp voltage). Figure 6 Position of Clamp Relative to Video Input A reset level clamp is activated if the RLC pin is high on an MCLK rising edge (Figure 7). By default this initiates an internal clamp pulse three MCLK pulses later (shown as CL in Figure 5). The relationship between CL and RS is fixed. Therefore altering the RS position also alters the CL position (Figure 5). Table 6 shows the three possible voltages to which the reset level can be clamped. Figure 7 RLC TimingVideo Sampling Options ### **Video Sampling Options** The WM8143-12 can interface to CCD sensors using six basic modes of operation (summarised in Table 3). Mode configurations are controlled by a combination of control bits and timing applied to MCLK and VMSP pins. The default operational mode is mode 1: colour with CDS enabled. ### **Colour Mode Definition (Mode 1)** Figure 9 summarises the timing relationships. MCLK is applied at twice the required ADC conversion rate. Synchronisation of sampling and channel multiplexing to the incoming video signal is performed by the VSMP pulse (active high). The three input channels (R,G,B) are sampled in parallel on the rising edge of MCLK following a VSMP pulse. The sampled data is multiplexed into a single data stream at three times the VSMP rate and passes through the internal pipeline and emerges on the OP[11:0] bus. Both Correlated Double Sampling (CDS) and Single Ended modes of operation are available. ### **Monochrome Mode Definitions** One input channel is continuously sampled on the rising edge of MCLK following a VSMP pulse. The user can specify which input channel (R,G,B) is to be sampled by writing to the WM8143-12 internal control registers. There are four separate monochrome modes with different maximum sample rates and CDS availability. ### Monochrome Mode (Mode 2) Figure 10 summarises the timing relationships. The timing in this mode is identical to mode 1 except that one input channel is sampled three times (due to the multiplexer being held in one position) and passes through the device as three separate samples. The last two samples can be ignored at the output OP[11:0]. ### **Fast Monochrome Mode (Mode 3)** Figure 11 summarises the timing relationships. This mode allows the maximum sample rate to be increased to 2.67 MSPS. This is achieved by altering the MCLK:VSMP ratio to 3:1. In this mode, the timing of RS and CL must be fixed (refer to Table 3). The sampled video data will pass through the internal pipeline and emerge on the OP[11:0] bus. ### Max. Speed Monochrome Mode (Mode 4) Figure 12 summarises the timing relationships. This mode allows the maximum sample rate to be increased to 4 MSPS. This is achieved by altering the MCLK:VSMP ratio to 2:1. The latency through the device is identical to modes 1 and 2. CDS is not available in this mode. ### **Slow Colour Mode (Mode 5)** Figure 13 summarises the timing relationships. This mode is identical to Mode 1 except that the MCLK to VSMP ratio is 8:1 and the maximum sample rate is 1 MSPS. To obtain a ratio of 4:4 between the video sample position and the reset sample position, Setup Register 3 CDSREF1-0 control bits b[5:4] should be set to 10. The first three of the four output words are valid. ### Slow Monochrome Mode (Mode 6) Figure 14 summarises the timing relationships. This mode is identical to mode 2 except that the MCLK to VSMP ratio is 8:1 and the maximum sample rate is 1 MSPS. To obtain a ratio of 4:4 between the video sample position and the reset sample position, Setup Register 3 CDSREF 1-0 control bits b[5:4] should be set to 10. The first of the four output words is the only valid output. ### Input Impedance The input impedance of the WM8143-12 is dependent upon the sampling frequency of the input signal and the gain that the PGA is set to. This is due to the effective capacitance of the 'sample and hold' circuits (Figure 8). Figure 8 Input Impedance S/H Circuit ### **Wolfson Microelectronics** PD. Rev 4 Nov. 99 When the VS/RS control is activated the switch closes and the effective impedance of the input is 1/CF where the value of C changes from 0.3pF for minimum gain to 9.6pF for maximum gain and F is the sample frequency in Hz. Table 2 illustrates the maximum and minimum input impedance at different frequencies. | SAMPLING<br>FREQUENCY<br>(MHz) | IMPEDANCE<br>(MΩ) MIN<br>GAIN | IMPEDANCE<br>(KΩ) MAX<br>GAIN | |--------------------------------|-------------------------------|-------------------------------| | 0.5 | 6.6 | 208 | | 1 | 3.3 | 104 | | 2 | 1.6 | 52 | | 4 | 0.8 | 26 | Table 2 Effects of Frequency on Input Impedance # **Calibration** To achieve optimum performance of the WM8143-12, a calibration procedure must be implemented. This is achieved by using a combination of the gain and offset functions to amplify and shift the input signal so that it lies within and maximises the input ADC range. | MODE | DESCRIPTION | CDS<br>AVAIL-<br>ABLE | MAX.<br>SAMPLE<br>RATE | SENSOR INTERFACE<br>DESCRIPTION | TIMING<br>REQUIRE-<br>MENTS | REGISTER<br>CONTENTS<br>WITH CDS | REGISTER<br>CONTENTS<br>WITHOUT<br>CDS* | |------|--------------------------|-----------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------| | 1 | Colour | Yes | 1.33MSPS | Three input channels (R, G, B) are sampled in parallel at max. 1.33MSPS. The sampled data is multiplexed into a single data stream before the internal ADC, giving an internal serial rate of max. 4MSPS | MCLK max.<br>8MHz.<br>MCLK:<br>VSMP ratio<br>is 6:1 | Setup Reg. 1:<br>03(H) | Setup Reg. 1:<br>01(H) | | 2 | Monochrome | Yes | 1.33MSPS | One input channel is continuously sampled. The internal multiplexer is held in one position under control of the user. | Identical to<br>Mode 1 | Setup Reg. 1:<br>07(H)<br>Setup Reg. 3:<br>bits b[7-6]<br>define which<br>channel is<br>sampled | Setup Reg. 1:<br>05(H)<br>Setup Reg. 3:<br>bits b[7-6]<br>define which<br>channel is<br>sampled | | 3 | Fast<br>Monochrome | Yes | 2.67MSPS | Identical to Mode 2<br>except that max.<br>sample rate is<br>2.67MSPS | MCLK max.<br>8MHz.<br>MCLK:<br>VSMP ratio<br>is 3:1 | Identical to<br>Mode 2 plus<br>Setup Reg. 3:<br>bits b[5-4] must<br>be set to 00(H) | Identical to<br>Mode 2 | | 4 | Max. Speed<br>Monochrome | No | 4MSPS | Identical to Mode 2<br>except that max.<br>sample rate is 4MSPS | MCLK max.<br>8MHz.<br>MCLK:<br>VSMP ratio<br>is 2:1 | Not applicable | Setup Reg. 1:<br>45(H)<br>Setup Reg. 3:<br>bits b[7-6]<br>define which<br>channel is<br>sampled | | 5 | Slow Colour | Yes | 1MSPS | Identical to Mode 1<br>except that max.<br>sample rate is 1MSPS | MCLK max.<br>8MHz.<br>MCLK:<br>VSMP ratio<br>is 8:1 | Identical to<br>Mode 1 | Identical to<br>Mode 1 | | 6 | Slow<br>Monochrome | Yes | 1MSPS | Identical to Mode 2<br>except that max.<br>sample rate is 1MSPS | MCLK max.<br>8MHz.<br>MCLK:<br>VSMP ratio<br>is 8:1 | Identical to<br>Mode 2 | Identical to<br>Mode 2 | <sup>\*</sup> Only indicates relevant register bits # Table 3 WM8143-12 Mode Summary **Wolfson Microelectronics** PD. Rev 4 Nov. 99 Figure 9 Default Timing in CDS Colour Mode (Mode 1) Figure 10 Default Timing in CDS Monochrome Mode (Mode 2) Figure 11 Default Timing in Fast CDS Monochrome Mode (Mode 3) Figure 12 Default Timing in Max. Speed non-CDS Monochrome Mode (Mode 4) Figure 13 Default Timing in Slow CDS Colour Mode (Mode 5) Figure 14 Default timing in Slow CDS Monochrome Mode (Mode 6) # **Applications Recommendations** ### **Output Data Interface** By default, data is output from the device as a twelvebit wide word on OP[11:0]. Optionally, data can be output in an eight-bit word format. Figure 15 shows this function. Data is presented on pins OP[11:4] at twice pixel rate. In mode 3, the output is spread over three MCLK periods. The first two periods contain byte A data and the third period has byte B data. Either of the two byte A data periods are valid. Figure 15 Eight-bit Multiplexed Bus Output - Ad11,d10,d9,d8,d7,d6,d5,d4 First byte - Bd3,d2,d1,d0,PNS,CC1,CC0,ORNG Second byte - PNS: This bit shows if the device is configured in parallel or serial mode. 1 = Parallel, 0 = Serial. - CC1/CC0: These bits show which channel the current output was taken from. 00 = RED, 01 = GREEN, 10 = BLUE. - ORNG: This bit indicates if the current output pixel has exceeded the maximum or minimum range during processing. 1 = out of range, 0 = within range. ### **Control Interface Selection** WM8143-12 can be controlled via a serial or parallel interface. The decision on which interface is to be used is made on the sense of the SEN/STB pin on the rising edge of the NRESET signal. | SEN/STB | CONDITION | MODE | | | |---------|--------------------|--------------------|--|--| | 0 | NRESET rising edge | Serial Interface | | | | 1 | NRESET rising edge | Parallel Interface | | | ### Table 4 WM8143-12 Interface Set-up It is expected that this would be achieved on system power-up by attaching a simple RC network to the NRESET pin. The RC network should delay the set up on the NRESET pin until the other conditions have been established. This feature is only activated on a hardware reset (using the NRESET pin). The software reset does not sample SEN/STB. ### Controlling the WM8143-12 The WM8143-12 can be configured through a serial interface or a parallel interface. Selection of the interface type is by the SEN/STB pin which must be tied high (parallel) or low (serial) as shown in Table 4. ### **Serial Interface** The serial interface consists of three pins (refer to Figure 16). A six-bit address is clocked in MSB first followed by an eight-bit data word, also MSB first. Each bit is latched on the rising edge of SCK. Once the data has been shifted into the device, a pulse is applied to SEN to transfer the data to the appropriate internal register. ### **Parallel Interface** The parallel interface uses bits [11:4] of the OP bus as well as the STB, DNA and RNW pins (refer to Figure 17). Pin RNW must be low during a write operation. The DNA pin defines whether the data byte is address (low) or data (high). The data bus OP[11:4] is latched in during the low period of STB. ## **Internal Register Definition** Table 5 summarises the internal register content. The first 5 addresses in the table are used to program setup registers and to provide a software reset feature (00H is reserved). The remaining 3 entries in the table define the address location of internal data registers. In each case, a further three sub-addresses are defined for the red, green and blue register. Selection between the red, green and blue registers is performed by address bits a1 and a0, as defined in the table. Setting both a1 and a0 equal to 1 forces all three registers to be updated to the same data value. Blank entries in Table 5 should be programmed to zero. Figure 16 Serial Interface Timing Figure 17 Parallel Interface Timing | ADDRESS <a5:a0></a5:a0> | DES-<br>CRIPTION | DE-<br>FAULT | BIT | | | | | | | | |-------------------------|---------------------|--------------|---------|---------|-----------|-----------|--------|--------|--------|--------| | | | (HEX) | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | 000000 | Reserved | | | | | | | | | | | 000001 | Setup<br>Register 1 | 03 | | VSMP4M | | | | MONO | CDS | ENADC | | 000010 | Setup<br>Register 2 | 00 | | | | | | INVOP | | MUXOP | | 000011 | Setup<br>Register 3 | 11 | CHAN[1] | CHAN[0] | CDSREF[1] | CDSREF[0] | | | RLC[1] | RLC[0] | | 000100 | Software<br>Reset | 00 | | | | | | | | | | 000101 | Setup<br>Register 4 | 00 | | | | MODE 12 | | | DACRNG | | | 1000 <b>a1a0</b> | DAC Values | 00 | DAC[7] | DAC[6] | DAC[5] | DAC[4] | DAC[3] | DAC[2] | DAC[1] | DAC[0] | | 1001 <b>a1a0</b> | DAC Signs | 00 | | | | | | | | DSIGN | | 1010 <b>a1a0</b> | PGA Gains | 00 | | | | PGA[4] | PGA[3] | PGA[2] | PGA[1] | PGA[0] | | ADDRESS LSB DECODE | a1 | a0 | |---------------------|----|----| | Red Register | 0 | 0 | | Green Register | 0 | 1 | | Blue Register | 1 | 0 | | Red, Green and Blue | 1 | 1 | **Table 5 Register Map Contents** | REGISTER | BIT NO | BIT NAMES(S) | DEFAULT | DESCRIPTION | | | |--------------------------------------|--------|--------------|---------|----------------------------------------------------------|--|--| | Setup Register 1 | 0 | ENADC | 1 | ADC Standby Control: 0 = Standby, 1 = Active | | | | Address , <a5:a0></a5:a0> | 1 | CDS | 1 | Correlated Double Sampling Mode: | | | | 000001 | | | | 0 = Single Ended Mode, 1 = CDS Mode | | | | | 2 | MONO | 0 | Mono/Colour Select: | | | | | | | | 0 = Colour, 1 = Monochrome Operation | | | | | 6 | VSMP4M | 0 | Required when operating in Mode 4: | | | | | | | | 0 = Other Modes, 1 = Mode 4 | | | | Setup Register 2 | 0 | MUXOP | 0 | Eight Bit Output Mode: 0 = 12-bit, 1 = 8-bit Multiplexed | | | | Address , <a5:a0><br/>000010</a5:a0> | 2 | INVOP | 0 | Inverts ADC Output: 0 = Non-inverting, 1 = Inverting | | | | Setup Register 3 | 1-0 | RLC1-0 | 01 | Reset Level Clamp Voltage: | | | | Address , <a5:a0></a5:a0> | | | | 00 = 1.5V | | | | 000011 | | | | 01 = 2.5V | | | | | | | | 10 = 3.5V | | | | | | | | 11 = Reserved | | | | | 5-4 | CDSREF1-0 | 01 | CDS Mode Reset Timing Adjust: | | | | | | | | 00 = Advance 1 MCLK Period | | | | | | | | 01 = Normal | | | | | | | | 10 = Retard 1 MCLK Period | | | | | | | | 11 = Retard 2 MCLK Periods | | | | | 7-6 | CHAN1-0 | 00 | Monochrome Mode Channel Select: | | | | | | | | 00 = Red channel | | | | | | | | 01 = Green channel | | | | | | | | 10 = Blue channel | | | | | | | | 11 = Reserved | | | | Setup Register 4 | 1 | DACRNG | 0 | Offset DAC Output Range: | | | | Address , <a5:a0></a5:a0> | | | | 0 = DAC Output Range = Vmid/2 = +/-1.25V | | | | 000101 | | | | 1 = DAC Output Range = 1.5 *(Vmid/2) = +/-1.875V | | | | | 4 | MODE 12 | 0 | Enable 12-bit ADC Output: | | | | | | | | 0 = 10 bit, 1 = 12 bit | | | **Table 6 Control Bit Descriptions** # **Detailed Timing Diagrams** Figure 18 Detailed Video Input Timing - Modes 1 and 2 Figure 19 Detailed Video Input Timing - Mode 3 Figure 20 Detailed Video Input Timing - Mode 4 **Wolfson Microelectronics** PD. Rev 4 Nov. 99 Figure 21 Detailed Video Timing - Modes 5 and 6 Figure 22 Detailed Digital Timing - Modes 1 and 2 Figure 23 Detailed Digital Timing - Mode 3 Figure 24 Detailed Digital Timing - Mode 4 Figure 25 Detailed Digital Timing - Modes 5 and 6 Figure 26 Detailed Timing Diagram for Serial Interface Figure 27 Detailed Timing Diagram for Parallel Interface # **Applications Diagram** # **Package Dimensions** | Symbols | Dimensions<br>(mm) | | | | | | |----------------|---------------------------------|------|------|--|--|--| | | MIN | NOM | MAX | | | | | Α | | | | | | | | $\mathbf{A}_1$ | 0.05 | | 0.15 | | | | | $A_2$ | 1.35 | 1.40 | 1.45 | | | | | b | 0.30 | 0.37 | 0.45 | | | | | С | 0.09 | | 0.20 | | | | | D | 9.00 BSC | | | | | | | $D_1$ | 7.00 BSC | | | | | | | E | 9.00 BSC | | | | | | | E <sub>1</sub> | 7.00 BSC | | | | | | | е | 0.80 BSC | | | | | | | L | 0.45 0.60 | | 0.75 | | | | | Θ | 0° | 3.5° | 7° | | | | | | Tolerances of Form and Position | | | | | | | ccc | 0.10 | | | | | | | | | | | | | | | REF: | JEDEC.95, MS-026 | | | | | | - NOTES: A. ALL LINEAR DIMENSIONS ARE IN MILLIMETERS. B. THIS DRAWING IS SUBJECT TO CHANGE WITHOUT NOTICE. C. BODY DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSION, NOT TO EXCEED 0.25MM. D. MEETS JEDEC.95 MS-026, VARIATION = BBA. REFER TO THIS SPECIFICATION FOR FURTHER DETAILS. Last page of WM8143-12 Datasheet