# HFC - S+ B ISDN 2BDS0 ISDN HDLC FIFO controller with S/T interface and U-chip support January 2001 Copyright 1994-2001 Cologne Chip AG All Rights Reserved The information presented can not be considered as assured characteristics. Data can change without notice. Parts of the information presented may be protected by patent or other rights. Cologne Chip products are not designed, intended, or authorized for use in any application intended to support or sustain life, or for any other application in which the failure of the Cologne Chip product could create a situation where personal injury or death may occur. ### **Revision History** | Date | Remarks | | | | | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Jan. 2001 | Information added to section: GCI/IOM2 timing. | | | | | | Feb. 2000 | Information added to section: DMA access in processor mode, GCI frame structure. | | | | | | Nov. 1999 | Information added to section: Power down considerations. | | | | | | Aug. 1999 | Section added: Configuring test loops. | | | | | | | Information added to section: Processor interface modes, processor mode, FIFO | | | | | | | channel operation: receive channels, STATES register bit description, ISA-PC bus | | | | | | | or processor access timing, S/T interface activation/deactivation layer 1 for finite | | | | | | | state matrix for NT. | | | | | | Mar. 1999 | Changes made on: S/T modules part numbers and manufacturers. | | | | | | Feb. 1999 | Changes made on: CLKDEL register bit description. | | | | | | Aug. 1998 | Changes made on: DMA access in processor mode, Register bit description of GCI/IOM2 bus section: Auxiliary channel handling, B_MODE register bit | | | | | | | description. | | | | | | May 1998 | Changes made on: RESET characteristics, FIFO change must no longer be made | | | | | | | twice, watchdog/timer, automatically D-channel frame repetition, transparent mode, | | | | | | | power down considerations, TRxR register bit description, TRM register bit | | | | | | | description, SRAM access, S/T module part numbers and manufacturers, sample | | | | | | | circuitry. | | | | | Cologne Chip AG Eintrachtstrasse 113 D-50668 Köln Germany Tel.: +49 (0) 221 / 912 96 04 Fax: +49 (0) 221 / 912 96 05 http://www.CologneChip.com http://www.CologneChip.de info@CologneChip.com ### **Contents** | 1 | General description | | |-------------|------------------------------------------------------|----| | 1.1 | Applications | | | 1.2 | Mode description | 8 | | 1. | .2.1 ISA-PC mode | 8 | | 1. | .2.2 Processor interface modes | 8 | | 2 | Pin description | ( | | 2.1 | ISA-PC bus and microprocessor interface | | | 2.1 | S/T interface transmit signals | | | 2.3 | S/T interface receive signals | | | 2.3<br>2.4 | SRAM Interface | | | 2.4 | Oscillator | | | 2.5 | GCI/IOM2 bus interface | | | 2.0<br>2.7 | GCI/IOM2 Timeslot enable signals | | | 2.7 | Interrupt outputs | | | 2.8<br>2.9 | Miscellaneous pins | | | 2.9<br>2.10 | * | | | 2.10 | 11 2 | | | 2.11 | | | | 3 | Functional description | | | 3.1 | ISA-PC mode | | | 3.2 | ISA-PC bus interface | | | 3.3 | Processor mode | | | | .3.1 DMA access in processor mode | 20 | | 3.4 | | | | 3. | .4.1 FIFO control registers | | | | 3.4.1.1 FIFO select register | | | | 3.4.1.2 FIFO registers | | | | .4.2 Registers of the S/T section | | | | .4.3 Registers of the GCI/IOM2 bus section | | | 3. | .4.4 Interrupt and status registers | | | 3.5 | Timer | | | 3.6 | Watchdog | | | 3.7 | FIFOs | | | 3. | .7.1 FIFO channel operation | | | | 3.7.1.1 Send channels (B1, B2 and D transmit) | | | | 3.7.1.2 Automatically D-channel frame repetition | | | | 3.7.1.3 FIFO full condition in send channels | | | | 3.7.1.4 Receive Channels (B1, B2 and D receive) | | | | 3.7.1.5 FIFO full condition in receive channels | | | _ | 3.7.1.6 FIFO reset | | | | .7.2 Transparent mode of HFC-S+ | | | 3.8 | External SRAM | | | 3.9 | Power down considerations | | | 3.10 | Configuring test loops | 32 | | 4 | Register bit description | 35 | | 4.1 | Register bit description of the FIFO select register | | | 4.2 | Register bit description of S/T section | | | 4.3 | Register bit description of GCI/IOM2 bus section | | | | | | #### HFC-S+ | 4.4 | Register bit description of CONNECT register | 42 | |------|------------------------------------------------------------------------------|----| | 4.5 | Register bit description of interrupt, status and control registers | | | 5 | Electrical characteristics | 48 | | 6 | Timing characteristics | 51 | | 6.1 | ISA-PC bus or processor access | 51 | | 6.2 | SRAM access | | | 6.3 | GCI/IOM2 bus clock and data alignment for Mitel ST <sup>TM</sup> bus | 53 | | 6.4 | GCI/IOM2 timing | 54 | | 6. | .4.1 Master mode | 54 | | 6. | 4.2 Slave mode | 55 | | 7 | S/T interface circuitry | 56 | | 7.1 | External receiver circuitry | 56 | | 7.2 | External transmitter circuitry | 57 | | 7.3 | Oscillator circuitry | 60 | | 8 | State matrices for NT and TE | 61 | | 8.1 | S/T interface activation/deactivation layer 1 for finite state matrix for NT | 61 | | 8.2 | Activation/deactivation layer 1 for finite state matrix for TE | 62 | | 9 | Binary organisation of the frames | 63 | | 9.1 | S/T frame structure | 63 | | 9.2 | GCI frame structure | 64 | | 10 | Clock synchronisation | 65 | | 10.1 | Clock synchronisation in NT-mode | 65 | | 10.2 | Clock synchronisation in TE-mode | 66 | | 11 | HFC-S+ package dimensions | 67 | | 12 | ISDN PC card sample circuitry with HFC-S+ | 68 | #### HFC-S+ ### **Figures** | Figure 1: HFC-S+ block diagram | 7 | |--------------------------------------------------------------------------|----------------------| | Figure 2: Pin Connection | 9 | | Figure 3: FIFO Organisation (shown for B-channel, similar for D-channel) | 28 | | Figure 4: FIFO Data Organisation | | | Figure 5: Function of the CONNECT register bits | 42 | | Figure 6: GCI/IOM2 bus clock and data alignment | | | Figure 7: External receiver circuitry | 56 | | Figure 8: External transmitter circuitry | 57 | | Figure 9: Oscillator Circuitry. | | | Figure 10: Frame structure at reference point S and T | | | Figure 11: Single channel GCI format | | | Figure 12: Clock synchronisation in NT-mode | | | Figure 13: Clock synchronisation in TE-mode | | | Figure 14: HFC-S+ package dimensions | | | Tables | | | Table 1: Mode selection | 8 | | | | | Table 2: Selected I/O address after reset | | | | | | Table 2: Selected I/O address after reset | 20 | | Table 2: Selected I/O address after reset | 20<br>33 | | Table 2: Selected I/O address after reset | 20<br>33<br>59 | | Table 2: Selected I/O address after reset | 20<br>33<br>59<br>61 | | Table 2: Selected I/O address after reset | 20<br>33<br>59<br>61 | | Table 2: Selected I/O address after reset | | | Table 2: Selected I/O address after reset | | ### **Features** - One chip ISDN-S-controller with B- and D-channel HDLC support - O Independent Read and Write HDLC-Channels for 2 ISDN B-channels and one ISDN D-channel - O B1- and B2-channel transparent mode independently selectable - O FIFO-size: 4x 7.5 KByte (B-channel) and 2x 512 Byte (D-channel) - O max. 31 HDLC frames (B-channel) and 15 HDLC frames (D-channel) per channel and direction in FIFO - O 56 kbit/s restricted mode for U.S. ISDN lines selectable by software - full I.430 ITU S/T ISDN support in TE and NT mode for the 3.3V and 5V supply - O B1+B2 HDLC mode - O PCM30 interface configurable to interface MITEL ST<sup>TM</sup> bus (MVIP<sup>TM</sup>), Siemens IOM2<sup>TM</sup> or GCI<sup>TM</sup> for interface to U-chip or external codecs - O direct 8 bit ISA-PC bus interface with buffers for ISA-databus - One of 6 interrupt channels on ISA-PC bus selectable by software - O ISA-I/O-address selectable by software - O only 2 I/O addresses used on ISA-PC bus - O microprocessor interface compatible to Motorala bus and Siemens/Intel bus - O simple DMA access to PCM30 interface for tone synthetisation - O Timer with interrupt and watchdog capability in processor mode - O 3.3V and 5V supply voltage - O rectangular QFP 100 case ### 1 General description The HFC-S+ is an ISDN S/T HDLC basic rate controller for so called "passive" ISDN PC cards with integrated S/T interface and PCM30 highway interface. It only needs an external SRAM to form a high performance ISDN PC card. Most problems with passive ISDN PC cards as small FIFOs and massive interrupt load for the host CPU are overcome by the HFC-S+. So we call ISDN cards with the HFC-S+ "semi-active". Additionally the HFC-S+ can be used as a microprocessor peripheral in non-PC applications. The ultra-deep FIFOs of the HFC-S+ are realized with an external SRAM. Also an industrial standard serial interface for telecom peripheral ICs is implemented. Codecs are normally connected to this interface. #### 1.1 Applications - O ISDN PC card - O ISDN terminal adapter - O ISDN PABX - ISDN modems Figure 1: HFC-S+ block diagram January 2001 7 of 70 #### 1.2 Mode description The HFC-S+ has 4 different bus modes, which can be selected by the lines ALE and IIOSEL0-IIOSEL3. Depending on the selected mode the function of several pins is different (see: Pin description). | ALE | IIOSEL03 | Selected mode | |-------|----------|-------------------------| | GND | ≠0 | ISA-PC mode (mode 1) | | VDD | all 0 | processor mode (mode 2) | | GND | all 0 | processor mode (mode 3) | | pulse | all 0 | processor mode (mode 4) | Table 1: Mode selection #### 1.2.1 ISA-PC mode Mode 1: ALE = GND, IIOSEL3-0 $\neq$ 0000 In mode 1 the HFC-S+ is addressed by two successive port addresses on the ISA-PC bus. The port address is selected by the lines SA0 - SA9. The address with SA0='1' is for register selection and the address with SA0='0' is used for data read/write (see also: 3.1). #### 1.2.2 Processor interface modes The processor modes are selected by IIOSEL3-0 = '0000'. In all processor modes line SA6 must be connected to GND. Mode 2: Motorola bus with control signals /CS, R/W, /DS is selected by setting ALE to VDD. Mode 3: Siemens/Intel bus with seperated address bus and databus and control signals /CS, /WR, /RD is selected by setting ALE to GND. Mode 4: Intel bus with multiplexed address and databus with control signals /CS, /WR, /RD, ALE. ALE latches the address. The address lines SA0-SA7 must be connected to the data lines BD0-BD7 (except SA6 which must be connected to GND). The lines SA0-SA7 (except SA6) are used for direct addressing the internal registers of the HFC-S+ (see also 3.3). ### 2 Pin description Figure 2: Pin Connection ### 2.1 ISA-PC bus and microprocessor interface | Pin No. | Pin Name | <u>I</u> nput | Mode | Function | |---------|----------|----------------|---------|--------------------------------------------------| | | | <u>O</u> utput | | | | | | | | Mode/initial I/O address select | | 1 | IIOSEL0 | I u) | 1,2,3,4 | bit 0 | | 2 | IIOSEL1 | I u) | 1,2,3,4 | Mode/initial I/O address select bit 1 | | 3 | IIOSEL2 | I u) | 1,2,3,4 | Mode/initial I/O address select bit 2 | | 4 | IIOSEL3 | I u) | 1,2,3,4 | Mode/initial I/O address select bit 3 | | | | | | Register/ISA-PC address bus | | 5 | SA0 | I | all | Address bit 0 | | 6 | SA1 | I | all | Address bit 1 | | 7 | SA2 | I | all | Address bit 2 | | 8 | SA3 | I | all | Address bit 3 | | 9 | SA4 | I | all | Address bit 4 | | 10 | SA5 | I | all | Address bit 5 | | 11 | SA6 | I | all | Address bit 6 | | | | | | (In processer mode SA6 must be connected to GND) | | 12 | SA7 | I | all | Address bit 7 | January 2001 9 of 70 u) internal pull up | Pin No. | Pin Name | <u>I</u> nput | Mode | Function | |---------|----------|----------------|-------|-------------------------------------------------| | | | <u>O</u> utput | | | | 13 | SA8 | I | 1 | Address bit 8 | | | /DMAAK0 | I | 2,3,4 | DMA acknowledge channel 0 | | | | | | Direct access to GCI/IOM2 bus AUX1 channel data | | | | | | register (low active) | | 14 | SA9 | I | 1 | address bit 9 | | | /DMAAK1 | I | 2,3,4 | DMA acknowledge channel 1 | | | | | | direct access on GCI/IOM2 bus AUX2 channel | | | | | | dataregister (low active) | ### d important! If DMA acknowledge signals /DMAAK0 and /DMAAK1 are active, the function of the read/write enables is inverted. This means a read command on the controller databus writes the AUX-Channel register and a write command reads the register. The address on the address bus (SA0-SA7) is ignored. | 15 | /AEN | I | 1 | PC bus address enable | |----|---------|------|---------|----------------------------------------------------| | | /CS | I | 2,3,4 | chipselect low active | | 16 | IOCHRDY | O 1) | 1 | I/O channel ready | | | /WAIT | O 1) | 2,3,4 | low active wait signal for external processor | | 17 | /IOR | I | 1,3,4 | I/O read enable | | | /DS | I | 2 | I/O data strobe | | 18 | /IOW | I | 1,3,4 | I/O write enable | | | R/W | I | 2 | Read/Write select (WR='0') | | 21 | BD0 | I/O | all | Databus bit 0 (LSB) | | 22 | BD1 | I/O | all | Databus bit 1 | | 23 | BD2 | I/O | all | Databus bit 2 | | 24 | BD3 | I/O | all | Databus bit 3 | | 25 | BD4 | I/O | all | Databus bit 4 | | 26 | BD5 | I/O | all | Databus bit 5 | | 27 | BD6 | I/O | all | Databus bit 6 | | 28 | BD7 | I/O | all | Databus bit 7 (MSB) | | 31 | BUSDIR | О | 1,2,3,4 | Databus direction signal for external busdriver | | | | | | '0' BD0-BD7 are outputs | | 32 | ALE | I | | Address latch enable | | | | | | ALE is also used for mode selection of the HFC-S+. | | | | | | See Mode selection on page 8 for detailed | | | | | | information. | <sup>1)</sup> open drain, external pull up resistor required ### 2.2 S/T interface transmit signals | Pin No. | Pin Name | <u>I</u> nput<br><u>O</u> utput | Function | |---------|----------|---------------------------------|------------------------------| | 34 | TX2_HI | 0 | Transmit output 2 | | 35 | /TX1_LO | O | GND driver for transmitter 1 | | 36 | /TX_EN | O | Transmit enable | | 37 | /TX2_LO | 0 | GND driver for transmitter 2 | | 38 | TX1_HI | О | Transmit output 1 | See also: 7.2 External transmitter circuitry. ### 2.3 S/T interface receive signals | 43 | R2 | I | Receive data 2 | | |----|---------|---|---------------------|--| | 44 | LEV_R2 | I | Level detect for R2 | | | 45 | LEV_R1 | I | Level detect for R1 | | | 46 | R1 | I | Receive data 1 | | | 48 | ADJ_LEV | О | Levelgenerator | | See also: 7.1 External receiver circuitry. January 2001 11 of 70 ### 2.4 SRAM Interface | Pin No. | Pin Name | <u>I</u> nput<br><u>O</u> utput | Function | |---------|----------|---------------------------------|--------------------------------| | | | | CDANG L | | 52 | CDDO | I/O | SRAM data bus | | 53 | SRD0 | | SRAM data bit 0 (LSB) | | 54 | SRD1 | I/O | SRAM data bit 1 | | 55 | SRD2 | I/O | SRAM data bit 2 | | 56 | SRD3 | I/O | SRAM data bit 3 | | 57 | SRD4 | I/O | SRAM data bit 4 | | 58 | SRD5 | I/O | SRAM data bit 5 | | 59 | SRD6 | I/O | SRAM data bit 6 | | 60 | SRD7 | I/O | SRAM data bit 7 (MSB) | | | | | SRAM address bus | | 63 | SRA0 | O | SRAM address bus bit 0 (LSB) | | 64 | SRA1 | O | SRAM address bus bit 1 | | 65 | SRA2 | 0 | SRAM address bus bit 2 | | 66 | SRA3 | О | SRAM address bus bit 3 | | 67 | SRA4 | О | SRAM address bus bit 4 | | 68 | SRA5 | О | SRAM address bus bit 5 | | 69 | SRA6 | О | SRAM address bus bit 6 | | 70 | SRA7 | О | SRAM address bus bit 7 | | 71 | SRA8 | О | SRAM address bus bit 8 | | 72 | SRA9 | О | SRAM address bus bit 9 | | 74 | SRA10 | О | SRAM address bus bit 10 | | 75 | SRA11 | О | SRAM address bus bit 11 | | 76 | SRA12 | 0 | SRAM address bus bit 12 | | 77 | SRA13 | 0 | SRAM address bus bit 13 | | 78 | SRA14 | 0 | SRAM address bus bit 14 (MSB) | | | | | SRAM control signals | | 50 | /SRRD | О | Read strobe to external device | | 79 | /SRCS | 0 | SRAM chip select | | 80 | /SRWR | 0 | SRAM write enable | ### 2.5 Oscillator | | 82 | OSC_IN | | Oscillator input or quarz connection 12.288 Mhz or 24.576 MHz | | |---|----|---------|---|---------------------------------------------------------------|--| | I | 83 | OSC_OUT | О | Oscillator output or quarz connection | | #### 2.6 **GCI/IOM2** bus interface | Pin No. | Pin Name | <u>I</u> nput<br>Output | Mode | Function | |---------|----------|-------------------------|------|-------------------------------------------------| | 85 | C4IO | I/O u) | all | 4.096 Mhz clock | | | | | | GCI/IOM2 bus clock master: output | | | | | | GCI/IOM2 bus clock slave: input (reset default) | | 86 | F0IO | I/O u) | all | Frame synchronisation, 8kHz pulse for GCI/IOM2 | | | | | | bus frame synchronisation | | | | | | GCI/IOM2 bus master: output | | | | | | GCI/IOM2 bus slave: input (reset default) | | 87 | STIO1 | I/O u) | all | GCI/IOM2 bus databus I | | | | | | Slotwise programmable as input or output | | 88 | STIO2 | I/O u) | all | GCI/IOM2 bus databus II | | | | | | Slotwise programmable as input or output | internal pull up # **2.7** GCI/IOM2 Timeslot enable signals (e. g. for PCM codecs) | 91 | F1_A | О | all | enable signal for external CODEC A Programmable as positive (reset default) or negative | |----|------|---|-----|-----------------------------------------------------------------------------------------| | | | | | pulse. | | 92 | F1_B | О | all | enable signal for external CODEC B | | | | | | Programmable as positive (reset default) or negative | | | | | | pulse. | January 2001 13 of 70 ### 2.8 Interrupt outputs | Pin No. | Pin Name | <u>I</u> nput<br><u>O</u> utput | Mode | Function | |---------|----------|---------------------------------|-------|------------------------------------------------------| | 94 | IRQ_A | I/O | 1 | PC bus interrupt request A or interrupt input from | | | | | | external device (see: CIRM register bit description) | | | /IRQ_P | O 1) | 2,3,4 | processor interrupt request low active | | 95 | IRQ_B | O | 1 | PC bus interrupt request B | | | IRQ_P | $O^{2)}$ | 2,3,4 | processor interrupt request high active | | 96 | IRQ_C | O | 1 | PC bus interrupt request C | | | /WD_RES | $O^{1)}$ | 2,3,4 | Watchdog expired, external reset low active | | 97 | IRQ_D | 0 | 1 | PC bus interrupt request D | | | WD_RES | $O^{2)}$ | 2,3,4 | Watchdog expired, external reset high active | | 98 | IRQ_E | 0 | 1 | PC bus interrupt request E | | | DMARQ0 | O | 2,3,4 | DMA request AUX1 channel register (high active) | | 99 | IRQ_F | О | 1 | PC bus interrupt request F | | | DMARQ1 | O | 2,3,4 | DMA request AUX2 channel register (high active) | open drain, external pull up resistor required ### 2.9 Miscellaneous pins | L | 49 | NC | | | Not connected (leave pin open) | |---|-----|-------|---|-----|--------------------------------| | | 100 | RESET | I | all | Reset for HFC-S+ (high active) | open source, external pull down resistor required #### 2.10 Power supply | Pin No. | Pin Name | Function | |---------------------------------|----------|------------------| | 19, 30, 41, 42, 51, 61, 84, 89 | VDD | VDD (+3V to +5V) | | 20, 29, 33, 39, 40, 47, 52, 62, | GND | GND | | 73, 81, 90, 93 | | | #### d important! All power supply pins VDD must be directly connected to each other. Also all pins GND must be directly connected to each other. To keep VDD and GND bounce to a minimum a bypass capacitor (10 nF to 100 nF) should be placed between each pair of VDD/GND pins. #### 2.11 RESET characteristics The reset signal (hardware reset or software reset) must be active for at least 4 clock cycles. The GCI/IOM2 bus lines STIO1, STIO2 and the interrupt lines are in tristate mode after a reset. The HFC-S+ is in slave mode after reset. C4IO and F0IO are inputs. In the processor modes DMARQ1 and DMARQ2 are inactive ('0'). The S/T state machine is stuck to '0' after reset. This means the HFC-S+ does not react to any signal on the S/T interface before the S/T state machine is initialised. The registers' initial values are described in the Register bit description (section 4 of this data sheet). After RESET the HFC-S+ is in an initialisation cycle and is therefor busy for a maximum of 160 clock cycles. January 2001 15 of 70 ### 3 Functional description #### 3.1 ISA-PC mode ISA-PC mode is selected by ALE = GND and IIOSEL0.. $3 \neq 0$ . The HFC-S+ occupies two consecutive addresses in the I/O map of a PC if it is in ISA-PC mode. It decodes only the 10 lower address lines as most slot cards do on the ISA-PC bus. The base I/O address is 2 byte aligned so the lower of both addresses is the one with SA0 = 0 and the higher address is the one with SA0 = 1. After every hardware reset (RESET = 1) the I/O address select circuit inside the HFC-S+ is in hardware mode. In this mode the HFC-S+ can not be accessed until it is initialised to an I/O address. At first one of 15 different I/O addresses must be selected by the 4 inputs IIOSEL0 .. IIOSEL3 as Table 2 shows: | HOSEL | Selected I/O address | |---------|----------------------| | 3210 | | | 0000 | processor mode | | 0 0 0 1 | 2E0h | | 0010 | 2D0h | | 0 0 1 1 | 210h | | 0100 | 2C0h | | 0 1 0 1 | 200h | | 0110 | 2F8h | | 0 1 1 1 | 2E8h | | 1000 | 2B0h | | 1001 | 3E0h | | 1010 | 320h | | 1011 | 278h | | 1100 | 310h | | 1 1 0 1 | 330h | | 1110 | 300h | | 1111 | 3E8h | Table 2: Selected I/O address after reset The hardware selected I/O address might have an address collision with another I/O device in the PC. After a hardware reset (RESET = 1) you must first write an I/O address into the HFC-S+ to set the I/O address for every further access to the device. #### The procedure is as follows: First you must write the lower 8 bits of the new I/O address you want into the lower address (SA0 = 0) of the hardware selected I/O address. The LSB of the new address is a don't care bit because the HFC-S+ always occupies two I/O addresses. Then the additional 2 bits of the new I/O address have to be written into the higher address (SA0 = 1) of the hardware selected I/O address. The other 6 bits in the byte must have a special pattern to switch over to the software selected address mode. This pattern must be 0101 01aa, whereby aa are the 2 higher address bits. e.g.: wanted I/O address: 3A4h / 3A5h IIOSEL(3:0): 0001 then hardware selected I/O address is: **2E0h** = 10 1110 0000 b write the value **A4h** or **A5h** into **2E0h** $= 1010 \ 010x \ b$ write the value **57h** into **2E1h** $= 0101 \ 01 \ b$ pattern 11 b address 0101 0111 b x = don't care All further accesses to the HFC-S+ can only be done on the addresses **3A4h** / **3A5h**. Only a hardware reset will switch back the HFC-S+ into hardware selected address mode. d hint: It's useful to solve a possible address conflict by programming the I/O address as early as possible. It is recommendable to set the address with a simple .SYS driver in a DOS environment. January 2001 17 of 70 #### 3.2 ISA-PC bus interface The HFC-S+ only uses 2 I/O addresses with SA0 switching between data or control information in ISA-PC mode. As normal only 10 bits of the ISA-PC bus address are used for I/O address selection in ISA-PC mode. | SA0 | /IOR | /IOW | /AEN | Operation | |-----|------|------|------|---------------| | X | X | X | 1 | no access | | X | 1 | 1 | X | no access | | 0 | 0 | 1 | 0 | read data | | 0 | 1 | 0 | 0 | write data | | 1 | 0 | 1 | 0 | read status | | 1 | 1 | 0 | 0 | write control | X = don't care d important! ALE must be connected to GND and at least one of the IIOSEL0-3 must be '1' or open! The HFC-S+ has no memory or DMA access to any component on the ISA-PC bus. Because of its power drive characteristic it needs no external driver for the ISA-PC bus data lines. If necessary an external bus driver can be added. In this case the output BUSDIR determines the driver direction. BUSDIR = 1 means that data is driven into the HFC-S+; BUSDIR = 0 means that the HFC-S+ is read and data is driven to the external bus. #### 3.3 Processor mode Processor mode is selected by IIOSEL0..3=0. In the microprocessor mode the HFC-S+ uses 256 I/O addresses (SA0 - SA7). | /IOR<br>/DS | /IOW<br>R/W | /CS | ALE | Operation | Mode | |-------------|-------------|-----|-----|------------|------| | X | X | 1 | X | no access | all | | 1 | 1 | X | X | no access | all | | 0 | 1 | 0 | 1 | read data | 2 | | 0 | 0 | 0 | 1 | write data | 2 | | 0 | 1 | 0 | 0 | read data | 3 | | 1 | 0 | 0 | 0 | write data | 3 | | 0 | 1 | 0 | 0*) | read data | 4 | | 1 | 0 | 0 | 0*) | write data | 4 | X = don't care All registers are directly accessable by their I/O address (see register description). Except in mode 4 ALE is assumed to be stable after a RESET. ### d important! For write accesses to the HFC-S+ the data lines must be stable and valid **before** /IOW or /DS get low (see also: Timing diagram 1 on page 51). With Intel compatible processors it may be neccessary to delay the /IOW or /DS signals. January 2001 19 of 70 <sup>\*) 1-</sup>pulse latches I/O address. #### 3.3.1 DMA access in processor mode In processor mode a simple DMA access to the auxiliary channels of the GCI/IOM2 interface is possible. This is useful for tone synthetisation or for voice recording. DMAREQ is asserted every 125 $\mu$ s. DMAREQ is reset when /DMAAK is active. #### d note If DMA acknowledge signals /DMAAK0 and /DMAAK1 are active, the function of the read/write enables is inverted. This means a read command on the controller databus writes the AUX-Channel register and a write command reads the register. The address on the address bus (SA0-SA7) is ignored. | Mode | /DMAAK0 | /DMAAK1 | /CS | ALE | /IOR<br>/DS | /IOW<br>R/W | Function | |-------|---------|---------|-----|-----|-------------|-------------|----------------| | 2,3,4 | 1 | 1 | X | X | X | X | no DMA | | 2 | 0 | 1 | X | 1 | X | 1 | DMA write AUX1 | | 2 | 1 | 0 | X | 1 | X | 1 | DMA write AUX2 | | 3 | 0 | 1 | X | 0 | 0 | 1 | DMA write AUX1 | | 3 | 1 | 0 | X | 0 | 0 | 1 | DMA write AUX2 | | 4 | 0 | 1 | X | 0*) | 0 | 1 | DMA write AUX1 | | 4 | 1 | 0 | X | 0*) | 0 | 1 | DMA write AUX2 | Table 3: DMA access in processor mode ### $\emptyset$ important! If DMA is not used /DMAAK0 and /DMAAK1 must be connected to VDD. <sup>\*) 1-</sup>pulse latches I/O address. #### 3.4 Internal HFC-S+ register description In ISA-PC mode all registers are selected by writing the register address into the Control Internal Pointer (CIP) register. This is done by writing the HFC-S+ on the higher I/O address (SA0 = 1). All consecutive read or write data accesses (SA0 = 0) are done with the selected register until the CIP register is changed. In processor mode all registers can be directly accessed. The registers are selected by SA0 - SA7. #### 3.4.1 FIFO control registers The FIFO control registers are used to select and control the FIFOs of the HFC-S+. In processor mode the value is the address which directly selects the corresponding register. The FIFO register selection is independent of the B- or D-channel FIFO number. The FIFO is selected by the FIFO select register. #### 3.4.1.1 FIFO select register | CIP / I/O-a | ddress | Name | r/w | Function | |-------------|--------|---------|-----|----------------| | 00010000 | 10h | FIF_SEL | w | FIFO selection | #### 3.4.1.2 FIFO registers | CIP / I/O-address | | Name | r/w | Function | |-------------------|-----|--------------|-----|--------------------------------------------------| | 100000xx | 80h | FIF_Z1L | r | FIFO input counter (Z1) low byte | | 100001xx | 84h | FIF_Z1H | r | FIFO input counter (Z1) high byte | | 100010xx | 88h | FIF_Z2L | r | FIFO output counter (Z2) low byte | | 100011xx | 8Ch | FIF_Z2H | r | FIFO output counter (Z2) high byte | | 101010xx | A8h | FIF_INC_F1*) | r | read this register to increment frame counter F1 | | 101011xx | ACh | FIF_DWR | W | data write into FIFO and increment Z1 | | 101100xx | B0h | FIF_F1 | r | FIFO input HDLC frame counter (F1) | | 101101xx | B4h | FIF_F2 | r | FIFO output HDLC frame counter (F2) | | 101110xx | B8h | FIF_INC_F2*) | r | read this register to increment frame counter F2 | | 101111xx | BCh | FIF_DRD | r | data read out of FIFO and increment Z2 | <sup>\*)</sup> only in HDLC mode; In transparent mode (see also: 3.7.2) the frame counters F1 and F2 must not be incremented. January 2001 21 of 70 ### d important! #### FIFO change, FIFO reset and F1/F2 incrementation Changing the FIFO, reseting the FIFO or incrementing the frame counters causes a short BUSY period of the HFC-S+. This means an access to FIFO control registers is NOT allowed until BUSY status is reset (bit 0 of STATUS register). This has a maximum duration of 25 clock cycles (2µs). Status, interrupt and control registers can be read and written at any time. ### 3.4.2 Registers of the S/T section | CIP / I/O-address | | Name | r/w | Function | | |-------------------|----------|------|-----------------------|----------|-----------------------------------------------------------------------------------------------| | | 00110000 | 30h | STATES | r/w | State of the TE/NT state machine | | | 00110001 | 31h | SCTRL | W | S/T control register | | | 00110010 | 32h | SCTRL_E | W | S/T control register (extended) | | | 00110011 | 33h | SCTRL_R | W | receive enable for B-channels | | | 00110100 | 34h | SQ_REC<br>SQ_SEND | r<br>w | receive register for S/Q bits send register for S/Q bits | | | 00110111 | 37h | CLKDEL | W | setup of the delay time between receive and send direction (TE) receive data sample time (NT) | | | 00111100 | 3Ch | B1_REC*)<br>B1_SEND*) | r<br>w | B1-channel receive register B1-channel transmit register | | | 00111101 | 3Dh | B2_REC*)<br>B2_SEND*) | r<br>w | B2-channel receive register B2-channel transmit register | | | 00111110 | 3Eh | D_REC*)<br>D_SEND*) | r<br>w | D-channel receive register<br>D-channel transmit register | | | 00111111 | 3Fh | E_REC*) | r | E-channel receive register | <sup>\*)</sup> These registers are read/written automatically by the HDLC FIFO controller (HFC) or GCI/IOM2 bus controller and need not be accessed by the user. To read/write data the FIFO registers should be used. January 2001 23 of 70 #### 3.4.3 Registers of the GCI/IOM2 bus section #### GCI/IOM2 bus timeslot selection registers | CIP / I/O-address | Name | r/w | Function | | |-------------------|--------|-----|----------------------------------------|--| | 00000010 02h | C/I | r/w | C/I command/indication register | | | 00000011 03h | TRxR | r | Monitor Tx ready handshake | | | 00001010 0Ah | MON1_D | r/w | first monitor byte second monitor byte | | | 00001011 0Bh | MON2_D | r/w | | | ### GCI/IOM2 bus timeslot selection registers | CIP / I/O-a | address | Name | r/w | Function | | | |-------------|---------|----------|-----|----------------------------------|--|--| | 00100000 | 20h | B1_SSL | w | B1-channel transmit slot (031) | | | | 00100001 | 21h | B2_SSL | w | B2-channel transmit slot (031) | | | | 00100010 | 22h | AUX1_SSL | w | AUX1-channel transmit slot (031) | | | | 00100011 | 23h | AUX2_SSL | w | AUX2-channel transmit slot (031) | | | | 00100100 | 24h | B1_RSL | w | B1-channel receive slot (031) | | | | 00100101 | 25h | B2_RSL | w | B2-channel receive slot (031) | | | | 00100110 | 26h | AUX1_RSL | W | AUX1-channel receive slot (031) | | | | 00100111 | 27h | AUX2_RSL | W | AUX2-channel receive slot (031) | | | #### GCI/IOM2 bus data registers | CIP / I/O-addre | ss Name | r/w | Function | |------------------------------|---------------------------------------------------------|------------|-----------------------------------------------------------------------------| | 00101000 28h<br>00101001 29h | $\begin{array}{c} B1\_D^{*)} \\ B2\_D^{*)} \end{array}$ | r/w<br>r/w | GCI/IOM2 bus B1-channel data register GCI/IOM2 bus B2-channel data register | | 00101010 2Ah<br>00101011 2Bh | 110111_2 | r/w<br>r/w | AUX1-channel data register<br>AUX2-channel data register | <sup>\*)</sup> These registers are read/written automatically by the HDLC FIFO controller (HFC) or by the S/T controller and need not be accessed by the user. <sup>\*\*)</sup> These registers can also be accessed by DMA ### GCI/IOM2 bus configuration registers | CIP / I/O-address | | Name | r/w | Function | | | |-------------------|----------|------|----------|----------|------------------------------------------|--| | | 00101101 | 2Dh | MST_EMOD | W | extended mode register for GCI/IOM2 bus | | | | 00101110 | 2Eh | MST_MODE | W | mode register for GCI/IOM2 bus | | | | 00101111 | 2Fh | CONNECT | W | connect functions for S/T, HFC, GCI/IOM2 | | ### 3.4.4 Interrupt and status registers | CIP / I/O a | ddress | Name | r/w | Function | |-------------|--------|---------|-----|---------------------------------------------| | 00010010 | 12h | TRM | W | transparent mode interrupt mode register | | 00010011 | 13h | B_MODE | W | mode of B-channels | | 00010110 | 16h | CHIP_ID | r | register for chip identification | | 00011000 | 18h | CIRM | W | interrupt selection and softreset register | | 00011001 | 19h | CTMT | W | transparent mode and timer control register | | | | | | | | 00011010 | 1Ah | INT_M1 | w | interrupt mask register 1 | | 00011011 | 1Bh | INT_M2 | w | interrupt mask register 2 | | | | | | | | 00011110 | 1Eh | INT_S1 | r | interrupt status register 1 | | 00011111 | 1Fh | INT_S2 | r | interrupt status register 2 | | | | | | | | 00011100 | 1Ch | STATUS | r | common status register | January 2001 25 of 70 #### 3.5 Timer The HFC-S+ includes a timer with interrupt capability. The timer counts F0IO pulses. So the timer counter is incremented every 125µs. It can be reset by bit 7 of of the CTMT register. Furthermore the timer is reset at every HFC-S+ access when bit 5 of the CTMT register is set. Seven different timer values can be selected. # 3.6 Watchdog (only available in processor mode) The watchdog outputs of the HFC-S+ are activated if the timer interrupt bit is active (not reset by reading INT\_S1) and the timer elapses a second time. The reset of the timer counter itself and the watchdog value can be programmed in the CTMT register. In automatic reset mode the watchdog/timer is reset by every access to the HFC-S+. #### 3.7 FIFOs There are 6 FIFOs with 6 HDLC-Controllers in the HFC-S+. The HDLC circuits are located on the S/T device side of the HFC-S+. So always plain data is stored in the FIFO. Zero insertion and deletion is done in HDLC mode: - if the data goes to the S/T or GCI/IOM device in send FIFOs and - when the HDLC data comes from the S/T device or GCI/IOM2 bus in receive operation. There are a send and a receive FIFO for each of the two B-channels and for the D-channel. The FIFOs are realized as ring buffers in the external SRAM. To control them there are some counters. | | B-channel | D-channel | |-------------------------|-----------|-----------| | Z1: FIFO input counter | 13 Bit | 9 Bit | | Z2: FIFO output counter | 13 Bit | 9 Bit | Each counter points to a byte position in the SRAM. On a FIFO input operation Z1 is incremented. On an output operation Z2 is incremented. After every pulse on the F0IO signal two HDLC-bytes are written into the S/T interface (FIFOs No. 0 and 2) and two HDLC-bytes are read from the S/T interface (FIFOs No. 1 and 3). D-channel data is handled in a similar way but only 2 bits are processed. ### d important! Instead of the S/T interface also GCI/IOM2 bus is selectable for each B-channel (see CONNECT register). If Z1 = Z2 the FIFO is empty. Additionally there are two counters F1 and F2 for every FIFO channel (5Bit for B-channel, 4Bit for D-channel). They count the HDLC-frames in the FIFOs and form a ring buffer as Z1 and Z2 do, too. F1 is incremented when a complete frame has been received and stored in the FIFO. F2 is incremented when a complete frame has been read from the FIFO. If F1 = F2 there is no complete frame in the FIFO. When the RESET line is active or software reset is active Z1, Z2, F1 and F2 are all initialized to all 1s. The access to a FIFO is selected by writing the FIFO number into the FIFO select register (FIF\_SEL). January 2001 27 of 70 #### d important! #### FIFO change, FIFO reset and F1/F2 incrementation Changing the FIFO, reseting the FIFO or incrementing the frame counters causes a short BUSY period of the HFC-S+. This means an access to FIFO control registers is NOT allowed until BUSY status is reset (bit 0 of STATUS register). This has a maximum duration of 25 clock cycles (2µs). Status, interrupt and control registers can be read and written at any time. ### d important! The counter state 0200h of the Z-counters follows counter state 1FFFh in the B-channel FIFOs. If 8k RAM mode is selected counter state 1A00h of the Z-counters follows counter state 1FFFh in the B-channel FIFOs. The counter state 000h of the Z-counters follows counter state 1FFh in the D-channel FIFOs. The counter state 00h of the F-counters follows counter state 1Fh in the B-channel FIFOs. The counter state 10h of the F-counters follows counter state 1Fh in the D-channel FIFOs. #### 3.7.1 FIFO channel operation Figure 3: FIFO Organisation (shown for B-channel, similar for D-channel) #### 3.7.1.1 Send channels (B1, B2 and D transmit) The send channels send data from the host bus interface to the FIFO and the HFC-S+ converts the data into HDLC code and transfers it from the FIFO into the S/T or/and the GCI/IOM2 bus interface write registers. The HFC-S+ checks Z1 and Z2. If Z1=Z2 (FIFO empty) the HFC-S+ generates a HDLC-Flag (01111110) and sends it to the S/T device. In this case Z2 is not incremented. If also F1=F2 only HDLC flags are sent to the S/T interface and all counters remain unchanged. If the frame counters are unequal F2 is incremented and the HFC-S+ tries to send the next frame to the output device. After the end of a frame (Z2 reaches Z1) it automatically generates the 16 bit CRC checksum and adds the ending flag. If there is another frame in the FIFO (F1 $\neq$ F2) the F2 counter is incremented. With every byte being sent from the host bus side to the FIFO Z1 is incremented automatically. If a complete frame has been sent F1 must be incremented to send the next frame. If the frame counter F1 is incremented also the Z-counters may change because Z1 and Z2 are functions of F1 and F2. So there are Z1(F1), Z2(F1), Z1(F2) and Z2(F2) (see Figure 3). Z1(F1) is used for the frame which is just written from the PC-bus side. Z2(F2) is used for the frame which is just beeing transmitted to the S/T device side of the HFC-S+. Z1(F2) is the end of frame pointer of the current output frame. In the send channels F1 is only changed from the PC interface side if the software driver wants to say "end of send frame". Then the current value of Z1 is stored, F1 is incremented and Z1 is used as start address of the next frame. Z1(F2) and Z2(F2) can not be accessed. #### 3.7.1.2 Automatically D-channel frame repetition The D-channel send FIFO has a special feature. If the S/T interface signals a D-channel contention before the CRC is sent the Z2 counter is set to the starting address of the current frame and the HFC-S+ tries to repeat the frame automatically. #### d important! The HFC-S+ begins to transmit the bytes from a FIFO at the moment the FIFO is changed or the F1 counter is incremented. Also changing to the FIFO that is already selected starts the transmission. So by selecting the same FIFO again transmission can be started. #### 3.7.1.3 FIFO full condition in send channels Due to the limited number of registers in the HFC-S+ the driver software must maintain a list of frame start and end addresses to calculate actual FIFO size and check FIFO full condition. Because there are a maximum of 32 frame counter values and the start address of a frame is the incremented value of the end address of the last frame the memory table must have only 32 values of 16 bits (13 bits) instead of 64. Remember that an increment of Z-value 1FFFh is 0200h in the B-channels! January 2001 29 of 70 There are two different FIFO full conditions. The first one is met when the FIFO contents comes up to 31 frames (B-channel) or 15 frames (D-channel). There is no possibility for the HFC-S+ to manage more frames even if the frames are very small. The second limitation is the size of the FIFO which is 512 byte for the D-channel and 7.5 KByte for the B-channels. #### 3.7.1.4 Receive Channels (B1, B2 and D receive) The receive channels receive data from the S/T or GCI/IOM2 bus interface read registers. The data is converted from HDLC into plain data and sent to the FIFO. The data can then be read via the host bus interface. The HFC-S+ checks the HDLC data coming in. If it finds a flag or more than 5 consecutive 1s it does not generate any output data. In this case Z1 is not incremented. Proper HDLC data being received is converted by the HFC-S+ into plain data. After the ending flag of a frame the HFC-S+ checks the HDLC CRC checksum. If it is correct one byte with all 0s is inserted behind the CRC data in the FIFO named STAT. This last byte of a frame in the FIFO is different from all 0s if there is no correct CRC field at the end of the frame. Figure 4: FIFO Data Organisation The ending flag of a HDLC-frame can also be the starting flag of the next frame. After a frame is received completely F1 is incremented by the HFC-S+ automatically and the next frame can be received. After reading a frame via the host bus interface F2 must be incremented. If the frame counter F2 is incremented also the Z-counters may change because Z1 and Z2 are functions of F1 and F2. So there are Z1(F1), Z2(F1), Z1(F2) and Z2(F2) (see Figure 3). Z1(F1) is used for the frame which is just received from the S/T device side of the HFC. Z2(F2) is used for the frame which is just beeing transmitted to the host bus interface. Z1(F2) is the end of frame pointer of the current output frame. To calculate the length of the current receive frame the software has to evaluate Z1-Z2+1. When Z2 reaches Z1 the complete frame has been read. In the receive channels F2 must be incremented from the host interface side after the software detects an end of receive frame (Z1=Z2) and F1 $\neq$ F2. Then the current value of Z2 is stored, F2 is incremented and Z2 is copied as start address of the next frame. If Z1 = Z2 and F1 = F2 the FIFO is totally empty. Z1(F1) can not be accessed. #### important! Before reading a FIFO a change FIFO operation (see also: FIF\_SEL register) must be done even if the desired FIFO is already selected. The change FIFO operation is required to update the internal buffer of the HFC-S+. Otherwise the first byte of the FIFO will be taken from the internal buffer and may be invalid. #### 3.7.1.5 FIFO full condition in receive channels Because the ISDN-B-channels and the ISDN-D-channels have no hardware based flow control there is no possibility to stop input data if a receive FIFO is full. So there is no FIFO full condition implemented in the HFC-S+. The HFC-S+ assumes that the FIFOs are so deep that the host processor hard- and software is able to avoid any overflow of the receive FIFOs. Overflow conditions are again more than 31 input frames (15 frames for D-channel) or a real overflow of the FIFO because of excessive data. Because HDLC procedures only know a window size of 7 frames no more than 7 frames are sent without software intervention. Due to the great size of the FIFOs of the HFC-S+ it is easy to poll the HFC-S+ even in large time intervalls without having to fear a FIFO overflow condition. However to avoid any undetected FIFO overflows the software driver should check the number of frames in the FIFO which is F1-F2. An overflow exists if the number (F1-F2) is less than the number in the last reading even if there was no reading of a frame in between. After a detected FIFO overflow condition this FIFO must be reset by setting the FIFO reset bit in the CIRM register. January 2001 31 of 70 #### **3.7.1.6** FIFO reset All counters Z1, Z2, F1 and F2 of all FIFOs are initialized to all 1s after a RESET. Then the result is Z1 = Z2 = 1FFFh and F1 = F2 = 1Fh for the B-channels and Z1 = Z2 = 1FFh and F1 = F2 = 1Fh for the D-channel. Please mask bit 4 of D-channel from counter F1, F2. The same initialisation is done if the bit 3 in the CIRM register is set (soft reset). Individual FIFOs can be reset by bit 7 of CIRM register. #### 3.7.2 Transparent mode of HFC-S+ You can switch off HDLC operation for each B-channel independently. There is one bit for each B-channel in the CTMT control register. If this bit is set data in the FIFO is sent directly to the S/T or GCI/IOM2 bus interface and data from the S/T or GCI/IOM2 bus interface is sent directly to the FIFO. Be sure to switch into transparent mode only if F1=F2. Being in transparent mode the Fx counters remain unchanged. Z1 and Z2 are the input and output pointers respectively. Because F1=F2 both Z-counters are always accessable and have valid data. Because always one Z-counter is changed by the HFC-S+ and only 8 bits of a counter can be read at a time the counter should be read twice to check for a counter incrementation between low and high byte accesses. If a send FIFO channel changes to FIFO empty condition no CRC is generated and the last data byte written into the FIFO is repeated until there is new data. In receive channels there is no check on flags or correct CRCs and no status byte is added. The byte bounderies are not arbitrary like in HDLC mode where byte synchronisation is achieved with HDLC-flags. The data is just the same as it comes from the S/T or GCI/IOM2 bus interface or is sent to this. Send and receive transparent data can be handled in two ways. The usual way is transporting B-channel data with the LSB first as it is usual in HDLC mode. The second way is sending the bytes in reverse bit order as it is usual for PWM data. So the first bit is the MSB. The bit order can be reversed by setting bit 7 of the FIF\_SEL register when the FIFO is selected. #### 3.8 External SRAM For the FIFO data an 32K x 8 external SRAM is used. A 8K x 8 external SRAM is also possible but not recommended. The required access time is 80 ns or below. 1024 Bytes of the external SRAM are reserved for internal HFC-SP use. | External SRAM | B-channel FIFO size per channel and direction | D-channel FIFO size<br>per direction | |---------------|-----------------------------------------------|--------------------------------------| | 8K x 8 | 1536 Bytes | 512 Bytes | | 32K x 8 | 7680 Byte | 512 Byte | Table 4: SRAM and FIFO size To initialise the HFC-S for 8K x 8 SRAM use: - write 18h to the CIRM register - wait at least 4 clock cycles - write 10h to the CIRM register For all further accesses to the CIRM register bit 4 must be set. #### d hint! If you connect the HFC-S+ with the SRAM you can simplify PCB layout if you permutate address lines and data lines. If you connect data lines of the SRAM with data lines of the HFC-S+ and SR-address lines of the HFC-S+ with address lines of the SRAM you can do this in any order. #### 3.9 Power down considerations For very low power consumption the oscillator of the HFC-S+ can be stopped. Furthermore the external SRAM is disabled ( $/SR\_CS=1$ ). To avoid current generated by floating inputs the data bus of the SRAM and all other inputs must be put to GND or VDD. So it is useful to connect the SRAM data bus to a resistor array of about $1M\Omega$ . If the HFC-S+ is operated in processor mode the unused interrupt lines (and watchdog lines) should not be left open. They should be connected to VDD or GND over a resistor to reduce current. If the oscillator is stopped and the awake option is disabled the supply current is reduced to less than 1mA. January 2001 33 of 70 #### 3.10 Configuring test loops For electrical tests of layer 1 it is useful to create a S/T test loop for the B1/B2 channel. The test loop described here transmits the data that has been received on the B1 or B2 channel to the same channel on the S/T interface. To configure this loop the following must be done: | - | write <b>0Fh</b> to register CLKDEL ( <b>37h</b> ) | // Adjust the phase offset between receive and // transmit direction (the value depends on the external // circuitry). | |---|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------| | - | write 43h to register SCTRL (31h) | // 03h is to enable B1, B2 at the S/T interface for // transmission // 40h is for TX_LO setup (capacitive line mode) | | - | write <b>00h</b> to register STATES ( <b>30h</b> ) | // Release S/T state machine for activation over the // S/T interface by incoming INFO 2 or INFO 4. | | - | write <b>03h</b> to register SCTRL_R ( <b>33h</b> ) | // Configure S/T B1 and B2 channel to normal // receive operation. | | - | write 36h to register CONNECT (2Fh) | // Configure CONNECT register for B1/B2 channel // test loop. | | - | write 80h to register B1_SSL (20h) | // Enable transmit channel for GCI/IOM2 bus, pin // STIO1 is used as output, use time slot #0. | | - | write <b>C0h</b> to register B1_RSL ( <b>24h</b> ) | // Enable receive channel for GCI/IOM2 bus, pin // STIO1 is used as input, use time slot #0. | | - | write 81h to register B2_SSL (21h) | // Enable transmit channel for GCI/IOM2 bus, pin // STIO1 is used as output, use transmission slot #1. | | - | write <b>C1h</b> to register B2_RSL ( <b>25h</b> ) | // Enable receive channel for GCI/IOM2 bus, pin // STIO1 is used as input, use time slot #1. | | - | write <b>01h</b> to register MST_MODE ( <b>2Eh</b> ) | // Configure HFC-S+ as GCI/IOM2 bus master. | ## 4 Register bit description ### 4.1 Register bit description of the FIFO select register | Name | Addr. | Bits | r/w | Funct | ion | | | |---------|-------|------|-----|--------------------------------------|---------------------------|----------|------------------------------| | FIF_SEL | 10h | 20 | W | select | select FIFO and operation | | | | | | | | bit 2 | bit 1 | bit 0 | selected operation | | | | | | 0 | 0 | 0 | B1 transmit | | | | | | 0 | 0 | 1 | B1 receive | | | | | | 0 | 1 | 0 | B2 transmit | | | | | | 0 | 1 | 1 | B2 receive | | | | | | 1 | X | 0 | D transmit | | | | | | 1 | X | 1 | D receive | | | | 63 | | unuse | d, shoul | d be '0' | | | | | 7 | W | select | data tra | nsmissi | on bit order | | | | | | '0' normal read/write data operation | | | | | | | | | '1' | reverse | bit ord | er read/write data operation | ### 4.2 Register bit description of S/T section | Name | Addr. | Bits | r/w | Function | | | |---------|-------|------|-----|-------------------------------------------------------------------|--|--| | STATES | 30h | 30 | r | binary value of actual state (NT: Gx, TE: Fx) | | | | (read) | | 4 | r | Frame-Sync ('1'=synchronized) | | | | | | 5 | r | '1' timer T2 expired (NT mode only, see also 8.1 S/T interface | | | | | | | | activation/deactivation layer 1 for finite state matrix for NT | | | | | | | | on page 61) | | | | | | 6 | r | '1' receiving INFO0 | | | | | | 7 | r | '0' no operation | | | | | | | | '1' in NT mode allows transition from G2 to G3. | | | | | | | | This bit is automatically cleared after the transition. | | | | STATES | 30h | 30 | W | binary value of new state (NT: Gx, TE: Fx) | | | | | | | | (bit 4 must also be set to load the state). | | | | (write) | | 4 | W | '1' loads the prepared state (bit 30) and stops the state | | | | | | | | machine. This bit needs to be set for a minimum period of | | | | | | | | 5.21µs and must be cleared by software. (reset default) | | | | | | | | '0' enables the state machine (bits 30 are ignored). | | | | | | | | After writing an invalid state the state machine goes to | | | | | | | | deactivated state (G1, F2) | | | | | | 65 | W | '00' no operation | | | | | | | | '01' no operation | | | | | | | | '10' start deactivation | | | | | | | | '11' start activation | | | | | | | | The bits are automatically cleared after activation/deactivation. | | | | | | 7 | W | '0' no operation | | | | | | | | '1' in NT mode allows transition from G2 to G3. | | | | | | | | This bit is automatically cleared after the transition. | | | January 2001 35 of 70 #### d important! The state machine is stuck to '0' after a reset. Writing a '0' to bit 4 of the STATES register restarts the state machine. In this state the HFC-S+ sends no signal on the S/T-line and it is not possible to activate it by incoming INFOx. #### NT mode: The NT state machine does not change automatically from G2 to G3 if the TE side sends INFO3 frames. This transition must be activated each time by bit 7 of the STATES register. Fix the NT state machine to state G3 when activated (by writing 13h into STATES register). This prevents deactivation of NT mode S/T interface due to sporadically errors on NT input data. | Name | Addr. | Bits | r/w | Function | |---------|-------|------|-----|------------------------------------------------------------------| | SCTRL | 31h | 0 | W | '0' B1 send data disabled (permanent 1 sent in activated states, | | | | | | reset default) | | | | | | '1' B1 data enabled | | | | 1 | W | '0' B2 send data disabled (permanent 1 sent in activated states, | | | | | | reset default) | | | | | | '1' B2 data enabled | | | | 2 | W | S/T interface mode | | | | | | '0' TE mode (reset default) | | | | | | '1' NT mode | | | | 3 | W | D-channel priority | | | | | | '0' high priority 8/9 (reset default) | | | | | | '1' low priority 10/11 | | | | 4 | W | S/Q bit transmission | | | | | | '0' S/Q bit disable (reset default) | | | | | | '1' S/Q bit and multiframe enable | | | | 5 | W | '0' normal operation (reset default) | | | | | | '1' send 96kHz transmit test signal (alternating zeros) | | | | 6 | W | TX_LO line setup | | | | | | This bit must be configured depending on the used S/T module | | | | | | and circuitry to match the $400\Omega$ pulse mask test. | | | | | | '0' capacitive line mode (reset default) | | | | | | '1' non capacitive line mode | | | | 7 | W | Power down | | | | | | '0' power up, oscillator active (reset default) | | | | | | '1' power down, oscillator stopped | | | | | | This bit is not cleared by a soft reset. | | SCTRL_E | 32h | 0 | W | Power down mode bit | | | | | | '0' S/T awake disable (reset default) | | | | | | Power up can only be programmed by register access | | | | | | (SCTRL bit 7). | | | | | | '1' S/T awake enable. Oscillator starts on every non INFO0 | | | | | | S/T signal. | | | | 1 | W | must be '0' | | | | 2 | W | D reset | | | | | | '0' normal operation (reset default) | | | | | | '1' D bits are forced to '1' | | | | 3 | W | D_U enable | | | | | | '0' normal operation (reset default) | | | | | | '1' D channel is always send enabled regardless of E receive | | | | | | bit | | | | 4 | W | force E=0 (NT mode) | | | | | | '0' normal operation (reset default) | | | | | | '1' E-bit send is forced to 0 | | | | 65 | W | must be '0' | | | | 7 | W | '1' swap B1 and B2-channel in the S/T interface | January 2001 37 of 70 | Name | Addr. | Bits | r/w | Function | |---------|-------|------------|-----|--------------------------------------------------------------------------------------------------------------------------------| | SCTRL_R | 33h | 0 | W | B1-channel receive enable | | | | 1 | W | B2-channel receive enable | | | | | | '0' B-receive bits are forced to '1' | | | | | | '1' normal operation | | | | 72 | W | unused | | SQ_REC | 34h | 30 | r | TE mode: S bits (bit $3 = S1$ , bit $2 = S2$ , bit $1 = S3$ , bit $0 = S4$ ) | | | | | | NT mode: Q bits (bit $3 = Q1$ , bit $2 = Q2$ , bit $1 = Q3$ , | | | | | | bit $0 = Q4$ ) | | | | 4 | r | '1' a complete S or Q multiframe has been received | | | | | | Reading SQ_REC clears this bit. | | | | 65 | r | not defined | | | | 7 | r | '1' ready to send a new S or Q multiframe | | | | | | Writing to SQ_SEND clears this bit. | | SQ_SEND | 34h | 30 | W | TE mode: Q bits (bit $3 = Q1$ , bit $2 = Q2$ , bit $1 = Q3$ , | | | | | | bit $0 = Q4$ ) | | | | | | NT mode: S bits (bit $3 = S1$ , bit $2 = S2$ , bit $1 = S3$ , bit $0 = S4$ ) | | | | 74 | W | not defined | | CLKDEL | 37h | 30 | W | TE: 4 bit delay value to adjust the 2 bit time between receive | | | | | | and transmit direction. The delay of the external S/T- | | | | | | interface circuit can be compensated. The lower the value | | | | | | the smaller the delay between receive and transmit | | | | | | direction (see also Figure 10) | | | | | | NT: Data sample point. The lower the value the earlier the | | | | | | input data is sampled. | | | | <i>c</i> 1 | | The steps are 163ns. | | | | 64 | W | NT mode only | | | | | | early edge input data shaping | | | | | | Low pass characteristic of extended bus configurations can be compensated. The lower the value the earlier input data pulse is | | | | | | sampled. No compensation means a value of 6 (110b). Step size | | | | | | is the same as for bits 3-0. | | | | 7 | W | unused | | | l . | , | vv | unuscu | ## d note! The register is not initialized with a 0 after reset. The register should be initialized as follows before activating the TE/NT state machine: TE mode: 0Dh .. 0Fh NT mode: 6Ch ## 4.3 Register bit description of GCI/IOM2 bus section ### Timeslots for transmit direction | Name | Addr. | Bits | r/w | Function | |----------|-------|------|-----|---------------------------------------------| | B1_SSL | 20h | 40 | W | select GCI/IOM2 bus transmission slot (031) | | B2_SSL | 21h | 5 | W | unused | | AUX1_SSL | 22h | 6 | W | select GCI/IOM2 bus data lines | | AUX2_SSL | 23h | | | '0' STIO1 output | | | | | | '1' STIO2 output | | | | 7 | W | transmit channel enable for GCI/IOM2 bus | | | | | | '0' disable (reset default) | | | | | | '1' enable | ## $\emptyset$ important! Enabling more than one channel on the same slot causes undefined output data. ### Timeslots for receive direction | Name | Addr. | Bits | r/w | Function | |----------|-------|------|-----|-----------------------------------------| | B1_RSL | 24h | 40 | W | select GCI/IOM2 bus receive slot (031) | | B2_RSL | 25h | 5 | W | unused | | AUX1_RSL | 26h | 6 | W | select GCI/IOM2 bus data lines | | AUX2_RSL | 27h | | | '0' STIO2 is input | | | | | | '1' STIO1 is input | | | | 7 | W | receive channel enable for GCI/IOM2 bus | | | | | | '0' disable (reset default) | | | | | | '1' enable | ## **Data registers** | Name | Addr. | Bits | r/w | Function | |--------|-------|------|-----|------------------------------------------------------| | B1_D | 28h | 07 | r/w | read/write data registers for selected timeslot data | | B2_D | 29h | | | | | AUX1_D | 2Ah | | | | | AUX2_D | 2Bh | | | | January 2001 39 of 70 ## e note! #### **Auxiliary channel handling** If the data registers AUX1\_D and AUX2\_D are not overwritten, the transmisson slots AUX1\_SSL and AUX2\_SSL mirror the data received in AUX1\_RSL and AUX2\_RSL slots. This is useful for an internal connection between two CODECs. This mirroring is disabled by setting bit 1 in MST\_EMOD register **In ISA-PC mode:** To use the AUX1 channel the address pin SA8 must be '1' at every access to the HFC-S+. To use the AUX2 channel the address pin SA9 must be '1' at every access to the HFC-S+. | Name | Addr. | Bits | r/w | Function | |----------|-------|------|----------------------------------------|--------------------------------------------------------| | MST_MODE | 2Eh | 0 | W | GCI/IOM2 bus mode | | | | | | '0' slave (reset default) (C4IO and F0IO are inputs) | | | | | '1' master (C4IO and F0IO are outputs) | | | | | 1 | W | polarity of C4- and C2O-clock | | | | | | '0' F0IO is sampled on negative clock transition | | | | | | '1' F0IO is sampled on positive clock transition | | | | 2 | W | polarity of F0-signal | | | | | | '0' F0 positive pulse | | | | | | '1' F0 negative pulse | | | | 3 | W | duration of F0-signal | | | | | | '0' F0 active for one C4-clock (244ns) (reset default) | | | | | | '1' F0 active for two C4-clocks (488ns) | | | | 5, 4 | W | time slot for codec-A signal F1_A | | | | | | '00' B1 receive slot | | | | | | '01' B2 receive slot | | | | | | '10' AUX1 receive slot | | | | | | '11' signal C2O → pin F1_A (C2O is 2048 kHz clock) | | | | 7, 6 | W | time slot for codec-B signal F1_B | | | | | | '00' B1 receive slot | | | | | | '01' B2 receive slot | | | | | | '10' AUX1 receive slot | | | | | | '11' AUX2 receive slot | The pulse shape and polarity of the codec signals F1\_A and F1\_B is the same as the pulseshape of the F0IO signal. The polatity of C2O can be changed by bit 1. RESET sets register MST\_MODE to all '0's. | Name | Addr. | Bits | r/w | Function | |----------|-------|--------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MST_EMOD | 2Dh | 0 | W | slow down C4IO clock adjustment (see Figure 13) '0' C4IO clock is adjusted in the 31th time slot twice for one half clock cycle (reset default) '1' C4IO clock is adjusted in the 31th time slot once for one half clock cycle enable/disable AUX channel mirroring | | | | | | '0' mirror AUX receive to AUX transmit (reset default) '1' disable AUX channel data mirroring | | | | 2 | W | unused | | | | 53<br>6<br>7 | W<br>W | select D-channel data flow (see also: CONNECT register) destination source bit 3: '0' D-HFC ← D-S/T '1' D-HFC ← D-GCI/IOM2 bit 4: '0' D-S/T ← D-HFC '1' D-S/T ← D-GCI/IOM2 bit 5: '0' D-GCI/IOM2 ← D-HFC '1' D-GCI/IOM2 ← D-S/T unused enable GCI/IOM2 write slots '0' disable GCI/IOM2 write slots; slot #2 and slot #3 may be used for normal data '1' enables slot #2 and slot #3 as master, D- and C/I-channel | | C/I | 02h | 30<br>74 | r/w | on read: indication<br>on write: command<br>unused | | TRxR | 03h | 0 | r | reserved | | | | 52 | r | '1' Monitor transmitter ready Writing on MON2_D starts transmisssion and resets this bit. reserved | | | | 6 | r | STIO2 in | | | | 7 | r<br>r | STIO2 iii | | | | / | I | 211O1 III | January 2001 41 of 70 ## 4.4 Register bit description of CONNECT register | Name | Addr. | Bits | r/w | Function | |---------|-------|------|-----|---------------------------------------| | CONNECT | 2Fh | 20 | W | select B1-channel data flow | | | | | | destination source | | | | | | bit 0: '0' B1-HFC $\leftarrow$ B1-S/T | | | | | | '1' B1-HFC ← B1-GCI/IOM2 | | | | | | bit 1: '0' B1-S/T $\leftarrow$ B1-HFC | | | | | | '1' B1-S/T ← B1-GCI/IOM2 | | | | | | bit 2: '0' B1-GCI/IOM2 ← B1-HFC | | | | | | '1' B1-GCI/IOM2 ← B1-S/T | | | | 53 | W | select B2-channel data flow | | | | | | destination source | | | | | | bit 3: '0' B2-HFC $\leftarrow$ B2-S/T | | | | | | '1' B2-HFC ← B2-GCI/IOM2 | | | | | | bit 4: '0' B2-S/T $\leftarrow$ B2-HFC | | | | | | '1' B2-S/T ← B2-GCI/IOM2 | | | | | | bit 5: '0' B2-GCI/IOM2 ← B2-HFC | | | | | | '1' B2-GCI/IOM2 ← B2-S/T | | | | 76 | W | unused | RESET sets CONNECT register to all '0's. The following figure shows the different options for switching the B-channels with the CONNECT register (similar for D-channel: see MST\_EMOD register). Figure 5: Function of the CONNECT register bits ## 4.5 Register bit description of interrupt, status and control registers | Name | Addr. | Bits | r/w | Function | |------|-------|------|-----|----------------------------------------------------------------| | CIRM | 18h | 20 | W | select IRQ channel in PC mode | | | | | | '000' IRQ disable | | | | | | '001' IRQ_A | | | | | | '010' IRQ_B | | | | | | '011' IRQ_C | | | | | | '100' IRQ_D | | | | | | '101' IRQ_E | | | | | | '110' IRQ_F | | | | | | '111' IRQ disable | | | | 3 | W | soft reset, similar as hardware reset; the registers CIP, CIRM | | | | | | and CTMT are not changed so selected I/O address is kept in | | | | | | ISA-PC mode. The reset is active until the bit is cleared. | | | | | | '0' deactivate reset (reset default) | | | | | | '1' activate reset | | | | 4 | W | select memory | | | | | | '0' 32K x 8 external RAM (reset default) | | | | | | '1' 8K x 8 external RAM | | | | 5 | W | external interrupt enable | | | | | | '0' ext. interrupt disable, IRQ_A is output (reset default) | | | | | | '1' ext. interrupt enable IRQ_A is input and ored to IRQ | | | | | | output | | | | 6 | W | double clock mode (24.576 MHz external oscillator required) | | | | | | when set, all RAM accesses are double speed | | | | 7 | W | FIFO reset | | | | | | The currently selected FIFO is initialised. This bit is | | | | | | automatically cleared. | January 2001 43 of 70 | Name | Addr. | Bits | r/w | Function | |---------|-------|------|-----|-----------------------------------------------------------| | CTMT | 19h | 0 | W | HDLC/transparent mode for B1-channel | | | | | | '0' HDLC mode (reset default) | | | | | | '1' transparent mode | | | | 1 | W | HDLC/transparent mode for B2-channel | | | | | | '0' HDLC mode (reset default) | | | | | | '1' transparent mode | | | | 42 | W | select timer and watchdog (bit 4 = MSB) | | | | | | timer watchdog | | | | | | '000' off off | | | | | | '001' 3.125ms 6.25ms | | | | | | '010' 6.25ms 12.5ms | | | | | | '011' 12.5ms 25ms | | | | | | '100' 25ms 50ms | | | | | | '101' 50ms 100ms | | | | | | '110' 400ms 800ms | | | | | | '111' 800ms 1600ms | | | | 5 | W | timer/watchdog reset mode | | | | | | '0' reset timer/WD by CTMT bit 7 (reset default) | | | | | | '1' automatically reset timer/WD at each access to HFC-S+ | | | | 6 | W | ignored | | | | 7 | W | reset timer/WD | | | | | | '1' reset timer/WD | | | | | | This bit is automatically cleared. | | CHIP_ID | 16h | 30 | r | reserved | | | | 74 | r | Chip identification | | | | | | 0001b HFC-S+ | | B_MODE | 13h | 10 | W | unused | | | | 2 | W | in 64 kbit/s mode: bit is ignored | | | | | | in 56 kbit/s mode: value of the LSB in 7-bit mode | | | | 3 | W | unused | | | | 4 | W | 56 kbit/s mode selection bit for B1-channel | | | | | | '0' 64 kbit/s mode (reset default) | | | | | | '1' 56 kbit/s mode | | | | 5 | W | 56 kbit/s mode selection bit for B2-channel | | | | | | '0' 64 kbit/s mode (reset default) | | | | | | '1' 56 kbit/s mode | | | | 6 | W | '0' Data not inverted for B1-channel (reset default) | | | | | | '1' Data inverted for B1-channel | | | | 7 | W | '0' Data not inverted for B2-channel (reset default) | | | | | | '1' Data inverted for B2-channel | | Name | Addr. | Bits | r/w | Function | |--------|-------|------|-----|--------------------------------------------------------| | INT_M1 | 1Ah | 0 | W | interrupt mask for channel B1 in transmit direction | | | | 1 | W | interrupt mask for channel B2 in transmit direction | | | | 2 | W | interrupt mask for channel D in transmit direction | | | | 3 | W | interrupt mask for channel B1 in receive direction | | | | 4 | W | interrupt mask for channel B2 in receive direction | | | | 5 | W | interrupt mask for channel D in receive direction | | | | 6 | W | interrupt mask for state change of TE/NT state machine | | | | 7 | W | interrupt mask for timer | For mask bits a '1' enables and a '0' disables interrupt. RESET clears all bits to '0'. | Name | Addr. | Bits | r/w | Function | |--------|-------|------|-----|---------------------------------------------------------------| | INT_M2 | 1Bh | 0 | W | interrupt mask for processing/non processing phase transition | | | | 1 | W | interrupt mask for GCI I-change | | | | 2 | W | interrupt mask for GCI monitor receive | | | | 3 | W | enable for interrupt output ('1' = enable) | | | | 4 | W | interrupt output is reversed | | | | 5 | W | interrupt from external device is reversed | | | | 76 | W | unused | For mask bits a '1' enables and a '0' disables interrupt. RESET clears all bits to '0'. | Name | Addr. | Bits | r/w | Function | |------|-------|------|-----|-----------------------------------------------------------------------------------------------------------| | TRM | 12h | 10 | W | interrupt in transparent mode is generated if Z1 in receive | | | | | | FIFOs or Z2 in transmit FIFOs change from: | | | | | | 00: $x \times x $ | | | | | | 01: $x \times x \times x \times 0111 \times 1111 \rightarrow x \times x \times x \times 1000 \times 0000$ | | | | | | 10: $x \times x \times 0 = 1111 = 1111 \rightarrow x \times x \times 1 = 0000 = 0000$ | | | | | | 11: $x 0111 1111 1111 \rightarrow x 1000 0000 0000$ | | | | 42 | W | must be '0' | | | | 5 | W | $E \rightarrow B2$ receive channel | | | | | | When set the E receive channel of the S/T interface is | | | | | | connected to the B2 receive channel. | | | | 6 | W | B1+B2 mode | | | | | | '0' normal operation (reset default) | | | | | | '1' B1+B2 are combined to one HDLC or transparent channel. | | | | | | All settings for data shape and connect are derived from | | | | | | B1. | | | | 7 | W | IOM test loop | | | | | | When set MST output data is looped to the MST input. | January 2001 45 of 70 | Name | Addr. | Bits | r/w | Function | | |--------|-------|------|-----|--------------------------------------------------------------|--| | INT_S1 | 1Eh | 0 | r | B1-channel interrupt status in transmit direction | | | | | 1 | r | B2-channel interrupt status in transmit direction | | | | | | | in HDLC mode: | | | | | | | '1' a complete frame has been transmitted, the frame counter | | | | | | | F2 has been incremented | | | | | | | in transparent mode: | | | | | | | '1' interrupt as selected in TRM register bits 10 | | | | | 2 | r | D-channel interrupt status in transmit direction | | | | | | | '1' a complete frame was transmitted, the frame counter | | | | | | | F2 was incremented | | | | | 3 | r | B1-channel interrupt status in receive direction | | | | | 4 | r | B2-channel interrupt status in receive direction | | | | | | | in HDLC mode: | | | | | | | '1' a complete frame has been transmitted, the frame counter | | | | | | | F1 has been incremented | | | | | | | in transparent mode: | | | | | | | '1' interrupt as selected in TRM register bits 10 | | | | | 5 | r | D-channel interrupt status in receive direction | | | | | | | '1' a complete frame was received, the frame counter | | | | | | | F1 was incremented | | | | | 6 | r | TE/NT state machine interrupt status | | | | | | | '1' state of state machine changed | | | | | 7 | r | timer interrupt status | | | | | | | '1' timer is elapsed | | | INT_S2 | 1Fh | 0 | r | processing/non processing transition interrupt status | | | | | | | '1' The HFC-S+ has changed from processing to non | | | | | | | processing state. | | | | | 1 | r | GCI I-change interrupt | | | | | | | '1' a different I-value on GCI was detected | | | | | 2 | r | receiver ready (RxR) of monitor channel | | | | | | | '1' 2 monitor bytes have been received | | | | | 7 | r | unused, '0' | | ## d important! Reading the INT\_S1 or INT\_S2 register resets all active read interrupts in the INT\_S1 or INT\_S2 register. New interrupts may occur during read. These interrupts are reported at the next read of INT\_S1 or INT\_S2. All interrupt bits are reported regardless of the mask registers settings (INT\_M1 and INT\_M2). The mask register settings only influence the interrupt output condition. The interrupt output goes inactive during the read of INT\_S1 or INT\_S2. If interrupts occur during this read the interrupt line goes active immediately after the read is finished. So processors with level or transition triggered interrupt inputs can be connected. | Name | Addr. | Bits | r/w | Function | | | |--------|-------|------|-----|--------------------------------------------------------------|--|--| | STATUS | 1Ch | 0 | r | BUSY/NOBUSY status | | | | | | | | '1' the HFC-S+ is BUSY after initialising Reset FIFO, | | | | | | | | increment F or change FIFO | | | | | | | | '0' the HFC-S+ is not busy, all accesses are allowed | | | | | | 1 | r | processing/non processing status | | | | | | | | '1' the HFC-S+ is in processing phase (every 125µs) | | | | | | | | '0' the HFC-S+ is not in processing phase | | | | | | 2 | r | processing/non processing transition interrupt status | | | | | | | | '1' The HFC-S+ has finished internal processing phase (every | | | | | | | | 125µs) | | | | | | 3 | r | unused, '0' | | | | | | 4 | r | timer status | | | | | | | | '0' timer not elapsed | | | | | | | | '1' timer elapsed | | | | | | 5 | r | TE/NT state machine interrupt state | | | | | | | | '1' state of state machine has changed | | | | | | 6 | r | FRAME interrupt has occured (any data channel interrupt) | | | | | | | | all masked D-channel and B-channel interrupts are "ored" | | | | | | 7 | r | ANY interrupt | | | | | | | | all masked interrupts are "ored" | | | Reading the STATUS register clears no bit. January 2001 47 of 70 ## **5** Electrical characteristics ### **Absolute maximum ratings** | Parameter | Symbol | Rating | |-----------------------|--------------|----------------------------| | Supply voltage | $V_{ m DD}$ | -0.3V to +7.0V | | Input voltage | $V_{\rm I}$ | $-0.3V$ to $V_{CC} + 0.3V$ | | Output voltage | $V_{\rm o}$ | $-0.3V$ to $V_{CC} + 0.3V$ | | Operating temperature | $T_{ m opr}$ | -10°C to +85°C | | Storage temperature | $T_{ m stg}$ | -40°C to +125°C | ### **Recommended operating conditions** | Parameter | Symbol | Condition | MIN. | TYP. | MAX. | |-----------------------|--------------------|---------------------------------------|-------|-------|-------| | Supply voltage | $V_{ m DD}$ | $V_{DD}=5V$ | 4.75V | 5.0V | 5.25V | | | | $V_{DD}=3.3V$ | 3.15V | 3.3V | 3.45V | | Operating temperature | $T_{\mathrm{opr}}$ | | 0°C | | +70°C | | Supply current | | $f_{CLK}=12.288MHz$ | | | | | normal | $I_{ m DD}$ | $V_{DD} = 5V$ , running oscillator: | | 25mA | | | | | $V_{DD} = 3.3V$ , running oscillator: | | 8mA | | | power down | | oscillator stopped <sup>*)</sup> : | | < 1mA | | <sup>\*)</sup> see also: 3.9 Power down considerations ## Electrical characteristics for 5V power supply $V_{DD} = 4.75 V$ to 5.25 V, $T_{opr} = 0$ °C to +70 °C | Parameter | Symbol | Condition | TTL level | | CMOS level | | vel | | |------------------------|-----------------|----------------|-----------|------|------------|------|------|------| | | | | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | Input LOW voltage | $V_{ m IL}$ | | | | 0.8V | | | 1.0V | | Input HIGH voltage | $V_{ m IH}$ | | 2.0V | | | 3.5V | | | | Output LOW voltage | $V_{OL}$ | | | | 0.4V | | | 0.4V | | Output HIGH voltage | $V_{OH}$ | | 4.3V | | | 4.3V | | | | Output leakage current | $ I_{OZ} $ | High Z | | | 10μΑ | | | 10μΑ | | Pull-up resistor input | I <sub>IL</sub> | $V_I = V_{SS}$ | | 50μΑ | | | 50μΑ | | | current | | | | | | | | | ## Electrical characteristics for 3.3V power supply $V_{DD} = 3.15 V$ to 3.45V, $T_{opr} = 0$ °C to +70°C | | | | | | , DD 613 | 3 1 10 3.43 | , 10pi 0 0 | 7 10 170 0 | |---------------------|--------------|-----------|------|----------|----------|-------------|------------|------------| | Parameter | Symbol | Condition | 7 | TTL leve | el | CMOS level | | vel | | | | | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | Input LOW voltage | $V_{\rm IL}$ | | | | 0.8V | | | 1.0V | | Input HIGH voltage | $V_{IH}$ | | 2.0V | | | 2.3V | | | | Output LOW voltage | $V_{OL}$ | | | | 0.4V | | | 0.4V | | Output HIGH voltage | $V_{OH}$ | | 2.4V | | | 2.4V | | | ## I/O Characteristics | Input | Interface Level | |-----------|--------------------------------| | IIOSEL0-3 | TTL, internal pull-up resistor | | SA0-9 | TTL | | /AEN | TTL | | /IOR | TTL | | /IOW | TTL | | BD0-7 | TTL | | ALE | TTL | | SRD0-7 | TTL | | C4IO | TTL, internal pull-up resistor | | F0IO | TTL, internal pull-up resistor | | STIO1-2 | TTL, internal pull-up resistor | | IRQ_A | TTL (as IRQ input) | | RESET | CMOS Schmitt Trigger | January 2001 49 of 70 | | Driver Capability | | | | | | |---------|-------------------|------|------------------------|--|--|--| | | Lo | High | | | | | | Output | 0.4V | 0.6V | V <sub>DD</sub> - 0.4V | | | | | IOCHRDY | 6mA | | | | | | | BD0-7 | 18mA | 24mA | 8mA | | | | | BUSDIR | 4mA | | 2mA | | | | | TX2_HI | 4mA | | 2mA | | | | | /TX1_LO | 12mA | | | | | | | /TX_EN | 4mA | | 2mA | | | | | /TX2_LO | 12mA | | | | | | | TX1_HI | 4mA | | 2mA | | | | | ADJ_LEV | 1mA | | 0.5mA | | | | | SRD0-7 | 4mA | | 2mA | | | | | SRA0-14 | 2mA | | 1mA | | | | | /SRRD | 4mA | | 2mA | | | | | /SRCS | 4mA | | 2mA | | | | | /SRWE | 4mA | | 2mA | | | | | C4IO | 6mA | | 3mA | | | | | F0IO | 6mA | | 3mA | | | | | STIO1-2 | 6mA | | 3mA | | | | | F1_A-B | 6mA | | 3mA | | | | | IRQA-F | 6mA | | 3mA | | | | # **6** Timing characteristics ## 6.1 ISA-PC bus or processor access Timing diagram 1: ISA-PC bus or microprocessor access | SYMBOL | CHARACTERISTICS | MIN. | MAX. | |---------------|-------------------------------------------------------|------|------| | trdd | /IOR Low to Read Data Out Time | 3ns | 25ns | | <b>t</b> rddh | /IOR High to Data Buffer Turn Off Time | 2ns | 15ns | | tsa | Address to /IOR or /IOW Low Setup Time | 20ns | _ | | <b>t</b> sah | Address Hold Time after /IOR or /IOW High | 20ns | _ | | trd | Read Time | 50ns | 8 | | twr | Write Time | 50ns | 8 | | twrdsu | Write Data Setup Time to /IOW Low | 30ns | 8 | | twrdh | Write Data Hold Time from /IOW High | 10ns | _ | | <b>t</b> rdy | Delay Time from /IOR or /IOW Low to IOCHRDY Low | 3ns | 30ns | | <b>t</b> rdyh | Delay Time from /IOR Low or /IOW High to IOCHRDY High | 3ns | 30ns | | tbusrd | Delay Time from /IOR Low to BUSDIR Low | 3ns | 25ns | | tbusrdh | Delay Time from /IOR High to BUSDIR High | 2ns | 15ns | January 2001 51 of 70 | SYMBOL | CHARACTERISTICS | MIN. | MAX. | |--------|------------------|----------|------| | tcycle | Read/Write cycle | 6 x tclk | _ | ## d important! For write accesses to the HFC-S+ the data lines must be stable and valid **before** /IOW or /DS get low. With Intel compatible processors it may be neccessary to delay the /IOW or /DS signals. ## 6.2 SRAM access Timing diagram 2: SRAM access | SYMBOL | CHARACTERISTICS | MIN. | MAX. | |--------------------------------------------|-----------------------------------------|-----------|-------------------| | $f_{\text{CLK}}$ | OSC_IN frequency | 12.288MHz | 24.576MHz *) | | $\Delta f_{\text{CLK}}$ / $f_{\text{CLK}}$ | Relative OSC_IN frequency deviation | 0 | ±10 <sup>-4</sup> | | tclk | OSC_IN Cycle Time | 1/fclk | _ | | tlow**) | OSC_IN Low Level Width | tclk/3 | _ | | thigh**) | OSC_IN High Level Width | tclk/3 | _ | | tsra | Address Stable after OSC_IN ↓ | 2ns | 15ns | | <b>t</b> srah | Address Stable Hold Time after OSC_IN ↓ | 1ns | _ | | tsrd | Data Out Stable after OSC_IN ↑ | 10ns | 30ns | | SYMBOL | CHARACTERISTICS | MIN. | MAX. | |----------------|------------------------------------------|----------|------| | tsrdh | Data Out Stable Hold Time after OSC_IN ↑ | 5ns | _ | | tsrdsu | Data In Setup Time to OSC_IN ↓ | 20ns | - | | <b>t</b> srdhr | Data In Hold Time after OSC_IN ↓ | Ons | _ | | tsrwr | Delay Time OSC_IN ↑ to /SRWR Low | 5ns | 15ns | | <b>t</b> srwrh | Delay Time OSC_IN ↑ to /SRWR High | 5ns | 15ns | | tsrwra | Data Hold Time after /SRWR ↑ | 1ns | _ | | tsrwra | Address Hold Time after /SRWR ↑ | tclk / 3 | _ | <sup>\*)</sup> Double clock mode with 24.576MHz ## 6.3 GCI/IOM2 bus clock and data alignment for Mitel ST<sup>TM</sup> bus Figure 6: GCI/IOM2 bus clock and data alignment January 2001 53 of 70 <sup>\*\*)</sup> OSC\_IN should be symmetrical so thow = thigh ### 6.4 GCI/IOM2 timing Timing diagram 3: GCI/IOM2 timing \*) F0IO starts one C4IO clock earlier if bit 3 in MST\_MODE register is set. If this bit is set F0IO is also awaited one C4IO clock cycle earlier. ### **6.4.1** Master mode To configure the HFC-S+ as GCI/IOM2 bus master bit 0 of the MST\_MODE register must be set. In this case C4IO and F0IO are outputs. | SYMBOL | CHARACTERISTICS | MIN. | TYP. | MAX. | |------------------|-------------------------------|-----------|-------------|-----------| | t <sub>C4P</sub> | Clock C4IO period (4.096 MHz) | 180 ns *) | 244.14 ns*) | 308 ns*) | | <b>t</b> C4H | Clock C4IO High Width | 78 ns *) | 122 ns *) | 166 ns*) | | t <sub>C4L</sub> | Clock C4IO Low Width | 78 ns *) | 122 ns *) | 166 ns *) | | t <sub>C2P</sub> | Clock C2O Period | 360 ns | 488.28 ns | 616 ns | | <b>t</b> C2H | Clock C2O High Width | 180 ns | 244.14 ns | 308 ns | | tc2L | Clock C2O Low Width | 180 ns | 244.14 ns | 308 ns | | SYMBOL | CHARACT | TERISTICS | MIN. | TYP. | MAX. | |-------------------|-----------------------|----------------------|------------|------------|------------| | t <sub>F0iW</sub> | F0IO Width | Short F0IO | 230 ns | 244 ns | 260 ns | | | | Long F0IO | 460 ns | 488 ns | 520 ns | | t <sub>SToD</sub> | STIO1/2 Delay fom C4I | O↓ Level 1 Output | | 10 ns | 25 ns | | tF0iCYCLE | F0IO Cycle Time | 1 half clock adjust | 124.955 us | 125.000 us | 125.045 us | | | | 2 half clocks adjust | 124.910 us | 125.000 us | 125.090 us | All specifications are for 2.048 Mb/s Streams and $f_{\text{CLK}} = 12.288$ Mhz. #### 6.4.2 Slave mode To configure the HFC-S+ as GCI/IOM2 bus slave bit 0 of the MST\_MODE register must be cleared (reset default). In this case C4IO and F0IO are inputs. | SYMBOL | CHARACTERISTICS | MIN. | TYP. | MAX. | |------------------|-------------------------------|-------|-------------|------| | t <sub>C4P</sub> | Clock C4IO period (4.096 MHz) | | 244.14 ns*) | | | <b>t</b> C4H | Clock C4IO High Width | 20 ns | | | | t <sub>C4L</sub> | Clock C4IO Low Width | 20 ns | | | | t <sub>C2P</sub> | Clock C2O Period | | 488.28 ns*) | | | <b>t</b> C2H | Clock C2O High Width | 25 ns | | | | t <sub>C2L</sub> | Clock C2O Low Width | 25 ns | | | | <b>t</b> F0iS | F0IO Setup Time to C4IO ↓ | 20 ns | | | | <b>t</b> F0iH | F0IO Hold Time after C4IO ↓ | 20 ns | | | | <b>t</b> F0iW | F0IO Width | 40 ns | | | | tstis | STIO2 Setup Time | 20 ns | | | | tsтiн | STIO2 Hold Time | 20 ns | | | All specifications are for 2.048 Mb/s Streams and $f_{CLK} = 12.288$ Mhz. January 2001 55 of 70 Time depends on accuracy of OSC\_IN frequency. Because of clock adjustment in the 31st time slot these are the worst case timings when C4IO is adjusted. <sup>\*)</sup> If the S/T interface is synchronized from C4IO (NT mode) the frequency must be stable to $\pm 10^{-4}$ . ## 7 S/T interface circuitry In order to comply to the physical requirements of ITU-T recommendation I.430 and considering the national requirements concerning overvoltage protection and electromagnetic compatibility (EMC), the HFC-S+ needs some additional circuitry, which are shown in the following figures. ### 7.1 External receiver circuitry Figure 7: External receiver circuitry #### Part list | VDD | 5V | 3.3V | C1 | 47 nF | |---------|------------------------|------------------------|------------|------------------------| | R1, R1' | $33 \text{ k}\Omega$ | | C3, C3' | 22 pF | | R2, R2' | $100 \text{ k}\Omega$ | | D1, D2 | 1N4148 or LL4148 | | R3 | $1~\mathrm{M}\Omega$ | $680~\mathrm{k}\Omega$ | D3, D4 | 1N4148 or LL4148 | | R4 | $3.9~\mathrm{k}\Omega$ | | S/T module | see Table 5 on page 59 | | R5, R5' | $4.7~\mathrm{k}\Omega$ | | | | | R6, R6' | $4.7~\mathrm{k}\Omega$ | | | | | R7 | $1.8~\mathrm{M}\Omega$ | $1.2~\mathrm{M}\Omega$ | | | C3, C3' are for reduction of high frequency input noise and should be located as close as possible to the HFC-S+. ## 7.2 External transmitter circuitry Figure 8: External transmitter circuitry ### **Part List** | <b>VDD</b><br>R1<br>R2 | 5V<br>2.2 kΩ ± 1%<br>3.0 kΩ ± 1% | 3.3V $560 \Omega$ $3.9 \text{ k}\Omega \pm 1\%$ | C3<br>D2, D3<br>D4, D5 | 470 pF<br>1N4148 or LL4148<br>1N4148 or LL4148 | |------------------------|---------------------------------------------|-------------------------------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------| | R3, R3' *) R4 R5 R6 R7 | 18 Ω<br>100 Ω<br>5.6 kΩ<br>3.3 kΩ<br>3.3 kΩ | 18 Ω<br>50 Ω<br>3.3 kΩ<br>2.2 kΩ<br>1.8 kΩ | T1, T1' T2, T2' T3 S/T module | (e. g. BZV 55C 2V7) BC550C, BC850C or similar BC550C, BC850C or similar BC560C, BC860C or similar see Table 5 on page 59 | | R8 | $2.2 \text{ k}\Omega$ | 2.2 kQ | | I | <sup>\*)</sup> value is depending on the used S/T module January 2001 57 of 70 | S/T module part number | manufacturer | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | APC 56624-1 | Advanced Power Components | | S-Hybrid modules with receiver and transmitter circuitry included:<br>APC 5568-3V | United Kingdom | | APC 5568-5V | | | APC 5568DS-3V | | | APC 5568DS-5V<br>FE 8131-55Z | FEE GmbH | | 12 0131 332 | Singapore Phone: +65 741-5277 Fax: +65 741-3013 Bangkok Phone: +662 718-0726-30 Fax: +662 718-0712 Germany Phone: +49 6106-82980 Fax: +49 6106-82989 | | transformers: PE-64995 PE-64999 PE-65795 PE-65799 PE-68995 PE-68999 T5006 T5007 S <sub>0</sub> -modules: T5012 T5034 T5038 | Pulse Engineering, Inc. United States Phone: +1-619-674-8100 Fax: +1-619-674-8262 http://www.pulseeng.com | | transformers: SM TC-9001 SM ST-9002 SM ST-16311F S <sub>0</sub> -modules: SM TC-16311 SM TC-16311A | Sun Myung Korea Phone: +82-348-943-8525 Fax: +82-348-943-8527 http://www.sunmyung.com | | transformers | UMEC GmbH | | UT21023 S <sub>0</sub> -modules: UT 21624 UT 28624 A | Germany Phone: +49 7131-7617-0 Fax: +49 7131-7617-20 Taiwan Phone: +886-4-359-009-6 Fax: +886-4-359-012-9 United States Phone: +1-310-326-7072 Fax: +1-310-326-7058 http://www.umec.de | | S/T module part number | manufacturer | |--------------------------|--------------------------------| | Т 6040 | VAC GmbH | | transformers: | Germany | | 3-L4021-X066 | Phone: +49 6181/38-0 | | 3-L4025-X095 | Fax: +49 6181/38-2645 | | 3-L5024-X028 | http://www.vacuumschmelze.de | | 3-L4096-X005 | | | 3-L5032-X040 | | | S <sub>0</sub> -modules: | | | 7-L5051-X014 | | | 7-M5051-X032 | | | 7-L5052-X102 | | | 7-M5052-X110 | | | 7-M5052-X114 | | | transformers: | Valor Electronics, Inc. | | ST5069 | Asia | | S <sub>0</sub> -modules: | Phone: +852 2333-0127 | | PT5135 | Fax: +852 2363-6206 | | ST5201 | North America | | ST5202 | Phone: +1 800 31VALOR | | | Fax: +1 619 537-2525 | | | Europe | | | Phone: +44 1727-824-875 | | | Fax: +44 1727-824-898 | | | http://www.valorinc.com | | 543 76 009 00 | Vogt electronic AG | | | Germany | | | Phone: +49 8591/17-0 | | | Fax: +49 8591/17-240 | | | http://www.vogt-electronic.com | Table 5: S/T module part numbers and manufacturer January 2001 59 of 70 ## 7.3 Oscillator circuitry Figure 9: Oscillator Circuitry ### Part list: Q1 12.288 MHz quartz R1 $0..50 \Omega$ R2 $1 M\Omega$ C1, C2 47 pF The values of C1, C2 and R1, R2 depend on the used quartz. For a load-free check of the oscillator frequency the C4O clock of the GCI/IOM2 bus should be measured (HFC-S+ as master, S/T interface deactivated, 4.096 MHz frequency intented on the C4IO). The input signal on OSC\_IN should be as big as possible. ## 8 State matrices for NT and TE ### 8.1 S/T interface activation/deactivation layer 1 for finite state matrix for NT | State name | Reset | Deactive | Pending activation | Active | Pending deactivation | |--------------------------------|----------------|----------------|----------------------|----------------------|----------------------| | State number | G0 | G1 | G2 | G3 | G4 | | Event INFO sent | INFO 0 | INFO 0 | INFO 2 | INFO 4 | INFO 0 | | State machine release (Note 3) | G2 | I | I | I | I | | Activate request | G2<br>(Note 1) | G2<br>(Note 1) | I | I | G2<br>(Note 1) | | Deactivate request | | | Start timer T2<br>G4 | Start timer T2<br>G4 | I | | Expiry T2<br>(Note 2) | _ | _ | _ | _ | G1 | | Receiving INFO 0 | _ | _ | _ | G2 | G1 | | Receiving INFO 1 | | G2<br>(Note 1) | | / | | | Receiving INFO 3 | _ | 1 | G3<br>(Note 1) | _ | _ | Table 6: Activation/deactivation layer 1 for finite state matrix for NT - No state change - / Impossible by the definition of peer-to-peer physical layer procedures or system internal reasons Impossible by the definition of the physical layer service - Note 1: Timer 1 (T1) is not implemented in the HFC-S+ and must be implemented in software. - Note 2: Timer 2 (T2) prevents unintentional reactivation. Its value is 32ms ( $256 \times 125\mu s$ ). This implies that a TE has to recognize INFO 0 and to react on it within this time. - Note 3: After reset the state machine is fixed to G0. Fix the NT state machine to state G3 when activated (by writing 13h into STATES register). This prevents deactivation of NT mode S/T interface due to sporadically errors on NT input data. January 2001 61 of 70 ### 8.2 Activation/deactivation layer 1 for finite state matrix for TE | | State name | Reset | Sensing | Deactivated | Awaiting signal | Identifying input | Synchronized | Activated | Lost framing | |----------------------|----------------------|--------|---------|-------------|-----------------|-------------------|--------------|-----------|--------------| | | State number | F0 | F2 | F3 | F4 | F5 | F6 | F7 | F8 | | Event | Info<br>sent | INFO 0 | INFO 0 | INFO 0 | INFO 1 | INFO 0 | INFO 3 | INFO 3 | INFO 0 | | State macl (Note 1) | nine release | F2 | / | / | / | / | / | / | / | | Activate | Receiving any signal | _ | | F5 | | | _ | | _ | | Request | Receiving INFO 0 | - | | F4 | | | | | | | Expiry T3 (Note 5) | | - | / | _ | F3 | F3 | F3 | _ | _ | | Receiving | INFO 0 | | F3 | _ | _ | _ | F3 | F3 | F3 | | Receiving (Note 2) | | _ | | | F5 | | / | / | _ | | Receiving (Note 3) | INFO 2 | | F6 | F6 | F6 | F6 | | F6 | F6 | | Receiving (Note 3) | | _ | F7 | F7 | F7 | F7 | F7 | | F7 | | Lost framir (Note 4) | ng | | / | / | / | / | F8 | F8 | _ | Table 7: Activation/deactivation layer 1 for finite state matrix for TE - No change, no action - Impossible by the definition of the layer 1 service - / Impossible situation #### **Notes** - Note 1: After reset the state machine is fixed to F0. - Note 2: This event reflects the case where a signal is received and the TE has not (yet) determined wether it is INFO 2 or INFO 4. - Note 3: Bit- and frame-synchronisation achieved. - Note 4: Loss of Bit- or frame-synchronisation. - Note 5: Timer 3 (T3) is not implemented in the HFC-S+ and must be implemented in software. ## 9 Binary organisation of the frames ### 9.1 S/T frame structure The frame structures on the S/T interface are different for each direction of transmission. Both structures are illustrated in Figure 10. Figure 10: Frame structure at reference point S and T | F | Framing bit | N | Bit set to a binary value $N = \overline{F}_A$ (NT to TE) | |---------|-----------------------|----|-----------------------------------------------------------| | L | D.C. balancing bit | B1 | Bit within B-channel 1 | | D | D-channel bit | B2 | Bit within B-channel 2 | | E | D-echo-channel bit | A | Bit used for activation | | $F_{A}$ | Auxiliary framing bit | S | S-channel bit | | M | Multiframing bit | | | ### d note! Lines demarcate those parts of the frame that are independently d.c.-balanced. The $F_A$ bit in the direction TE to NT is used as Q bit in every fifth frame if S/Q bit transmission is enabled (see SCTRL register). The nominal 2-bit offset is as seen from the TE. The offset can be adjusted with the CLKDEL register in TE mode. The corresponding offset at the NT may be greater due to delay in the interface cable and varies by configuration. HDLC-B-channel data start with the LSB, PCM-B-channel data start with the MSB. January 2001 63 of 70 #### 9.2 GCI frame structure The binary organistation of a single GCI channel frame is described below. C4IO clock frequency is 4.096MHz. Figure 11: Single channel GCI format - B1 B-channel 1 data - B2 B-channel 2 data - M Monitor channel data - D D-channel data - C/I Command/indication bits for controlling activation/deactivation and for additional control functions - MR Handshake bit for monitor channel - MX Handshake bit for monitor channel # 10 Clock synchronisation ## 10.1 Clock synchronisation in NT-mode Figure 12: Clock synchronisation in NT-mode January 2001 65 of 70 ### 10.2 Clock synchronisation in TE-mode Figure 13: Clock synchronisation in TE-mode The C4IO clock is adjusted in the 31th time slot at the GCI/IOM bus twice for one half clock cycle. This can be reduced to one adjustment of a half clock cycle. This is useful if another HFC-S, HFC-SP or HFC-S+ is connected as slave in NT mode to the GCI/IOM2 bus. # 11 HFC-S+ package dimensions Figure 14: HFC-S+ package dimensions January 2001 67 of 70 ## 12 ISDN PC card sample circuitry with HFC-S+ January 2001 69 of 70 ### **Part List** | Part | Value | Part | Value | Part | Value | |------|----------|------|---------------------------|------|--------------------------| | C1 | 47pF *) | D9 | LL4148 | R11 | $100\Omega$ | | C2 | 47pF *) | D10 | LL4148 | R12 | $5.6$ k $\Omega$ | | C3 | 47nF | Q1 | 12.288MHz | R13 | $100$ k $\Omega$ | | C7 | optional | Q2 | BC850C | R14 | 2.2kΩ ±1% | | C8 | 1nF | Q3 | BC850C | R14' | $2.2k\Omega \pm 1\%$ | | C9 | 470pF | Q29 | BC850C | R15 | $3.0$ k $\Omega \pm 1\%$ | | C10 | optional | Q30 | BC860C | | | | CB1 | 33nF | Q34 | BC850C | R15' | $3.0$ k $\Omega$ ±1% | | CB2 | 33nF | R1 | $50\Omega^{*)}$ | R16 | $18\Omega$ | | CB3 | 33nF | R2 | $1 \mathrm{M}\Omega^{*)}$ | R16' | $18\Omega$ | | CB4 | 33nF | R3 | $1 M\Omega$ | R17 | $15\Omega$ | | CB5 | 33nF | R4 | $3.9$ k $\Omega$ | R18 | $2.2k\Omega$ | | CB6 | 33nF | R5 | $4.7\mathrm{k}\Omega$ | R19 | $3.3$ k $\Omega$ | | CB7 | 22μF | R5' | 4.7kΩ | TR1 | S/T module | | CB8 | 22μF | R6 | $4.7k\Omega$ | JP1 | PINHD-2X4 | | D1 | LL4148 | | | CON1 | PINHD-2X4 | | D2 | LL4148 | R6' | 4.7kΩ | CON2 | WESTERN | | D3 | LL4148 | R7 | $100 \mathrm{k}\Omega$ | CON3 | ISA | | D4 | LL4148 | R7' | $100\mathrm{k}\Omega$ | U1 | HFC-S+ | | D6 | 2V7 | R8 | $33k\Omega$ | U2 | 62256FP | | D7 | LL4148 | R8' | 33kΩ | | | | D8 | LL4148 | R9 | $1.8 \mathrm{M}\Omega$ | | | | | | R10 | $3.3$ k $\Omega$ | | | | | | | | | | values are depending on the used quarz oscillator